## THE NAS-PAK LOGIC SYSTEM

## **James Billingsley**

For the past eight years, the design and fabrication of telemetry ground data processor equipment at Goddard Space Flight Center have been accomplished through the use of commercial logic cards or modules. Each design engineering group selected a manufacturer logic system which suited their particular requirements. Unfortunately, these logic systems were not physically or electrically compatible with each other; thus, competition was eliminated when additional purchases were made. As integrated circuits improved in performance and price, an opportunity for performance and size improvement motivated us to investigate new methods of implementation of the integrated circuits. A microelectronics program was initiated to evaluate circuitry, packaging methods, and fabrication approaches necessary to produce a competitively procured logic system. Goals of this microelectronic program were

(1) In integrated circuit evaluation, to evaluate circuit elements for their electrical performance, their availability from numerous sources, and the completeness of the logic line.

(2) In special circuit development, to design and test additional circuitry unavailable in the form of integrated circuits and to develop techniques that will allow competitive manufacture.

(3) In hardware development, to design and develop modular rackmountable hardware to house the integrated circuits.

(4) In software development, to provide the designer with computergenerated design, fabrication, and drafting assistance to reduce cost and the incidence of human error.

(5) In testing and documentation, to evaluate available test equipment and fixtures for use with the new logic system and to provide a user's manual for the logic system and the program aids. The result of this microelectronic program of investigation is the NAS-PAK logic system described in this report.

The NAS-PAK logic system emerged more from the integrated circuit dual inline package than from any other aspect of the logic system development. Circuit evaluation was performed without regard to package type. Hardware development, however, required consideration of each package type. The familiar printed circuit card was discarded because of connector pin number limitations. A socket panel with plug-in capacity for 60 14-pin dual inline packages was chosen. These panels (shown in Figure 1) are  $15.2 \text{ cm} \times 17.8 \text{ cm} \times 0.32 \text{ cm}$  with 14 wire-wrap pins per socket. Six socket panels are mounted on an aluminum frame (Figure 2) which in turn is mounted in an 8.9-cm drawer assembly (2 frames) or a vertical page assembly (3 frames). Figure 3 illustrates the modular assemblage from dual inline package to drawer assembly. Plastic protective covers are attached to the frame assemblies to prevent pin damage. The drawers assemblies have provision for mounting 4 fans, 2 fans, or a blank fan plate to facilitate cooling as required. The vertical page assembly is cooled by rack-mounted fans. Figure 4 illustrates the vertical page assembly (8 pages) mounted in a cabinet rack. The resultant reduction in size averages 15:1 over discrete component logic systems and 2:1 over commercial lines of integrated circuit modules

Miniaturization of electronic equipment introduces the difficulty of circuit interconnection in very small areas. Automation of circuit interconnection then becomes necessary for full utilization of the system capabilities in normal time schedules. Realization of these problems early in the NAS-PAK system development led us to investigate wiring machines and their capabilities. The machine chosen, though manufactured by only one manufacturer, is available on a rental basis from several companies; thus, competition is preserved.

The wiring machine eliminated manual wiring errors and human deficiencies in the fabrication area but offered no improvement for design modification or correction after wiring. Computer programs were written to minimize errors introduced at the design phase. (See Figure 5.) These programs reduce the modifications and corrections required by eliminating the most common design errors before wiring. Figure 6 shows a typical intermediate printout demonstrating computer subroutines which provide design diagnostics, module placement guides, and circuit-use charts to further aid the user. Figure 7 illustrates the autowire program flow from logic diagram to the wired chassis. Additional programs were written to provide function block entry and automatic drafting of the designer's input data.

The block entry program reduces the input wirelist card number by generating wirelist cards from a single descriptive statement. Large shift registers and counters may be entered with a statement such as "-32 SRS." The block entry program will then generate all interconnection wiring cards necessary to wire the shift register as determined by the block entry function library. Since the designer does not have a drawing of the function, it became necessary to develop a program to show the designer how the computer implemented his input statement. The auto-draft program provides drive information to an x-y plotter to draw the logic symbols with module type, socket, and pin information. The symbols are positioned on the paper by coding information provided by the designer or the computer on the wirelist cards. The interconnecting lines are not drawn by this program and must be drawn by hand. Since the symbols and designation information consume 90 percent of hand drafting time, the auto-draft program offers considerable design assistance. Figures 8 and 9 are flow diagrams which show the complete NAS-PAK software system. Useroriented instruction manuals have been written for the NAS-PAK hardware and software.

The NAS-PAK logic system is a complete system covering all phases of implementation, not just the hardware phase alone. Each of the design aids were developed after the realization that previous developments introduced difficulties which would require additional effort by the designer. With these intentions, the NAS-PAK logic system will continue to develop.



Figure 1-Socket panel.



Figure 2-Socket panel mounting scheme.



Figure 3-Modular assemblage.



Figure 4-Vertical page assembly.



Figure 5-Logic design aid program test.

## TECHNOLOGY ACCOMPLISHMENTS, 1970

|            |         |     |              |                  |          | - *** FIN LISI PRIMIOUT ***                                              |    |
|------------|---------|-----|--------------|------------------|----------|--------------------------------------------------------------------------|----|
|            |         | ·   |              |                  |          | · · · = · ·                                                              |    |
|            |         |     |              |                  |          |                                                                          | _  |
|            |         |     |              |                  |          |                                                                          |    |
|            |         |     |              |                  |          |                                                                          |    |
|            |         |     |              |                  |          |                                                                          |    |
|            |         |     | 914          | 401 LIS          | і Р<br>4 | IN NUMBER HOT FOUND IN LIMARY.                                           |    |
|            |         |     | MIAL         | U. LIPE          | 1        | ETWOR <u>A COMTAI</u> NS MIXTURE OF SIGNAL, MUL-EXPANUER, ON POBER PINS. |    |
|            |         |     | JV24         | UNI,             | L        | UNDING EXCEEDS UUTPUI DELVE CAPAGILITT.                                  |    |
|            |         |     | <u>21</u> 10 | ь <u>н</u> ия    | 4        | ETROMA CONTRINS ONLY ONE MIN.                                            |    |
|            |         |     |              | 1 90)            | ··· •    | ELEVINA CONTALINS THO UK HOHE UUTPUT PINS.                               |    |
|            |         |     | <u></u> 22   | UPUF.            | *        | LUCTUU AINETAJAN.                                                        |    |
|            |         |     | -0L1         | 1 400            | 1        | OT MUHE DIFFERENT MUJULE TYPES ASSIGNED TO SAME SOCKET.                  |    |
|            |         |     | UL           | 1 <u>C</u> L 4HD | 1        | UENTICAL CARD TO ENTAL REPERENCED.                                       |    |
|            |         |     | 0.14         | UN PIN           | ">       | LA CUMMUN DELACEN TEU NETAUNAS.                                          |    |
|            | ~       |     |              |                  |          |                                                                          |    |
| -          |         |     | -            |                  |          | -                                                                        |    |
|            |         |     |              |                  |          |                                                                          |    |
|            | NETWORK | NR. | 201          |                  |          |                                                                          |    |
| 609        | 3       | FN  | 3            | 12               | 201      | Out 8                                                                    | 60 |
| 611        | 3       | NO  | 10           | . 3              | 201      | INP →]<br>INP →]<br>REMAINING DELVE X 6 UNITS                            | 61 |
|            |         |     |              |                  |          |                                                                          |    |
| 412        | NETWORK | NR. | 202          |                  |          |                                                                          |    |
| 613        | 3       |     | 10           | 5                | 202      | UUI 8<br>Inp =1<br>Remaining Drive # 7 Units.                            | 61 |
|            | NETWORK | NR. | 203          |                  |          |                                                                          |    |
| 615<br>614 | 3       | NO  | 8            | 5                | 203      | OUT B                                                                    | 61 |
| 616        | 3       | NN  | ļ            | 12               | 203      |                                                                          | 61 |
| 618        | 3       | NO  |              |                  | 203      |                                                                          | 61 |
| 620        | ź       | NN  | 55           | 9                | 203      | INP +1<br>INP +1<br>BEFMAINING DELVE # 2 UNITS.                          | 62 |
|            |         |     |              |                  |          |                                                                          |    |
|            |         |     |              |                  |          |                                                                          |    |





Figure 6-Computer subroutines (concluded).



Figure 7-Autowire program flow.



Figure 8-Logic design aid program.



Figure 9-Automatic wiring program.