NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A high speed CCSDS encoder for space applicationsThis paper reports a VLSI implementation of the CCSDS standard Reed Solomon encoder circuit for the Space Station. The 1.0 micron double metal CMOS chip is 5.9 mm by 3.6 mm, contains 48,000 transistors, operates at a sustained data rate of 320 Mbits/s, and executes 2,560 Mops. The chip features a pin selectable interleave depth of 1 to 8. Block lengths of up to 255 bytes, as well as shortened codes, are supported. The control circuitry uses register cells which are immune to Single Event Upset. In addition, the CMOS process used is reported to be tolerant of over 1 Mrad total dose radiation.
Document ID
19940004345
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Whitaker, S.
(Idaho Univ. Moscow, ID, United States)
Liu, K.
(Idaho Univ. Moscow, ID, United States)
Date Acquired
August 16, 2013
Publication Date
November 6, 1990
Publication Information
Publication: The 2nd 1990 NASA SERC Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N71100
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available