NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Efficient design of CMOS TSC checkersThis paper considers the design of an efficient, robustly testable, CMOS Totally Self-Checking (TSC) Checker for k-out-of-2k codes. Most existing implementations use primitive gates and assume the single stuck-at fault model. The self-testing property has been found to fail for CMOS TSC checkers under the stuck-open fault model due to timing skews and arbitrary delays in the circuit. A new four level design using CMOS primitive gates (NAND, NOR, INVERTERS) is presented. This design retains its properties under the stuck-open fault model. Additionally, this method offers an impressive reduction (greater than 70 percent) in gate count, gate inputs, and test set size when compared to the existing method. This implementation is easily realizable and is based on Anderson's technique. A thorough comparative study has been made on the proposed implementation and Kundu's implementation and the results indicate that the proposed one is better than Kundu's in all respects for k-out-of-2k codes.
Document ID
19940004349
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Biddappa, Anita
(Idaho Univ. Moscow, ID, United States)
Shamanna, Manjunath K.
(Idaho Univ. Moscow, ID, United States)
Maki, Gary
(Idaho Univ. Moscow, ID, United States)
Whitaker, Sterling
(Idaho Univ. Moscow, ID, United States)
Date Acquired
August 16, 2013
Publication Date
November 6, 1990
Publication Information
Publication: The 2nd 1990 NASA SERC Symposium on VLSI Design
Subject Category
Solid-State Physics
Accession Number
94N71104
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available