NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Application specific serial arithmetic arraysHigh performance systolic arrays of serial-parallel multiplier elements may be rapidly constructed for specific applications by applying hardware description language techniques to a library of full-custom CMOS building blocks. Single clock pre-charged circuits have been implemented for these arrays at clock rates in excess of 100 Mhz using economical 2-micron (minimum feature size) CMOS processes, which may be quickly configured for a variety of applications. A number of application-specific arrays are presented, including a 2-D convolver for image processing, an integer polynomial solver, and a finite-field polynomial solver.
Document ID
19940004372
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Winters, K.
(Montana State Univ. Bozeman, MT, United States)
Mathews, D.
(Montana State Univ. Bozeman, MT, United States)
Thompson, T.
(Montana State Univ. Bozeman, MT, United States)
Date Acquired
August 16, 2013
Publication Date
November 6, 1990
Publication Information
Publication: Idaho Univ., The 2nd 1990 NASA SERC Symposium on VLSI Design
Subject Category
Solid-State Physics
Accession Number
94N71127
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available