NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
HDL to verification logic translatorThe increasingly higher number of transistors possible in VLSI circuits compounds the difficulty in insuring correct designs. As the number of possible test cases required to exhaustively simulate a circuit design explodes, a better method is required to confirm the absence of design faults. Formal verification methods provide a way to prove, using logic, that a circuit structure correctly implements its specification. Before verification is accepted by VLSI design engineers, the stand alone verification tools that are in use in the research community must be integrated with the CAD tools used by the designers. One problem facing the acceptance of formal verification into circuit design methodology is that the structural circuit descriptions used by the designers are not appropriate for verification work and those required for verification lack some of the features needed for design. We offer a solution to this dilemma: an automatic translation from the designers' HDL models into definitions for the higher-ordered logic (HOL) verification system. The translated definitions become the low level basis of circuit verification which in turn increases the designer's confidence in the correctness of higher level behavioral models.
Document ID
19940017244
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Gambles, J. W.
(Idaho Univ. Moscow, ID, United States)
Windley, P. J.
(Idaho Univ. Moscow, ID, United States)
Date Acquired
September 6, 2013
Publication Date
January 1, 1992
Publication Information
Publication: The 1992 4th NASA SERC Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N21717
Funding Number(s)
CONTRACT_GRANT: NAGW-1406
CONTRACT_GRANT: NSF MIP-91-09618
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available