NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Bit-systolic arithmetic arrays using dynamic differential gallium arsenide circuitsA new family of gallium arsenide circuits for fine grained bit-systolic arithmetic arrays is introduced. This scheme combines features of two recent techniques of dynamic gallium arsenide FET logic and differential dynamic single-clock CMOS logic. The resulting circuits are fast and compact, with tightly constrained series FET propagation paths, low fanout, no dc power dissipation, and depletion FET implementation without level shifting diodes.
Document ID
19940017251
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Beagles, Grant
(Texas Instruments, Inc. Lewisville, TX, United States)
Winters, Kel
(Advanced Hardware Architectures Moscow, ID., United States)
Eldin, A. G.
(Toledo Univ. OH., United States)
Date Acquired
September 6, 2013
Publication Date
January 1, 1992
Publication Information
Publication: Idaho Univ., The 1992 4th NASA SERC Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N21724
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available