NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A VLSI implementation of DCT using pass transistor technologyA VLSI design for performing the Discrete Cosine Transform (DCT) operation on image blocks of size 16 x 16 in a real time fashion operating at 34 MHz (worst case) is presented. The process used was Hewlett-Packard's CMOS26--A 3 metal CMOS process with a minimum feature size of 0.75 micron. The design is based on Multiply-Accumulate (MAC) cells which make use of a modified Booth recoding algorithm for performing multiplication. The design of these cells is straight forward, and the layouts are regular with no complex routing. Two versions of these MAC cells were designed and their layouts completed. Both versions were simulated using SPICE to estimate their performance. One version is slightly faster at the cost of larger silicon area and higher power consumption. An improvement in speed of almost 20 percent is achieved after several iterations of simulation and re-sizing.
Document ID
19940017252
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Kamath, S.
(Idaho Univ. Moscow, ID, United States)
Lynn, Douglas
(Idaho Univ. Moscow, ID, United States)
Whitaker, Sterling
(Idaho Univ. Moscow, ID, United States)
Date Acquired
September 6, 2013
Publication Date
January 1, 1992
Publication Information
Publication: The 1992 4th NASA SERC Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N21725
Funding Number(s)
CONTRACT_GRANT: NSF MIP-91-09618
CONTRACT_GRANT: NAGW-1406
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available