NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
FPGA Based Reconfigurable ATM Switch Test BedVarious issues associated with "FPGA Based Reconfigurable ATM Switch Test Bed" are presented in viewgraph form. Specific topics include: 1) Network performance evaluation; 2) traditional approaches; 3) software simulation; 4) hardware emulation; 5) test bed highlights; 6) design environment; 7) test bed architecture; 8) abstract sheared-memory switch; 9) detailed switch diagram; 10) traffic generator; 11) data collection circuit and user interface; 12) initial results; and 13) the following conclusions: Advances in FPGA make hardware emulation feasible for performance evaluation, hardware emulation can provide several orders of magnitude speed-up over software simulation; due to the complexity of hardware synthesis process, development in emulation is much more difficult than simulation and requires knowledge in both networks and digital design.
Document ID
19980227041
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Chu, Pong P.
(Cleveland State Univ. Cleveland, OH United States)
Jones, Robert E.
(NASA Lewis Research Center Cleveland, OH United States)
Date Acquired
August 18, 2013
Publication Date
August 1, 1998
Publication Information
Publication: Satellite Networks: Architectures, Applications, and Technologies
Subject Category
Space Communications, Spacecraft Communications, Command And Tracking
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available