NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A Prototype Embedding of Bluespec System Verilog in the PVS Theorem ProverBluespec SystemVerilog (BSV) is a Hardware Description Language based on the guarded action model of concurrency. It has an elegant semantics, which makes it well suited for formal reasoning. To date, a number of BSV designs have been verified with hand proofs, but little work has been conducted on the application of automated reasoning. We present a prototype shallow embedding of BSV in the PVS theorem prover. Our embedding is compatible with the PVS model checker, which can automatically prove an important class of theorems, and can also be used in conjunction with the powerful proof strategies of PVS to verify a broader class of properties than can be achieved with model checking alone.
Document ID
20100018540
Acquisition Source
Langley Research Center
Document Type
Conference Paper
Authors
Richards, Dominic
(Manchester Univ. United Kingdom)
Lester, David
(Manchester Univ. United Kingdom)
Date Acquired
August 24, 2013
Publication Date
April 1, 2010
Publication Information
Publication: Proceedings of the Second NASA Formal Methods Symposium
Subject Category
Mathematical And Computer Sciences (General)
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available