NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Shielded silicon gate complementary MOS integrated circuit.An electrostatic shield for complementary MOS integrated circuits was developed to minimize the adverse effects of stray electric fields created by the potentials in the metal interconnections. The process is compatible with silicon gate technology. N-doped polycrystalline silicon was used for all the gates and the shield. The effectiveness of the shield was demonstrated by constructing a special field plate over certain transistors. The threshold voltages obtained on an oriented silicon substrate ranged from 1.5 to 3 V for either channel. Integrated inverters performed satisfactorily from 3 to 15 V, limited at the low end by the threshold voltages and at the high end by the drain breakdown voltage of the n-channel transistors. The stability of the new structure with an n-doped silicon gate as measured by the shift in C-V curve under 200 C plus or minus 20 V temperature-bias conditions was better than conventional aluminum gate or p-doped silicon gate devices, presumably due to the doping of gate oxide with phosphorous.
Document ID
19720061306
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Lin, H. C.
(Maryland, University College Park, Md., United States)
Halsor, J. L.
(Westinghouse Electric Corp. Baltimore, Md., United States)
Hayes, P. J.
(NASA Langley Research Center Hampton, Va., United States)
Date Acquired
August 6, 2013
Publication Date
November 1, 1972
Subject Category
Electronic Equipment
Accession Number
72A44972
Funding Number(s)
CONTRACT_GRANT: NAS1-10645
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available