NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A technique for optimizing the design of power semiconductor devicesA technique is described that provides a basis for predicting whether any device design change will improve or degrade the unavoidable trade-off that must be made between the conduction loss and the turn-off speed of fast-switching high-power thyristors. The technique makes use of a previously reported method by which, for a given design, this trade-off was determined for a wide range of carrier lifetimes. It is shown that by extending this technique, one can predict how other design variables affect this trade-off. The results show that for relatively slow devices the design can be changed to decrease the current gains to improve the turn-off time without significantly degrading the losses. On the other hand, for devices having fast turn-off times design changes can be made to increase the current gain to decrease the losses without a proportionate increase in the turn-off time. Physical explanations for these results are proposed.
Document ID
19760064852
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Schlegel, E. S.
(Westinghouse Electric Research and Development Center Pittsburgh, Pa., United States)
Date Acquired
August 8, 2013
Publication Date
August 1, 1976
Publication Information
Publication: IEEE Transactions on Electron Devices
Volume: ED-23
Subject Category
Electronics And Electrical Engineering
Accession Number
76A47818
Funding Number(s)
CONTRACT_GRANT: NAS3-16801
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available