NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A CCD integrated circuit for transient recordersA 50 MHz CCD integrated circuit is described that was developed for use in transient analog signal recorders to sample and time expand transient signals. The integrated circuit achieves an effective 200 MHz sample rate by using four 32 stage peristaltic CCDs to sample the transient signal four times each clock period. Dual frequency, 4 phi clocking is used to sample and time expand the sampled data. The output signals of the four CCDs are multiplexed on chip into a single low frequency output data line. When operated with 50 MHz/165 KHz 4 phi clocks, this circuit has a 200 MHz sample rate, a record length of 640 nanoseconds, a time expansion factor of 303, and overall signal to noise ratio of 40:1. The signal to noise ratio is limited by fixed pattern noise of the four CCDs.
Document ID
19770010335
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Balch, J. W.
(Lawrence Livermore National Lab. Livermore, CA, United States)
Mcconaghy, C. F.
(Lawrence Livermore National Lab. Livermore, CA, United States)
Date Acquired
August 8, 2013
Publication Date
January 1, 1976
Publication Information
Publication: JPL Conf. on Charge-Coupled Device Technol. and Appls.
Subject Category
Electronics And Electrical Engineering
Accession Number
77N17278
Funding Number(s)
CONTRACT_GRANT: W-7405-ENG-48
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.

Available Downloads

There are no available downloads for this record.
No Preview Available