NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Flip-flop resolving time test circuitIntegrated circuit (IC) flip-flop resolving time parameters are measured by wafer probing, without need of dicing or bonding, throught the incorporation of test structures on an IC together with the flip-flop to be measured. Several delays that are fabricated as part of the test circuit, including a voltage-controlled delay with a resolution of a few picosecs, are calibrated as part of the test procedure by integrating them into, and out of, the delay path of a ring oscillator. Each of the delay values is calculated by subtracting the period of the ring oscillator with the delay omitted from the period with the delay included. The delay measurement technique is sufficiently general for other applications. The technique is illustrated for the case of the flip-flop parameters of a 5-micron feature size NMOS circuit.
Document ID
19820057998
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Rosenberger, F.
(Washington Univ. Saint Louis, MO, United States)
Chaney, T. J.
(Washington University St. Louis, MO, United States)
Date Acquired
August 10, 2013
Publication Date
August 1, 1982
Publication Information
Publication: IEEE Journal of Solid-State Circuits
Volume: SC-17
Subject Category
Electronics And Electrical Engineering
Accession Number
82A41533
Funding Number(s)
CONTRACT_GRANT: NIH-RR-00396
CONTRACT_GRANT: JPL-955627
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available