NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Off-line, built-in test techniques for VLSI circuitsIt is shown that the use of redundant on-chip circuitry improves the testability of an entire VLSI circuit. In the study described here, five techniques applied to a two-bit ripple carry adder are compared. The techniques considered are self-oscillation, self-comparison, partition, scan path, and built-in logic block observer. It is noted that both classical stuck-at faults and nonclassical faults, such as bridging faults (shorts), stuck-on x faults where x may be 0, 1, or vary between the two, and parasitic flip-flop faults occur in IC structures. To simplify the analysis of the testing techniques, however, a stuck-at fault model is assumed.
Document ID
19820063164
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Buehler, M. G.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Sievers, M. W.
(California Institute of Technology, Jet Propulsion Laboratory, Pasadena CA, United States)
Date Acquired
August 10, 2013
Publication Date
June 1, 1982
Publication Information
Publication: Computer
Subject Category
Electronics And Electrical Engineering
Accession Number
82A46699
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available