NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Distributed asynchronous microprocessor architectures in fault tolerant integrated flight systemsThe paper discusses the implementation of fault tolerant digital flight control and navigation systems for rotorcraft application. It is shown that in implementing fault tolerance at the systems level using advanced LSI/VLSI technology, aircraft physical layout and flight systems requirements tend to define a system architecture of distributed, asynchronous microprocessors in which fault tolerance can be achieved locally through hardware redundancy and/or globally through application of analytical redundancy. The effects of asynchronism on the execution of dynamic flight software is discussed. It is shown that if the asynchronous microprocessors have knowledge of time, these errors can be significantly reduced through appropiate modifications of the flight software. Finally, the papear extends previous work to show that through the combined use of time referencing and stable flight algorithms, individual microprocessors can be configured to autonomously tolerate intermittent faults.
Document ID
19840027230
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Dunn, W. R.
(Southern Colorado, University Pueblo, CO, United States)
Date Acquired
August 12, 2013
Publication Date
January 1, 1983
Subject Category
Aircraft Instrumentation
Report/Patent Number
AIAA PAPER 83-2342
Accession Number
84A10017
Funding Number(s)
CONTRACT_GRANT: NCC2-91
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available