NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Design considerations for FET-gated power transistorsAn FET-bipolar combinational power transistor configuration (tested up to 300 V, 20 A at 100 kHz) is described. The critical parameters for integrating the chips in hybrid form are examined, and an effort to optimize the overall characteristics of the configuration is discussed. Chip considerations are examined with respect to the voltage and current rating of individual chips, the FET surge capability, the choice of triple diffused transistor or epitaxial transistor for the bipolar element, the current tailing effect, and the implementation of the bipolar transistor and an FET as single chip or separate chips. Package considerations are discussed with respect to package material and geometry, surge current capability of bipolar base terminal bonding, and power losses distribution.
Document ID
19840035627
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Chen, D. Y.
(Virginia Polytechnic Inst. and State Univ. Blacksburg, VA, United States)
Chin, S. A.
(Virginia Polytechnic Institute and State University Blacksburg, VA, United States)
Date Acquired
August 12, 2013
Publication Date
January 1, 1983
Subject Category
Electronics And Electrical Engineering
Accession Number
84A18414
Funding Number(s)
CONTRACT_GRANT: NAG3-40
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available