NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Multiplier Architecture for Coding CircuitsMultipliers based on new algorithm for Galois-field (GF) arithmetic regular and expandable. Pipeline structures used for computing both multiplications and inverses. Designs suitable for implementation in very-large-scale integrated (VLSI) circuits. This general type of inverter and multiplier architecture especially useful in performing finite-field arithmetic of Reed-Solomon error-correcting codes and of some cryptographic algorithms.
Document ID
19850000456
Acquisition Source
Legacy CDMS
Document Type
Other - NASA Tech Brief
Authors
Wang, C. C.
(Caltech)
Truong, T. K.
(Caltech)
Shao, H. M.
(Caltech)
Deutsch, L. J.
(Caltech)
Date Acquired
August 12, 2013
Publication Date
March 1, 1986
Publication Information
Publication: NASA Tech Briefs
Volume: 9
Issue: 4
ISSN: 0145-319X
Subject Category
Electronic Systems
Report/Patent Number
NPO-16363
Accession Number
85B10456
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.

Available Downloads

There are no available downloads for this record.
No Preview Available