NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A fast, programmable hardware architecture for the processing of spaceborne SAR dataThe development of high-throughput SAR processors (HTSPs) for the spaceborne SARs being planned by NASA, ESA, DFVLR, NASDA, and the Canadian Radarsat Project is discussed. The basic parameters and data-processing requirements of the SARs are listed in tables, and the principal problems are identified as real-operations rates in excess of 2 x 10 to the 9th/sec, I/O rates in excess of 8 x 10 to the 6th samples/sec, and control computation loads (as for range cell migration correction) as high as 1.4 x 10 to the 6th instructions/sec. A number of possible HTSP architectures are reviewed; host/array-processor (H/AP) and distributed-control/data-path (DCDP) architectures are examined in detail and illustrated with block diagrams; and a cost/speed comparison of these two architectures is presented. The H/AP approach is found to be adequate and economical for speeds below 1/200 of real time, while DCDP is more cost-effective above 1/50 of real time.
Document ID
19850028039
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Bennett, J. R.
(MacDonald Dettwiler and Associates Ltd., Richmond British Columbia, Canada)
Cumming, I. G.
(MacDonald Dettwiler and Associates Ltd., Richmond British Columbia, Canada)
Lim, J.
(MacDonald Dettwiler and Associates Ltd., Richmond British Columbia, Canada)
Wedding, R. M.
(MacDonald, Dettwiler and Associates, Ltd. Richmond, British Columbia, Canada)
Date Acquired
August 12, 2013
Publication Date
January 1, 1984
Subject Category
Computer Operations And Hardware
Meeting Information
Meeting: International Symposium on Remote Sensing of Environment
Location: Ann Arbor, MI
Start Date: May 9, 1983
End Date: May 13, 1983
Accession Number
85A10190
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available