NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Verification of a SEU model for advanced 1-micron CMOS structures using heavy ionsModeling and test results are reported for 1 micron CMOS circuits. Analytical predictions are correlated with experimental data, and sensitivities to process and design variations are discussed. Unique features involved in predicting the SEU performance of these devices are described. The results show that the critical charge for upset exhibits a strong dependence on pulse width for very fast devices, and upset predictions must factor in the pulse shape. Acceptable SEU error rates can be achieved for a 1 micron bulk CMOS process. A thin retrograde well provides complete SEU immunity for N channel hits at normal incidence angle. Source interconnect resistance can be important parameter in determining upset rates, and Cf-252 testing can be a valuable tool for cost-effective SEU testing.
Document ID
19870034744
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
Authors
Cable, J. S.
(TRW Electronics and Defense Sector Redondo Beach, CA, United States)
Carter, J. R.
(TRW Electronics and Defense Sector Redondo Beach, CA, United States)
Witteles, A. A.
(TRW, Inc. TRW Electronics and Defense Sector, Redondo Beach, CA, United States)
Date Acquired
August 13, 2013
Publication Date
December 1, 1986
Publication Information
Publication: IEEE Transactions on Nuclear Science
Volume: NS-33
ISSN: 0018-9499
Subject Category
Electronics And Electrical Engineering
Accession Number
87A22018
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available