NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
VLSI Reed Solomon decoder designA Reed Solomon code is a highly efficient error correcting code that NASA will use in future space communication missions. A VLSI implementation of the decoder is presented that accepts data rates of 80 Mbits/second. A total of seven chips are needed and operate with the symbol clock being the system clock for the chip set. Approximately 1.65 billion Galois Field operations per second are achieved with this chip set.
Document ID
19870058449
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Maki, Gary K.
(Idaho Univ. Moscow, ID, United States)
Owsley, Patrick A.
(Idaho Univ. Moscow, ID, United States)
Cameron, Kelly B.
(Idaho Univ. Moscow, ID, United States)
Venbrux, Jack
(Idaho, University Moscow, United States)
Date Acquired
August 13, 2013
Publication Date
January 1, 1986
Subject Category
Electronics And Electrical Engineering
Accession Number
87A45723
Funding Number(s)
CONTRACT_GRANT: NAS5-26534
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available