NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
SEU In An Advanced Bipolar Integrated CircuitReport summarizes investigation of single-event upsets (SEU) in bipolar integrated-circuit set of flip-flops (memory cells). Device tested made by advanced digital bipolar silicon process of Honeywell, Inc. Circuit chip contained 4 cells. Construction enabled study of effect of size on SEU behavior. Each cell externally biased so effect of bias current on SEU behavior. Results of study provides important information for optimal design of devices fabricated using buried-layer bipolar process operating in heavy-ion SEU environments. Designers use information to provide required levels of suppression of SEU in specific applications via combinations of size and/or cell-current scaling.
Document ID
19890000497
Acquisition Source
Legacy CDMS
Document Type
Other - NASA Tech Brief
Authors
Zoutendyk, John A.
(Caltech)
Secrest, Elaine C.
(Caltech)
Berndt, Dale F.
(Honeywell, Inc.)
Date Acquired
August 14, 2013
Publication Date
October 1, 1989
Publication Information
Publication: NASA Tech Briefs
Volume: 13
Issue: 10
ISSN: 0145-319X
Subject Category
Electronic Components And Circuits
Report/Patent Number
NPO-17553
Accession Number
89B10497
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.

Available Downloads

There are no available downloads for this record.
No Preview Available