NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Optical addressing technique for a CMOS RAMProgress on optically addressing a CMOS RAM for a feasibility demonstration of free space optical interconnection is reported in this paper. The optical RAM chip has been fabricated and functional testing is in progress. Initial results seem promising. New design and SPICE simulation of optical gate cell (OGC) circuits have been carried out to correct the slow fall time of the 'weak pull down' OGC, which has been characterized experimentally. Methods of reducing the response times of the photodiodes and the associated circuits are discussed. Even with the current photodiode, it appears that an OGC can be designed with a performance that is compatible with a CMOS circuit such as the RAM.
Document ID
19890022975
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Wu, W. H.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Bergman, L. A.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Allen, R. A.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Johnston, A. R.
(California Institute of Technology Jet Propulsion Laboratory, Pasadena, United States)
Date Acquired
August 13, 2013
Publication Date
January 1, 1988
Subject Category
Electronics And Electrical Engineering
Meeting Information
Meeting: Optoelectronic Materials, Devices, Packaging, and Interconnects
Location: San Diego, CA
Country: United States
Start Date: August 19, 1987
End Date: August 21, 1987
Sponsors: SPIE
Accession Number
89A10346
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available