NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Systolic architectures for vector quantizationA family of architectural techniques are proposed which offer efficient computation of weighted Euclidean distance measures for nearest-neighbor codebook searching. The general approach uses a single metric comparator chip in conjunction with a linear array of inner product processor chips. Very high vector-quantization (VQ) throughput can be achieved for many speech and image-processing applications. Several alternative configurations allow reasonable tradeoffs between speed and VLSI chip area required.
Document ID
19890024017
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
External Source(s)
Authors
Davidson, Grant A.
(Dolby Laboratories San Francisco, CA, United States)
Cappello, Peter R.
(California Univ. Santa Barbara, CA, United States)
Gersho, Allen
(California, University Santa Barbara, United States)
Date Acquired
August 13, 2013
Publication Date
October 1, 1988
Publication Information
Publication: IEEE Transactions on Acoustics, Speech, and Signal Processing
Volume: 36
ISSN: 0096-3518
Subject Category
Computer Operations And Hardware
Accession Number
89A11388
Funding Number(s)
CONTRACT_GRANT: N00014-84-K-0664
CONTRACT_GRANT: N00014-85-K-0553
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available