NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A CMOS matrix for extracting MOSFET parameters before and after irradiationAn addressable matrix of 16 n- and 16 p-MOSFETs was designed to extract the dc MOSFET parameters for all dc gate bias conditions before and after irradiation. The matrix contains four sets of MOSFETs, each with four different geometries that can be biased independently. Thus the worst-case bias scenarios can be determined. The MOSFET matrix was fabricated at a silicon foundry using a radiation-soft CMOS p-well LOCOS process. Co-60 irradiation results for the n-MOSFETs showed a threshold-voltage shift of -3 mV/krad(Si), whereas the p-MOSFETs showed a shift of 21 mV/krad(Si). The worst-case threshold-voltage shift occurred for the n-MOSFETs, with a gate bias of 5 V during the anneal. For the p-MOSFETs, biasing did not affect the shift in the threshold voltage. A parasitic MOSFET dominated the leakage of the n-MOSFET biased with 5 V on the gate during irradiation. Co-60 test results for other parameters are also presented.
Document ID
19890038388
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
External Source(s)
Authors
Blaes, B. R.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Buehler, M. G.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Lin, Y.-S.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Hicks, K. A.
(California Institute of Technology Jet Propulsion Laboratory, Pasadena, United States)
Date Acquired
August 14, 2013
Publication Date
December 1, 1988
Publication Information
Publication: IEEE Transactions on Nuclear Science
Volume: 35
ISSN: 0018-9499
Subject Category
Electronics And Electrical Engineering
Accession Number
89A25759
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available