NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A model for the analysis of fault-tolerant signal processing architecturesThis paper develops a new model, using matrices, for the analysis of fault-tolerant multiprocessor systems. The relationship between processors computing useful data, the output data, and the check processors is defined in terms of matrix entries. Unlike the matrix-based models proposed previously for the analysis of digital systems, this model uses only numerical computations rather than logical operations for the analysis of a system. Algorithms to evaluate the fault detection and location capability of the system are proposed which are much less complex than the existing ones. The new model is used to analyze some fault-tolerant architectures proposed for signal-processing applications.
Document ID
19900023125
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Nair, V. S. S.
(Illinois Univ. Urbana, IL, United States)
Abraham, J. A.
(Illinois, University Urbana, United States)
Date Acquired
August 14, 2013
Publication Date
January 1, 1989
Subject Category
Numerical Analysis
Meeting Information
Meeting: Advanced Algorithms and Architectures for Signal Processing III
Location: San Diego, CA
Country: United States
Start Date: August 15, 1988
End Date: August 17, 1988
Sponsors: SPIE
Accession Number
90A10180
Funding Number(s)
CONTRACT_GRANT: NAG1-613
CONTRACT_GRANT: N00014-86-K-0519
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available