NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Stacked-Gate FET's For Analog Memory ElementsThree-terminal, double-stacked-gate field-effect transistor (FET), developed as analog memory element. Particularly suited for use as synapse with variable connection strength in electronic neural network. Provides programmable, nonvolatile resistive connection, somewhat in manner of porous-gate FET described in "Porous-Floating-Gate Field-Effect Transistor" (NPO-17532). Resembles commercial erasable programmable read-only memory (EPROM) device, except for thickness of layers of silicon dioxide electrically isolating gates. Either p-channel or n-channel device.
Document ID
19910000294
Acquisition Source
Legacy CDMS
Document Type
Other - NASA Tech Brief
Authors
Thakoor, Anilkumar P.
(Caltech)
Moopenn, Alexander W.
(Caltech)
Date Acquired
August 14, 2013
Publication Date
July 1, 1991
Publication Information
Publication: NASA Tech Briefs
Volume: 15
Issue: 7
ISSN: 0145-319X
Subject Category
Electronic Components And Circuits
Report/Patent Number
NPO-17627
Accession Number
91B10294
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.

Available Downloads

There are no available downloads for this record.
No Preview Available