NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Sequence-invariant state machinesA synthesis method and an MOS VLSI architecture are presented to realize sequential circuits that have the ability to implement any state machine having N states and m inputs, regardless of the actual sequence specified in the flow table. The design method utilizes binary tree structured (BTS) logic to implement regular and dense circuits. The desired state sequence can be hardwired with power supply connections or can be dynamically reallocated if stored in a register. This allows programmable VLSI controllers to be designed with a compact size and performance approaching that of dedicated logic. Results of ICV implementations are reported and an example sequence-invariant state machine is contrasted with implementations based on traditional methods.
Document ID
19910067477
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
External Source(s)
Authors
Whitaker, Sterling R.
(NASA VLSI Hardware Acceleration Center for Space Research, Idaho Univ. Moscow, ID, United States)
Manjunath, Shamanna K.
(NASA VLSI Hardware Acceleration Center for Space Research, Idaho Univ. Moscow, ID, United States)
Maki, Gary K.
(NASA Space Engineering Research Center for VLSI System Design; Idaho, University Moscow, United States)
Date Acquired
August 14, 2013
Publication Date
August 1, 1991
Publication Information
Publication: IEEE Journal of Solid-State Circuits
Volume: 26
ISSN: 0018-9200
Subject Category
Electronics And Electrical Engineering
Accession Number
91A52100
Funding Number(s)
CONTRACT_GRANT: NAGW-1406
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available