NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A RAM architecture for concurrent access and on-chip testingA novel RAM architecture supporting concurrent memory access and on-chip testing (CMAT) is proposed. A large-capacity memory chip is decomposed into test neighborhoods (TNDs), each of which is tested independently. When there are data stored in a TND, the data are saved into a buffer before testing the TND, and the TND's contents are restored using buffered data after testing the TND. If an external request is not made to the TND, the request can be directed to the addressed memory cells. Otherwise, the buffered data can be loaded back into the TND, or the request is detoured to a corresponding buffer. By deriving an analytical model, the performance penalty and hardware overhead of the CMAT architecture are shown to be very small.
Document ID
19920034296
Acquisition Source
Legacy CDMS
Document Type
Reprint (Version printed in journal)
External Source(s)
Authors
Liu, Jyh-Charn
(Texas A & M University College Station, United States)
Shin, Kang G.
(Michigan, University Ann Arbor, United States)
Date Acquired
August 15, 2013
Publication Date
October 1, 1991
Publication Information
Publication: IEEE Transactions on Computers
Volume: 40
ISSN: 0018-9340
Subject Category
Computer Operations And Hardware
Accession Number
92A16920
Funding Number(s)
CONTRACT_GRANT: NAG1-296
CONTRACT_GRANT: NAG1-492
Distribution Limits
Public
Copyright
Other

Available Downloads

There are no available downloads for this record.
No Preview Available