NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Cascaded VLSI Chips Help Neural Network To LearnCascading provides 12-bit resolution needed for learning. Using conventional silicon chip fabrication technology of VLSI, fully connected architecture consisting of 32 wide-range, variable gain, sigmoidal neurons along one diagonal and 7-bit resolution, electrically programmable, synaptic 32 x 31 weight matrix implemented on neuron-synapse chip. To increase weight nominally from 7 to 13 bits, synapses on chip individually cascaded with respective synapses on another 32 x 32 matrix chip with 7-bit resolution synapses only (without neurons). Cascade correlation algorithm varies number of layers effectively connected into network; adds hidden layers one at a time during learning process in such way as to optimize overall number of neurons and complexity and configuration of network.
Document ID
19930000760
Acquisition Source
Legacy CDMS
Document Type
Other - NASA Tech Brief
Authors
Duong, Tuan A.
(Caltech)
Daud, Taher
(Caltech)
Thakoor, Anilkumar P.
(Caltech)
Date Acquired
August 16, 2013
Publication Date
December 1, 1993
Publication Information
Publication: NASA Tech Briefs
Volume: 17
Issue: 12
ISSN: 0145-319X
Subject Category
Electronic Systems
Report/Patent Number
NPO-18645
Accession Number
93B10760
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.

Available Downloads

There are no available downloads for this record.
No Preview Available