NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Real-Time Reed-Solomon DecoderGeneric Reed-Solomon decoder fast enough to correct errors in real time in practical applications designed to be implemented in fewer and smaller very-large-scale integrated, VLSI, circuit chips. Configured to operate in pipelined manner. One outstanding aspect of decoder design is that Euclid multiplier and divider modules contain Galoisfield multipliers configured as combinational-logic cells. Operates at speeds greater than older multipliers. Cellular configuration highly regular and requires little interconnection area, making it ideal for implementation in extraordinarily dense VLSI circuitry. Flight electronics single chip version of this technology implemented and available.
Document ID
19940000497
Acquisition Source
Legacy CDMS
Document Type
Other - NASA Tech Brief
Authors
Maki, Gary K.
(Idaho Research Foundation, Inc.)
Cameron, Kelly B.
(Idaho Research Foundation, Inc.)
Owsley, Patrick A.
(Idaho Research Foundation, Inc.)
Date Acquired
August 16, 2013
Publication Date
September 1, 1994
Publication Information
Publication: NASA Tech Briefs
Volume: 18
Issue: 9
ISSN: 0145-319X
Subject Category
Electronic Systems
Report/Patent Number
GSC-13136
Accession Number
94B10497
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.

Available Downloads

There are no available downloads for this record.
No Preview Available