NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
FFT Computation with Systolic Arrays, A New ArchitectureThe use of the Cooley-Tukey algorithm for computing the l-d FFT lends itself to a particular matrix factorization which suggests direct implementation by linearly-connected systolic arrays. Here we present a new systolic architecture that embodies this algorithm. This implementation requires a smaller number of processors and a smaller number of memory cells than other recent implementations, as well as having all the advantages of systolic arrays. For the implementation of the decimation-in-frequency case, word-serial data input allows continuous real-time operation without the need of a serial-to-parallel conversion device. No control or data stream switching is necessary. Computer simulation of this architecture was done in the context of a 1024 point DFT with a fixed point processor, and CMOS processor implementation has started.
Document ID
19970008386
Acquisition Source
Goddard Space Flight Center
Document Type
Reprint (Version printed in journal)
External Source(s)
Authors
Boriakoff, Valentin
(Worcester Polytechnic Inst. MA United States)
Date Acquired
August 17, 2013
Publication Date
April 1, 1994
Publication Information
Publication: IEEE Transactions on Circuits and Systems-2: Analog and Digital Processing
Publisher: IEEE
Volume: 41
Issue: 4
ISSN: 1057-
Subject Category
Computer Programming And Software
Report/Patent Number
NASA-CR-202635
NAS 1.26:202635
Accession Number
97N70646
Funding Number(s)
CONTRACT_GRANT: NAG5-1138
Distribution Limits
Public
Copyright
Public Use Permitted.
Document Inquiry

Available Downloads

There are no available downloads for this record.
No Preview Available