NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Method and Apparatus for Reducing the Vulnerability of Latches to Single Event UpsetsA delay circuit includes a first network having an input and an output node, a second network having an input and an output, the input of the second network being coupled to the output node of the first network. The first network and the second network are configured such that: a glitch at the input to the first network having a length of approximately one-half of a standard glitch time or less does not cause tile voltage at the output of the second network to cross a threshold, a glitch at the input to the first network having a length of between approximately one-half and two standard glitch times causes the voltage at the output of the second network to cross the threshold for less than the length of the glitch, and a glitch at the input to the first network having a length of greater than approximately two standard glitch times causes the voltage at the output of the second network to cross the threshold for approximately the time of the glitch. A method reduces the vulnerability of a latch to single event upsets. The latch includes a gate having an input and an output and a feedback path from the output to the input of the gate. The method includes inserting a delay into the feedback path and providing a delay in the gate.
Document ID
20030015863
Acquisition Source
Johnson Space Center
Document Type
Other - Patent
External Source(s)
MSC-22953-2
Authors
Robert L Shuler Jr.
(Johnson Space Center Houston, United States)
Date Acquired
August 21, 2013
Publication Date
December 10, 2002
Subject Category
Solid-State Physics
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
Patent
US-Patent-6,492,857
Patent Application
US-Patent-Appl-SN-840684
No Preview Available