NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
SALT: The Simulator for the Analysis of LWP TimingWith the emergence of new processor architectures that are highly multithreaded, and support features such as full/empty memory semantics and split-phase memory transactions, the need for a processor simulator to handle these features becomes apparent. This paper describes such a simulator, called SALT.
Document ID
20070017465
Acquisition Source
Jet Propulsion Laboratory
Document Type
Preprint (Draft being sent to journal)
External Source(s)
Authors
Springer, Paul L.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Rodrigues, Arun
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Brockman, Jay
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Date Acquired
August 23, 2013
Publication Date
March 13, 2006
Subject Category
Computer Systems
Meeting Information
Meeting: Summer Simulation Multiconference
Location: Calgary
Country: Canada
Start Date: July 31, 2006
Funding Number(s)
CONTRACT_GRANT: NAS7-03001
Distribution Limits
Public
Copyright
Other
Keywords
simulation
processing-in-memory (PIM)
parallel

Available Downloads

There are no available downloads for this record.
No Preview Available