NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Mitigating Upsets in SRAM-Based FPGAs from the Xilinx Virtex 2 FamilyStatic random access memory (SRAM) upset rates in field programmable gate arrays (FPGAs) from the Xilinx Virtex 2 family have been tested for radiation effects on configuration memory, block RAM and the power-on-reset (POR) and SelectMAP single event functional interrupts (SEFIs). Dynamic testing has shown the effectiveness and value of Triple Module Redundancy (TMR) and partial reconfiguration when used in conjunction. Continuing dynamic testing for more complex designs and other Virtex 2 capabilities (i.e., I/O standards, digital clock managers (DCM), etc.) is scheduled.
Document ID
20090020344
Acquisition Source
Jet Propulsion Laboratory
Document Type
Conference Paper
External Source(s)
Authors
Swift, G. M.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Yui, C. C.
(Jet Propulsion Lab., California Inst. of Tech. Pasadena, CA, United States)
Carmichael, C.
(Xilinx Corp. San Jose, CA, United States)
Koga, R.
(Aerospace Corp. Los Angeles, CA, United States)
George, J. S.
(Aerospace Corp. Los Angeles, CA, United States)
Date Acquired
August 24, 2013
Publication Date
September 9, 2003
Subject Category
Electronics And Electrical Engineering
Report/Patent Number
MAPLD Paper: P69
Meeting Information
Meeting: 6th annual MAPLD International Conference
Location: Washington, DC
Country: United States
Start Date: September 9, 2003
End Date: September 11, 2003
Distribution Limits
Public
Copyright
Other
Keywords
SEE testing
Xilinx
FPGA

Available Downloads

There are no available downloads for this record.
No Preview Available