## General Disclaimer

## One or more of the Following Statements may affect this Document

- This document has been reproduced from the best copy furnished by the organizational source. It is being released in the interest of making available as much information as possible.
- This document may contain data, which exceeds the sheet parameters. It was furnished in this condition by the organizational source and is the best copy available.
- This document may contain tone-on-tone or color graphs, charts and/or pictures, which have been reproduced in black and white.
- This document is paginated as submitted by the original source.
- Portions of this document are not fully legible due to the historical nature of some of the material. However, it is the best reproduction available from the original submission.




## FINAL REPORT

Prepared by：




CIV Transponder Section


Kenneth W．Porter
Chief Engineer
Space Systems Laboratory

December 1968

# ADVANCED S－BAND TRANSPONDER STUDY PROGRAM 

## PREPARED FOR

NASA
MSC Houston
Contract NAS－9－7483

## VOLUME II


#### Abstract

This report oresents the details of an Advanced S-Band Transponder Study Program, which was performed under contract tc NASA (NAS-9-7483). During thif frogram several block diagram configurations were studied and a simpler and much more flexible configuration was developed. A breadboard model of the new transponder was teated and proven to be feasible. Several closely related theoretica! studien were also completed. This report includes the result of the analyses, the detalls of the breadboard design, and the measurements taken. A highly condensed version of the Final Report is presented in Volume I for readers who do not have the need or the time to read the detalled report presented as Volume II.


## TABLE OF CON?ENTS

Section Page
1 INTRODUCTION ..... 1-1

1. Cieneral ..... 1-1
1.1 Task Definition ..... 1-1
1.2 Transponder ..... 1-2
2. 3 Transponder Specifirations ..... 1.4
1.4 Breadboard Tranapondier ..... 1-7
1.5 Analyses Summury ..... 1-11
1.5.1 Phose-Lock Loop Analysis ..... 1.11
1.5.2 Modulation Analysis ..... 1-12
1.5.3 Antenna Analysis ..... 1-12
1.5.4 Turnaround Ranging Analysis ..... 1-12
1.6 Reliability Summery ..... 1-13
:. 7 Packaging Summary ..... 1-14
1.8 Conclusions and Recommendatio:as ..... 1.14
1.8.1 Conclusions ..... 1-14
1.8.2 Recommendations ..... 1.15
11 RECEIVER ..... 2-1
3. Receiver ..... 2-1
2.1 Receiver Block Diagram Analysis ..... 2-1
2.1.1 Block Diagran Considerations ..... 2. 2
2.1.2 Receiver Block Diagram ..... 2-4
2.1.3 Alternate Configurations of Receiver Frequency Scheme ..... 2.9
4. 2 R-F Head ..... 2-18
2.2.1 Introduction ..... 2-18
2.2.2 R-F Head Requirements ..... 2-18
2.2.3 Front End Configuration ..... 2.-20

## TABLEE OF CONTENTS (cont)

Section Page
2.2.4 1.O Multiplier ..... 2.21
2.2.5 5-Band Ainplifier ..... 2-24
2. 2.6 S-Rand Mixer ..... 2. 33
2. 2. 7 Module Test Results ..... 2. 34
$\therefore$ a. 8 Problem Areas ..... 2-40
2.2.9 Recommendations and Conclusions ..... 2-45
2. 2. 10 Transistor Noise Figure Analysis ..... 2.47
2. 3 AGC T-F Amplifer ..... $2-64$
2.3.1 Introduction ..... $2-64$
2.3.2 Requirements ..... 2-64
2.3.3 Survey of Available Integrated Circuits ..... 2-67
2.3.4 Hybrid Integrated Circuit Approach ..... 2-68
2.3.5 I-F Amplifier Module ..... 2-87
2.3.6 Conclusions and Recommendations ..... 2.101
2.4 Predetection I-F Amplifier ..... 2-102
2.4.1 Introduction ..... 2-102
2.4.2 Function ..... 2-102
2.4.3 Description ..... 2-102
2.4.4 Mechanical Configuration ..... 2-104
2.4.5 Test Data ..... 2-104
2.4.K Predetection Narrow Bandpass Filter ..... 2-115
2. 5 Detector Module ..... 2-126
s.5.i Reference Oscillator and Divider ..... 2-126
2.5.2 Phase Detector ..... 2-128
2.5.3 Coherent Amplitude Detector and AGC ..... 2-128
2.5.; Wideband Detector ..... 2-132
2.5.5 Phase Shifters ..... 2-133
2.5.6 Diode Matching Techniques ..... 2-133
2.5.7 Packaging ..... 2-140

## TABLE OF CONTENTS (cont)

Section Page
2.6 Local Oecillator Module ..... 2-1.40
2.6.1 Voltage Controlled Crystal Oscillator (vexn) ..... 2-140
2.6.2 Loop Filter ..... 2.141
2.6.3 Automatic Acquisition ..... 2-141
2.6.4 Multipilers ..... 2-143
2.6.5 Packaging ..... 2-144
2.7 Frequency Synthestiser ..... 2-144
2.7.1 Introduction ..... 2-144
2.7.2 Conclusions and Recommendations ..... 2. 144
2.7.3 Summary of Renults ..... 2-145
2. T. 4 Description of Braadboard Synthesizer ..... c-147
2.7.5 Special Test Circuits ..... 2-170
2.7.6 Digital Divider Phase Noise Investigstion ..... 2-170
2.7.7 MC1013/MC1213 Data Sheets ..... 2-180
2.7.8 Bibliography of Pertinent References ..... 2-185
2. 8 Crystal Oscillator Phase Noise ..... 2-185
2.8.1 Introdurtion ..... 2-185
2.8.2 Conclusion ..... 2.186
2.8.3 Phase Noise Measurement Methods ..... 2-187
2.8.4 Sources of Noise ..... 2-191
2.8.5 Performance ..... 2-199
2.8.6 Selected References on Crystel Oscillator Noire ..... 2-209
III TRANSMITTER ..... 3-1
3. Introduction ..... 3-1
3.1 Tranemitter Trade-Off Stldy ..... 3-1
3.2 Design Anpraach ..... 3-2
3.2.1 Design Considerations anc Approaches ..... 3-2

## TAB1,F OF CONTENTS (cont)

Scetion Page
3.3 Componert Development ..... 3-11
3.3.1 3 DB Hybrid Dealgna ..... 3-11
3.3.2 Printed Inductors ..... 3.21
3.3.3 Variable Capacitors and Tuning Devices ..... 3-24
3.3.4 DC Blocking Impedance Transforming Networks. ..... 3-32
3.4 Circuit Development ..... 3-4
3.4.1 Eixciter ..... 3. 44
3.4.L Phase Modulator ..... 3.47
3.4.3 Low Level Power Amplifier. ..... 3.72
3.4.4 Multipliers ..... 3-76
3.4.5 Power Amplification ..... 3-80
3.t.6 Output Filter ..... $3-85$
3. 5 Performance Tests ..... 3-86
IV ANAIISESS ..... 4-1
4. Introduction ..... 4-1
4.1 Phase-Lock Loop Analysis ..... 4-1
4.1.1 Predetection Limiang ve Nonlimiting ..... 4-2
4.1.2 Higher Order Loops ..... 4-6
4.1.3 Acquisition ..... 4-12
4.1.4 Conslusions ..... 4. 22
4.1.5 Phasc Lock loop Morlel ..... 4-23
4.1.6 Type 111 lac; ..... $4-25$
4.1.7 Biblingraphy ..... 4.46
4. L Modulation Analysis - An All Digital Transmission System ..... 4-46
4.2.1 Introduction ..... 4-46
4.2.2 System Information Requirements ..... 4-47
4.2.3 System Constraints and Limitations ..... 4.50

## TABLE OF CONTENTE (cont)

Section
Page:
4.2.4 Transmiesion Capability . . . . . . . . . . . ., 4.51
4.2.5 Digital Syntern Dencription . . . . . . . . . . . 4-54
4.2.6 Conclusiong . . . . . . . . . . . . . . . . . 4.55
4.3 Antenna Analysiu . ., . . ., , . . . . . . . . . $4-55$
4.3.1 Introduction . . . . . . . . . . . . . . . . . . 4-55
4.3.2 Mechanization for lunar Missions . . . . . . . 4-57
4.3.3 Signal Analysis of the Recommended Monopulse
System. . . . . . . . . . . . . . . . . . 4.63
4.3.4 Conclusion . . . . . . . . . . . . . . . . . 4-65
4.4 Apollo Turnaround Baseband Processing . . . . . . $4-65$
4.4.1 Introduction . . . . . . . . . . . . . . . . . . $4-65$
4.4.2 Filtering Effect on Ranging Code Correlation
Functivi: . . . . . . . . . . . . . . . . $4-67$
4.4.3 Removing Up-Link Subcartier*. . . . . . . . . 4-70
4.4.4 Low Pass Filtering the Ranging . . . . . . . . 4-73
4.4.5 Summary . . . . . . . . . . . . . . . . . . 4.'77

V RELIABility . . . . . . . . . . . . . . . . . . . . . . . . 5-1
5. Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . 5-1
5.1 Reliability Estimate . . . . . . . . . . . . . . . . 5-1
5.1.1 Failure Rate Calculations . . . . . . . . . . 5-2
5.1.2 Failure Rate Discussion . . . . . . . . . . . 5-14

5, 1, 3 Comparison of the Two Systems . . . . . . . . 5-16
5.2 Redundancy . . . . . . . . . . . . . . . . . . . . 5-17
5.2.1 General . . . . . . . . . . . . . . . . . 5-17
5.2.2 Augmented System. . . . . . . . . . . . . . . 5-20
5.2.3 Standby Redundancy . . . . . . . . . . . . . . . 5-22
5.2.4 Conclusion . . . . . . . . . . . . . . . . . . . 5. 25

## TABLE OF CONTENTS (cont)

section Pane
5. 3 Part Procurement Policy ..... 5-28
5,3,1 Scope ..... $5-28$
5,3.2 Ciencral ..... 5-28
5,3.3 Specific ..... 5-31)
5.4 Recommendations for Anulyses ..... 5-34
5.4.1 iature Modis and Fifect Analysis (EMEA) ..... 5-34
5.4.2 Strese Annlymi* ..... 5. 35
5,4.3 Computer Analysin of Circuits ..... 5.35
5,4,4 Reliability Trade-Off Analysen ..... 5-37
5.5 Intent of Analysis and Part Program ..... 5-38
VI PACKAGING ..... 6-1
6. Introduction ..... $6-1$
6.1 Envitionmental ..... 6.1
6.1.1 Selection of Environmental Design Criteria ..... $6-1$
6.1.2 Environmental Design Criteria ..... $6-2$
6.1.3 Flight and Pre-Launch Environments ..... 6-3
6.2 Packaging Techniques ..... 6.9
6. L.1 General Packaging Philosophy ..... $6-9$
6.L.L Module Size ..... 6-14
6.2.3 Mounting Arrangement and Typical Modstes ..... 6.16
6.2.4 Component Density Comparison ..... 6.17
6.3 General Structural Dumign ..... 6. 17
6.3.1 Vibration ..... 6. 23
6.3.2 Thermal Design ..... 6. 33
6.4 Alternate Mounting Arrangements ..... 6.40
6.4.1 Transmitter ..... 6.40
6.4.2 Receiver Modules ..... 6.42

## TABLE OF CONTFNTS (cont)

section Page
6,5 Shielding ..... 6) -43
6.6 Housing ..... $6 \cdot 54$
VII BREADBOARD TEST RESULTS ..... 7. 1
7. Introduction ..... 7-1
7.1 Test Results ..... 7-1
7.2 Special Tests ..... 7-21
7.2.1 Wideband Detector Dephasing, ..... 7-21
7.2.2 Transponder Polarity ..... 7.25
7,2,3 Naise Figure ..... 7. 27
7.2.4 1-F Filter "haracteristics ..... 7-27
7,2,5 I-F Limiter Suppression Characteristic ..... 7-27
7.2.6 Loop 3andwidth ve Simnal Strength ..... 7-34
7.2.7 Ratuging Turn-Arcand Ratio ..... 7-34
7, 2,8 Acquisition Test with Doppler ..... 7-34
APPENDIX A Statement of WorkAPPENDIX B Comparioun of Advanced Design to ApolloBlock II USBE TransponderAPPENDIX $C$ Performance Specification

## LIST OF ILLUSTRATIONS

Figire Page
1-1 Advanced S-Band Transnonder ..... 1-5
1-2 Breadboard Transponder ..... 1-9
2-1 Bisck Diagram of Receiver and Synthesizer ..... 2-5
2-2 Proposed Synthesi:er Block Diagram (Conceptual) ..... 2-8
2-3 Generalized Receiver and Synthesizer ..... 2-10
3-4 Frequency Scheme for Inverse $R$ atio Transponder ..... 2-15
2-5 $205 / 256$ Configuration ..... 2-17
己-b $\quad$ K-F Head Block Diagram ..... 2-19
2-7 LO Driver and Xl3 Multiplier ..... 2-2こ

- 8 Preamplifier Schematic Diagram, 2106 MHz ..... 2-28
$\therefore-: \quad$ Amplifier-Mixer Schematic Diagram ..... 2-24
$\therefore-10 \quad R-F$ Head Mechanical Configuratior ..... 2-31
L-11 Nise Figure and Mixer Gair vs I.O Drive ..... 2-35
$\therefore-12 \quad R-F$ Hesd Gain Characteristic ..... 2-38
2-13 R-F Head Gain and Noise Figure vs Temperature ..... 2-41
2-14 2GHz Amplifier Gain vs Temperature ..... 2-42
2-15 KD5:01 2 GHz Amplifier Reson_oit Frequency vs $V_{C E}$ ..... 2-43
2-16 Transistor Amplifier Noise Figure vs Bias Current ..... 2-50
2-17 Transistor Amplifier Noise Figure vs Source Resistance ..... 2-51
$\therefore-18$ Optimum Jource Resistance vs Bins Current ..... 2-52
- 19 Best Overali Noise Figure vs Bias Current, Optimum $R_{G}$ Assumed- ..... 2-53
2-20 Stripline Test Fixture ..... 2-55
L-21 Equivalent Test Circuit ..... 2-55
2-22 Noise Figure Test Setup ..... 2-56
2-2.3 Overall Noise Figure vs Emitter Current ..... 2-58
$\therefore-24$ AGC. I-F Amplifier, Block Diagram ..... 2-6.5


## LIST OF ILLUSTRATIONS (cont)

Figure Page
2-25 AGC I-F Amplifier ..... 2-71
2-26 Bandpass Filter ..... 2-73
2-27 Input Filter Construction ..... 2-74
2-ió Input Filter Frequency Response ..... 2-75
2-29 AGC Attenuator ..... 2-78
$\therefore-30$ AGC Attenuator Frequency Response ..... 2-79
2-31 AGC Attenuation Curve ..... 2-80
L-32 Feedback Pair Anıplifier ..... $2-82$
2-33 Feedback Pair Frequency Response ..... 2-83
2-34 Feedback Pair Gain Linearity ..... $2-84$
2-35 Eimiter Amplifier ..... 2-86
2-36 Limiting Amplifier Output Characteristic ..... 2-88
2-37 Limiting Amplifier Frequency Response ..... 2-89
2-38 I-F Amplifier Layout ..... 2-90
2-39 AGC. I-F Amplifier ..... 2-93
2-4G I-F Amplifier AGC Characteristic ..... $2-96$
2-41 I-F Amplificr Lincarity ..... $2-97$
2-42 I-F Amplifier Frequericy Response ..... 2-98
2-43 PDIF Block Diagram ..... $\therefore-103$
2-44 Predetection I-F Amplifier ..... 2-105
2-45 Predetection I-F Amplifier, Schematic Diagram ..... 2-107
2-46 PDIF Layout ..... 2-109
2-47 Gimiting C'naracteristics of Predetection I-F Amplifier ..... 2-110
2-48 Phase Si:ift Vs Signal Level for WBD I-F ..... 2-111
2-49 Phase Shift Vs Signal Level for CAD I-F ..... 2-112
2-50 Frequency Response of WBD I-F Amplifier ..... $2-113$
2-5! Phase and Amplitude Response of Predetection I-F Amplifier Phase Det. Channel ..... 2-114

## LIST OF ILLUSTRATIONS (cont)

Figure Page
2-52 SGLS 770 Crysial Filter ..... 2-117
2-53 Proposed Filter Configuration ..... 2. 117
2-54 Predetection I-F and Detector Block Diagram ..... 2-127
2-55 Detector Module, Advanced S-Band Transponder ..... 2-129
2-56 ES $41^{\circ}$
2-57 Wicieband Frequency Response ..... 2-134
2-58 AC Matching Technique ..... $2-136$
2-59 Receiver LO Module ..... 2-137
2-60 19.8 MHz VCXO Sensitivity ..... 2-142
$?-61$ Frequency Synthesizer Block Diagram ..... 2-148
2-62 Apollo Synthesizer ..... 2-151
2-63 Results with 2 -Phase Digital Mixer and $\div 17$ ..... 2-153
2-64 Mixer Output Spectrum ..... 2-155
2-65 17 Fi/4 Bandpass Filter Response ..... 2-156
2-66 17 Fi/4 Filter Output Spectrum ..... 2. 156
2-67 Synthesizer Output Oscillator Mindule, Advanced S-Band Transponder ..... $\therefore-157$
$2-68$ Synthesizer VCXO Characteristics ..... $2-160$
2-69 Digital Phase Detector Waveforms ..... 2-162
2-70 Synthesizer Phese Lock Loop Frequency Modulation Bandwidth ..... 2-164
2-71 Phase Noise Test Setup ..... $2-165$
2-72 $\quad 45 \mathrm{MHz}$ Test Crystal Oscillator and $\div 2$ ..... $2-166$
2-73 $\quad 19.8 \mathrm{MHz}$ Crystal Oscillator and X2 ..... 2-167
2-74 Divider Phase Noise Test Setup ..... 2-171
2-75 Phase Noise Test Fixture ..... 2-171
2-76 Divide-by-4l Circuit Diagra:- ..... 2-174
2-77 Divider Output Pulse ..... 2-176
2-78 $\phi$ Det Output with Reference Signal Only ..... 2-177

## LIST OF ILLUSTRATIONS (cont)

Figure Page
2-79 क! Met Output with Crystal VCO in Loop ..... 2-178
2-80 \$Det Output Using LC VCO in Loop $^{\text {L }}$ ..... 2-179
2-81 Phase-Lock Method ..... 2-188
2-82 Noise Measurement Test Configuracion ..... 2-189
2-83 RF Oscillator Analyzer ..... 2-190
2-84 Error Expander Method ..... 2-192
2-85 Error Expander ..... 2-193
2-86 Transistor Oscillator ..... 2-195
2-87 MOSFET Oscillator ..... 2-197
2-88 Frequency Spectrum of Phase Noise ..... 2-198
2-89 Frequency Spectrum of Phase Noise ..... 2-200
2-90 Frequency Spectrum of Phase Noise ..... 2-201
2-91 Bell Telephone Labs FET Cscillator ..... 2-203
2-92 Frequency Spectrum of Phase Noise ..... 2-204
2-93 Frequency Spectrum of Phase Noise. SGLS 770 ..... 2-206
3-1 Trade-Off Study Semiconductor Modele ..... 3-3
3-2 20-Watt Transmitter Trade-Off Study ..... 3-4
3-3 Ten-Watt Transmitter Trade-Off Study ..... 3-5
3-4 2-Watt Transmitter Trade-Off Study ..... 3-6
3-5 S-Band Transmitter Block Diagram ..... 3.9
3-6 Stripline Coupling Configuration ..... 3-11
3-7 Plots of $\mathrm{w} / \mathrm{b}$ Vs $\mathrm{s} / \mathrm{b}$; and $\mathrm{Z}_{\mathrm{oo}}$ as a Function of $\mathrm{s} / \mathrm{b}$ ..... 3-14
3-8
Drop-in Coupler ..... 3-15
3-9 Single Sided Overlap Coupler-Coupling Characteristics ..... 3-16
3-10 Single Sided Overlap Coupler-Input VSV . ..... 3-17
3-11 Drop-in Coupler-Coupling Characteristics ..... 3-18
3-12
Drop-in Coupler Input VSWR ..... 3-19
3-13 Coupler-Transmission Characteristics ..... 3-20

## LIST OF ILLUSTRATIONS (cont)

Figure Page
3-14 Coupler Port Designations ..... 3-21
3-15 Types of Distributed Inductors ..... 3-22
3-16 Spiral Inductor ..... 3-22
3-17 Low Pass Filter Impedance Plot ..... 3-23
3-18 Shorted Collect or Output ..... 3-23
3-19 Impedance Vs Frequency for sawtooth Inductor ..... 3-25
3-20 Impedance Vs Frequency for Rectangular Inductor ..... 3-26
3-21 Impedance Vs Frequency for Spiral Inductor ..... 3-27
3-22 Impedance Vs Frequency for Outband Filter Design ..... 3-28
3.23 Rotating Dielectric Disk ..... 3-29
3-24 Variable Dielectric Constant ..... 3-30
3-25 Variable Capacitor ..... 3-31
3. 26 Variable Tuning Elements ..... 3-31
3-27 Rotating Ceramic Disk Variable Capecitor ..... 3-33
3-28 Stand-up Capacitor Tuning Range ..... 3-34
3.29 Rotating Screw Variable Capacitor ..... 3-35
3-30 Tuning Elements - Tuning Range ..... 3-3غ
3-31 DC Blocking and Impedance Transformation ..... 3-37
3-32 Test Circuit ..... 3-39
3-33 Test Setup ..... 3-40
3-34 Impedance Transformer Characteristics ..... 3-41
3-35 Insertion Loss Measurement ..... 3-42
3-36 X8 Module Block Diagram ..... 3-43
3-37 Comb-Line Filter ..... 3-46
3-38
X8 Multiplier, Schematic Diagram ..... 3-49
3-39 Constant Amplitude - Variable Phase Filter ..... 3-51
3-40 VHF Phase Modulator ..... 3-51
3-41 Angle of Reflection ..... 3-52

## : TST OF ILLUSTRATIONS (cont)

Figure Page
$3-42$ $\theta$ Sensitivity, Shunt L, $R_{0}=20$ Ohms ..... 3-54
3-43 $\theta$ Sensitivity, Shunt,$R_{0}=50$ Ohms ..... 3-55
3-44 $\theta$ Sensitivity, Shunt L, $\}_{0}=75$ Ohms ..... 3-56
3-45 QSensitivity, Shunt L, $R_{c}=100$ Ohms ..... 3-57
3-46 $\theta$ Sensitivity, Series $L, R_{c}=20$ Ohms ..... 3-58
3-47 OSensitivity, Series L. $R_{o}=50$ Ohms ..... 3-59
3-48 $\theta$ Sensitivity, Series L, R $\quad 75$ Ohms ..... 3-60
3-49 Sensitivity and Linearity as Affected by "L" ..... 3-61
3-50 Effect of $\alpha$ in the 50 Ohm Cast ..... 3-62
3-51 Effect of $\alpha$ in the 20 Ohm Case ..... 3-63
3-52 Definition of Non-Linearity ..... 3-64
3-53 Harmonic Distortion Vs Modulation Level. ..... 3-68
3-54 Harmonic Distortion Vs Modulation Level ..... 3-69
3-55 VSWR Vs Frequency, Insertion Loss Vs Frequency ..... 3-70
3-5t Phase Modulator ..... 3-71
3-57 560 MHz Amplifier Schematic Diagram ..... 3-73
3-58 560 MHz Transistor Test Fixture ..... 3-74
3-59 Layout of Matching Networks in Amplifier ..... 3-75
3-60
Single Diode Frequency Multiplier, Stripline Configuration ..... 3-76
3-61 Uniluteral Stripline Frequency Multiplier ..... 3-78
3-62 Typical X Multiplier Layout ..... 3-79
3-63 Typical Amplifier Layout ..... 3-83
3-64 Summed Amplifier ..... 3-84
3-65 Stripline Filter Layout ..... 3-86
3-66 Bandpass Response (No Sutput Filter) ..... 3-88
3-67 Baseband Frequency Response ..... 3-89
3-68 Transmitter Baseband Harmonic Distortion ..... 3-90
3-69 Output RF Power VS +28 VDC Supply Voltage ..... 3-91

## LIST OF ILLUSTRATIONS (cont)

## Figure

Page
4-1 DB Signal to Noise Ratio in an R-F Bandwidth Equal to Noise Bandwidth of Loop ( $2 \mathrm{~B}_{\mathrm{L}}$ ) ..... 4-5
4-2 Transient Response Aporox. Min. Peak Type III Loop With Sine Phase Det ..... 4-13
4-3 Loop Filters ..... 4-15
4-4 Phase Error Tracings of PLL with Acquisition Sweep of $3.0 \mathrm{rad} /$ $\sec ^{2}$ with $\mathrm{B}_{\mathrm{LO}}=1.9 \mathrm{~Hz}$ ..... 4-18
4-5 Acquisition Region of 2nd Order PLL with B $\mathrm{L}_{\mathrm{LO}}=1.0 \mathrm{~Hz}$ Using Frequency Sweep ..... 4-19
4-6A Type II Acquisition ..... 4-20
4-6B Type III Acquisition ..... 4-21
4-7A Block Diagram of PLL ..... 4-24
4-7B Computer Model for Linear Type II Loop ..... 4-24
4-8 Pool Loop ..... 4-26
4-9 Pool Loop Bode Plot ..... 4-27
4-10 Pool Loop Bode Plot ..... 4-28
4-11 Approx Min Peak Loop ..... 4-29
4-12 Approx Min Peak Loop Bode Plot ..... 4-30
4-13 Approx Min Peak Loop Bode Plot ..... 4-31
4-14 Mallinckrodt Loop ..... 4-32
4-15 Mallinckrodt Loop Bode Plot ..... 4-33
4.16 Mallinckrodt Loop Bode Plot ..... 4-34
4-17 Wiener Loop ..... 4-35
4-18 Wiener Loop Bode Plot ..... 4-36
4-19 Wiener Loop Bode Plot ..... 4-37
4-20 Min. Peak Type III Loop ..... 4-38
4-21 Min Peak Type III Loop Bode Plot ..... 4-39
4-22 Min Peak Type III Loop Bode Plot ..... 4-40
4-23 Weiner Loop Root Locus ..... 4-41

## LIS'T OF ILLUSTRA TIONS ( cont)

Figure Page
4-24 Minimum Peak Loop Root Locus ..... 4-42
4-25 Approx Min Peak Root Locus ..... 4-43
4-26 Pool Loop Root L.ocus ..... 4-44
4-27 Millinchrodt Root Locus ..... 4-45
4-28 Spacecraft Digital Transponder ..... 4-49
4-29 Distance (Statute Miles) ..... 4-53
4-30 Existing LM and CSM Antunna Track System ..... 4-58
4-31 Modalation Envelopes of the $\Sigma$ and $\Delta$ Signals ..... 4-60
4-32 Recommend d Monopulse Antenna Track System ..... 4-61
4-33 Ranging Code Autocorrelation Function ..... 4-70
4-34 Band-Shop Filter ..... 4-72
4-35 Feedback Modulation Cancelling Loop Filter ..... 4-72
4-36 Filter Distortion ..... 4-74
4-37 $\quad 2$ ior 5 Pole, $1 / 2 \mathrm{db}$ Ripple, Chebyscev Filter ..... 4-75
4-38 B Vs Noise Bandwidth ..... 4-76
5-1 Reliability Logic Diagram for the Advanced S-Band Transponder. ..... 5-3
5-2 Reliability Logic Diagram for the USBE Transponder (PM Mode - No TLM) and Associated Power Amplifier ..... 5-4
5-3 Module and Semiconductor Arrangement for Power Stages of Transmitter, Basic Design ..... 5-19
5-4 Transmitter Scheme Augmented by an Additional Power Amplifier Module ..... 5-23
5-5 Typical Transmitter Standby Switching Arrangement ..... 5-24
6-1 Random Vibration Qualification Levels ..... 6-5
6-2 Load Curves ..... 6-8
6-3 Tentative LEM Configuration 18 Watt Transceiver ..... 6-10
6-4 Tentative Block II CSM 18 Watt Transponder ..... 6-11
6-5 Tentative Saturn IV B 18 Watt Configuration ..... 6-12
6-6 Preferred Module Mounting Arrangement ..... 6-16

## LIST OF ILLUSTRATIONS (cont)

Figure Page
6-7 Stripline Module ..... 6-18
6-8 PC Board Module ..... 6-18
6-9 Unstiffened Transmitter Module ..... 6.24
6-10 Stiffened Transmitter Module ..... 6-25
6-11 Transmitter Module, 3/8" Heatsink Yied to Two Modules with 1/16" Heatsink ..... 6-26
6-12 Transmitter Module, 1/16" Heatsink Tied to One 1/16" Heatsink and One $3 / 8^{\prime \prime}$ Heatsink ..... 6-27
6-13 Transmitter Module, Resilient Support, 1/16' Heatsink ..... 6.29
6-14 Transmitter Module, Resilient Support, 3/8' Heatsink ..... 6-30
6-15 Transmitter Mockup W'ith Resilient Support ..... 6-31
6-16 Recommended Module Encapsulation System ..... 6-32
6-17 Peceiver Module Mockup Foam Encapsulated ..... 6-34
6-18 Receiver Module Mockup With Microba!loons and Foam ..... 6-35
6-19 Temperature Rise vs. Heatsinic Conductivity and Area ..... 6-37
6-20 Effects of Thickness and Weight on Dynamic Response ..... 6-38
6-21 Heatsink Thickness and Junction Temperature Rise ..... 6-39
6-22 Single Stage Amplifier Modules ..... 6-41
6-23 Dual Amplifier Modules ..... 6-41
6-24 LEM Module Mounting Configuration ..... 6-44
6-25 Block II CSM Module Modified for Horizontal Mounting ..... 6-45
6-26 Attenuation Effects of Magnetic Shielding ..... 6-48
6-27 Electromagnetic Shielding Copper Shields and Paint ..... 6-49
6-28 Effect of Shielding Using Spiral Radiators. ..... 6-50
6-29 Effect of Shielding Using R-F Chokes ..... 6-51
6-30 Effect of Shielding Using R-F Chokes ..... 6-52
6-31 Effect of Shielding Using Spiral Radiators ..... 6-53
6-32 SGLS Trarsmitter ..... 6-56
6-33 LEM S-Band Transceiver ..... 6-57

## LIST OF ILLUSTRATIONS (cont)

Figure Page
7.1 Abbreviated Transinitter Configuration ..... 7-2
7-2 Receiver AGC Characteristic ..... 7-3
7-3 Wideband Charzel Frequency Response ..... $7-6$
7-4 Receiver Wideband Channel Output Linearity © 500 kHz ..... 7-7
7-5 Transmitter Wideband Channel Output Linearity © 500 kHz ..... 7-8
7-6 Receiver Wideband Channel Signal to Noise Ratio Measured in a 18.4 kHz Equivalent Noize Bandwidth ..... 7-10
7-7 Residual Phase Noise, Oscillograph ..... 7-11
7-8 Phase Noise Spectral Analysis Transponder Coherent Mode Test Receiver $2 \mathrm{~B}_{\mathrm{L}}=21 \mathrm{~Hz}$ ..... 7-12
7-9 Phase Noise Spectral Analysis Transponder Coherent Mode Test Receiver $2 \mathrm{~B}_{\mathrm{L}}=400 \mathrm{~Hz}$ ..... 7-13
7-10 Phase Noise Spectral Analysis STE Only Test Receiver $2 \mathrm{~B}_{\mathrm{L}}=$ 21 Hz ..... 7-14
7-11 Phase Noise Spectral Arralysis STE Only Test Receiver $2 \mathrm{~B}_{\mathrm{L}}=$ 400 Hz ..... 7-15
7-12 Phase Noise Spectral Analysis. Transponder in Non-Coherent Mode. Test Receiver $2 \mathrm{~B}_{\mathrm{L}}=400 \mathrm{~Hz}$. Measurement Noise Bandwidth $=7 \mathrm{~Hz}$ (HP302A) ..... 7-16
7-13 Phase Noise Spectral Analysis. Transponder in Non-Coherent M Mode. Test Receiver $2 \mathrm{~B}_{\mathrm{L}}=21 \mathrm{~Hz}$. Measurement Noise Bandwidth $=7 \mathrm{~Hz}(\mathrm{HP} 302 \mathrm{~A})$
7-14 Receiver Acquisition Characteristic ..... 7-19
7-15 Receiver Acquisition Characteristic with External A(CC ..... 7-20
7-16 Ranging Output Compared with Theoretical . 5 Radians Modulation ..... 7-24
7-17 Transponder Square $W$ ave Response ..... 7-26
7-18 Receiver Noise Figure vs Signal Level and AGC Volts ..... 7-28
7-19 Input Filter Frequency Response ..... 7-29
7-20 I-F Amplifier Frequency Response ..... 7-3
7-21 Frequency Response of 45 MHz Crystal Filter ..... 7-31

## LIST OF ILLUSTRATIONS (cont)

Figure Page
7-22 I-F Limiter Suppression Characteristic Measured Through Wideband and Phase Detectors Using a 2 hHz Buat Note ..... 7-33
7-23 Loop Response vs Signal Level Measured Through Transponder with Ranging Loop Open ..... 7-35
7-24 Ranging Turn Around Ratio vs Signal Level Measured with a 500 kHz Tone at an Index of 0.5 Radians on the Up-Link ..... 7-36
7-25 Receiver Acquired Lock 16 Times in 16 Trails ..... 7-37
7-26 Receiver Acquired Lock 14 Times in 14 Trials ..... 7-38

# SECTION I <br> INTRODUCTION 

## 1. GENERAL

This document comprises Volume II of the final report documenting the work performed under NASA Contraci NAS-9-7483. Volume I provides a brief sumbary of the entire project and Volume II gives a cietailed description of each part of the study.

The atudy includes analysis and circuit investigation iirected toward insproved performance of the Apollo S-band system for future missions, A new trawsponder configuration was conceived, studied, and teeted in a breadboard system and prosen to be feasible and free from serious fundamental problems. The new configuration has much greater flexibility and usefulness than previous systerns.

The Statement of Work defining the contractual requirements of the atoriy is included as Appendix $\mathbf{A}$ of this report.

### 1.1 TASK DEFINITION

The project was divided into five major tasks to fulfill the program objectives. These tasks are defined below.

Receiver Task

1. Optimize the biuck diagram configuration.
2. Operational range extension.
3. Circuit devetoprnent.

Transmitter Task

1. Increase power output (solid-state).
2. Improve modulation performance.
3. Improve repzoducibility of $\mathbf{R F}$ circuits.

## Analysis Task

1. Recommendations for future system: in terms of phase lock loop and modulation techniques to give improved performance.
2. Clianges to the existing Apoilo Unified S-Band (USB) system which could be made to give improved performance with minimum changes to current equipment.

Eieliability Study

1. Comparison of stress analysis and reliability estimate with present USBE transponder.
2. Redundancy (active and standby) and the advantages of each as applied to the transmitter.
3. Parts procurenent policy based on Military ER (Established Reliabi'ıty) Specifications.
4. Failure mode and effect, stress, and computer circuit tolerance analysis with respect to futare hi-rel transponders.

Packaging Analysis of a Phase Lock Loop Transponder

1. Environmental Considerations
2. Packaging Techniques
3. Structural Design
\&. Shieiding and housing requirements

### 1.2 TRANSPONDER

The Advanced S-Band Transponder differs in several ways from previously used similar transpondere. The advanced transponder in its complete form has severa! distinct ajvantages over previous comparable equipment, The most significant advantagea are listed on the following page.

1. Higher efficiency as to power consumption
2. Reduced size and weight
3. Increased flexibility as to frequency, power output, modulation bandwidth, and transponder ratio.
4. Lower cost.

Most significant, it is anticipated that a transponder of this basic design would be sufficiently flexible to allow its use in many different programs with only very slight special modifications. For example, a change in input frequency, output frequency, or transponder frequency ratio requirements would not necessitate a redesign of the transponder, but would only require changes in crystal frequencies and multiplier and divider ratios.

The salient features of this transponder design are tabulated below:

## Salient Features

1. Single Conversion Receiver Offset Oscillator
2. Receiver has S-ivand preamplifie.
3. Receiver has automatic acquisition circuitry

## Advantages

Mechanization mech simpler, improved reliability, reduced spurious modes, eásily adapted to center frequency changes, adapts easily to applications not requiring coherent reception.

Greater potential for improving noise figure by taking advantage of advances in the state of tise art. 'ess sensitivity at the intermiediate frequency.

Shorter acquisition time, decreased stress on phase lock loop during acquisition.

## Salient Features

4. Coherent drive to trans mitter provided by frequency synthesizer (synch ronize:)
5. X32 frequency multiplication to obtain output frequency
6. Phase moduiator at $1 / 4$ output frequency
7. Power amplification at

1/2 output frequency

## Advantages

> Allows greater fiexibility in terms of transponder frequenc; ratio and center frequency, adapts readily to system not requiring coherent reception or coherent re-transmission.

Allows mechanization with simple X2 multipliers which can be wideband, stable, and do-rol need idlers.

Provides low distortion in wide bandwidth.

Eliminates high order multiplication of high power signals, reduced size, improved modulaticn response, high solid state power output.

A block diagram of the transponder is shown in Figure i-1. The diagram shows the division of receiver, synthesizer, and transmitter. Each large block i: the diagram represents a module in the physical system as it was fabricated in the brcadboard system. Power supply voltage and current requirements are shown for each module as wcll as signal power levels and frequencies.

### 1.3 TRANSPONDER SPECIFICATIONS

Some of the basic performance factors of the transponier are listed below. The measured values given in this list were measured on breadboard modules developed during this program.

Frequency

Received
Transmitted
2106.40625 MHz
$2287.5 \mathrm{MH} \%$
(240/221 transpondir ratio, Apollo Jlock II frequencies)




co


| Noise Figure | Design Goal 6 db |
| :---: | :---: |
|  | Measured Value 8 db |
| Power Output | Design Goal 20 watts ncminal |
|  | Measured Value 13.7 watts |
| Dynamic Range | -40 dbm to -127 dbm |
| Phase Lock Loop Bandwidth | 1000 Hz at -127 dbm with $+6 \mathrm{db} \mathrm{S} / \mathrm{N}$ in the |
| $\left(2 \mathrm{~B}_{\mathrm{LO}}\right)$ | loop (the point of optimization) |
| Acquisition | By internal automatic sweep |
|  | Acquisition time less than 6.5 seconds at -127 dbm . |
| Wide band Output Bandwidth | 800 Hz to 2 MHz at baseband |
| Modulation Bandwidth | Design goal 100 Hz to 10 MHz |
| (Baseiband) | Measured 60 Hz to 3 MHz |
| Power Consumption (less power | Transponder in Sweep Mode, 1 wiatt |
| supply loss) | Transponder in Receive Mode, 1.3 watts |
|  | Transponder in Transpond Mode, 130 watts |

### 1.4 BREADBOARD TRANSPONDER

A complete electrical breadboard transponder, except for the power suppiy, was assembled. The objective in building this breadboard was to prove the feasibility of the block diiggram and verify the soundness of the transponder configuration.

The breadboard trarsponder was constructed using a combination of circuit construction techniques. These are listed as follows:

1. Multi-chip hybrid circuits
2. Monolithic integrated :ircuits
3. Discrete component circuits
4. Distributed constant stripline circuits

The breatboard construction uses conventional discrete component circuitry in many cascs where the engineering model is proposed to use a far greater number of integrated circuits, therefore the breadboard model is physically larger than the proposed engineering model. A photograph of the breadboard tra:sponder is shown in Figurel-2.

The results of the breadboard construction and testing are briefly summarized as follows:

1. The proposed block diagram was proven feasible and free from serious fundamental problems, such as spurious lock modes and coherent leakage. This opens the door to the much greater flexibility and usefulness inherent in the block diagram.
2. Ȧn S-band RF preamplifier proved practical to provide performance comparable to existing diode converters. This approach, hourever, holds a reasonable promise oí providing lower noise figures as better devices become available.
3. A multi-chip hybrid phase detector was designed with better than 50 db balance and high adaptability, complete in a TO-5 type package.
4. Monolithic linear amplifiers were investigated for the 45 MHz RF amplifier use. It was clearly estahlished that there are still no units available which offer a significant practical advantage over discrete component type amplifiers. This is because the monolithic units available require external discrete components for biasing, bypassing and tuning and result in no real advantage over the total discrete approach.
5. Muiti-chip hybrid amplifiers, limiters and AGC attenuators were designed for use in the receiver. Each of these circuits was designed to be complete


Figure l-2. Freartbosed Transpondor
in itself, requiring no extern: I components. These circuits performed well and were shown to have considerable advantage over discrete amplifiers, or monolithic devices. Also these circuits are versatile and have the potential of being used in several applications throughout the receiver.
6. The state-of-the-art in crystal oscillator noise, including the associated measurement technology, was reviewed. Existing Motorola equipments were shown to be as good as any in the industry.
7. The digital frequency synthesizer, was designed and tested. Measurements were made proving that the basic scheme does not significantly degrade phase noise performance.
8. A stripline phase modulator operating at $500 \mathrm{MH} \%$ was designed and tesied. Measurements were made that showed $\xi_{\text {reat improvement in linearity and }}$ bandwidth over existing equipments.
9. Power amplification at $\mathbf{S}$-band was investigated. Test results showed that devices were not capable of giving required performance at this time.
10. A power amplifier operating at 1.1 GHz was designed using 4 transistors in parallel with 25 watts output, with collector efficiency greater than $45 \%$, and 4.5 to 5 db gain. Improvements in stripline construction techniques greatly improved the reproducibility and reiliability of the amplifier.
11. A high power, dual device, varactor multiplier was designed to develop the output frequency and power. The device prototype exhibited an efficiency oí over $60 \%$.
12. The output bandpass filter was designed to relieve problems associatec with corona which can occur during critical pressure. This design was an air stripline incorporating shorted quarter wave stubs to eliminate high impedance points.

In general the performance of the receiver portion of the breadboard trans ponder was satisfactory. The transmitter modules by themselves gave satisfactory performance. During iransmitter integration three major problems became evident. These were:

1. The power amplifier matching networks were ve:y narrow band and thus restricted the modulation bandwidth.
2. Th power combining techniques used in the dizl varactor multiplier presented an anomaly to the power amplifier and output filter that is unexplained at this time.
3. The actual the rmal resistance of the power amplifier transistor (TRW type PT6694) was much higher than the value used for design. Thus the transistors were over stressed thermally.

### 1.5 ANALYSES STMMMARY

The analyses problems which have been considered fall into two broad areas. First, recommendations for future systems and second, chenges to the existing Apollo USBE system which could be made to give improved performance. These analyses are summarized below.

### 1.5.1 Phase - Lock Loop Analys:s

From the analysis, it may be concluded that to extend the capability of the phase lock loop to the utmost the following steps could be taken:

1. Use self acquisition
2. Narrow the bandwidth
3. Use Type II or Type III loop
4. Use envelope $\triangle G C$ instead of limiters

For missions out to lunar distances, a Type III loop is not necessary. For these missions, the choice of AGC or limiters is also not criticai since only a db in
signal threshold is involved. The bandwidth can generally fe chosen to optimize the acquisition time since signal to noise densities for these distances are quite high.

For planetary distances the phase lock loop could operate as a Type II swith command switching to a Type III when high rate dynamics are expected. A more detailed discussion of Type II and Type III loops is given in Volume II of this report.

### 1.5.2 Modulation Analysis

The modulation analysis was concerned with the use of an all-digital format for a space transmission system. An all-digital communication system has a great deal to offer in future space missions. Digital systems can be made more efficient, are rertainly more flexible, and allow encryption for security purposes. The digital format circumvents many of the nonlinear problems inherent to a linear system. There are mary questions as yet unanswered with regard to system problems, but the overall prognosis seems excellent.

## 1.5,3 Antenna Analysis

By examining the implementation of the antenna traiking function the basic scheme was fount to be a sequential lobing configuration. The problems attendant with this aystem lead to the recommendation of convertirg to a monopulse tracker. No change in the configuration of the transponder is required since the trarking information can be derived from the existing wideband phase detector. First analysis of these new functions leads to the conclusion that devices exist which can be used to meet the system requirements.

### 1.5.4 Turna round Ranging Analysis

Removal of the uplink subcarriers from the turned around baseband by band rejection filtering in the vicinity of the s-hcarriers can bring about significant improvements in the present Apollo system without severely impairing the ranging.

Remo:ing the subcar ier allowe:

1. The use of video iimiting, thus maintaining a constant modulation index.
2. The release of power which had been necessary to transmit the subcarriers.
3. The elimination $c:$ suppression of the ranging.
4. The reduction of lineari:y constraints en the system.

After removal of the subcarriers, a further improvement in the ranging is possible by proper low-pass fitering. A_5-pole chebyshev low-pass with a noise bandwidth of 700 kHz will improve the ranging signal by 2 db over the present system.

### 1.6 RELIARiLITY SUMMARY

A reliability analysis was conducted during the design of the Advanced $S$-Band Transponder. Since the program objective was to investigate a genesal purpose, state of the art, transponder with no definite specifications, a maximum ambient temperature had to be assumed for the purpose of performing a reliability estimate.

The results of the stress analysis and reliability estimate are discussed and a = mmparison made with that of the present USBE Transponder. The estimated failure rates of the USBE. Transponder was $3.05 \% / 1000$ hours; of tie advanceo ! ransponder: $1.5 / 1000$ hours (with reasonable assumption of improved therma! resistance in the $P A$ transistorsj. The effects of redundancy, active and standby, and the advantages of each as applied to the driver, power amplifier, and X 2 multiplier modules of the transmitier are discussed. fer example, the failure of only ore transistor in the power amplifier would cause only a small drop in power output. When such an event is not regarded as a system failure, the rea'istic estimated failurr rate is reduced much further. Military ER (Established Reliability) Suecifications were the basis for the general parts procurement policy which is present $c$ in the reliability section. Failure Mode and Effect, Stress, and Computer Circuit Tolerance Analyses are discussed with respect to the future dev-lopment of a hi-rel transponder.

### 1.7 PACKAGING SUMMARY

The packaging task analyzed a col oposite o: the environmental conditions and packaging requirements of the LEM, Apollo Block II, and Satrun IV-B Trans ponders. Methods "r packaging a common transponder were studied and a compatible set of environmenial conditions are given as a guide for the design of the advanced transponder.

A comparison of the operating and/or flight environment of che three existing transponders and of these general mounting provisions indicates that, with the exception of the thermal environments, there is sufficient similarity in the specificat:ons to allow making a worst case :omposite without imposing any undue restraints on the electrical design.

Thermal environments presented a problem on past programs because of the various derating policies that were imposed on the three existing systems. The most realistic solution appears to be to use the LEM derating policies as a design guide.

Prelimináry estimates, based on the breadboard transponder, indicate that the re will be no problem in adapting the advanced transponder to any of the three envelopes specified for the existing transponders. Most of the effort in packaging has been expended in developing techniques that will allow a modular configuration that will adapt to almost any configuration. The proposed engineering model receiver is packaged in five basic modules and the transmitte- in seven basic inodules. Additional modules could be added as required to provide other functions and the outprit power of the transmitter could be varied by minor changes in the design.

### 1.8 CONCLUSIONS AND RECOMMENDATIONS

### 1.8.1 Conclusions

1. The transponder configuration is feasible and entirely practical.
2. The transponder configuration offers a significant improvement in reliability and flexibility.
3. The advanced transponder is physically adaptable in terms of si/e and wright to the applications of Apollo Block II, LEM, and Saturn IV - B Transponders.
4. The merhanization of the phast -lock loop can be changed to give the required performance for a given mission.
5. The multi-chip hybrid RF circuits worked well, are versatile, and are relatively inexpensive.
6. The stripline techniques deveisptd proved to be reliable and reproducible.
7. Power amplification at frequencies above 500 MHz arc practical but levels are limited by available devices.

### 1.8.2 Recommendations

1. An enginecring model of the transponder be developed based upon the concepts and tochniques of the study.
2. The results of the phase-iock loop analysis be implemented and evaluated.
3. The single channel monopulse antenna pointing scheme be implemente? and evaluated.

## SECTION II <br> RECEIVER

## 2. RECEIVER

The receiver problems that have been considercd, fall into three broad areas: First, the block diagram configuration; second, range extension; and third, sircuit development. For this report the block diagrain study is contained in its own paragraph, range extenision is a part of the r-f head paragraph, and circuit development is contained throughout the entire receiver section.

The results of evaluation of the receiver are presented in Section VII of this report. Selected test results are contained in the module descriptions.

### 2.1 RECEIVER BLOCK DIAGRAM ANALYSIS

At the beginning of this study program, one of the eariy steps was to perform a block diagram analyais in hepes of creating an optimum block diagram configuration. This study was directed toward the finding of an optimum block diagram (i.e. frequency scheme) for a complete transponder, capable of coherent receive and transmit operation. This study did not specifically include conside ration of the transmitter, except to the extent that the transmitter configuration might be constrained by the receiver providing the coherent excitation. The most obvious transmitter perforinance imitations had to be taken into account to the extent that they appear important in determining the optimum receiver configuration.

The receiver is required to perform the following basic functions:

1. Receive and demodulate an S-band phase modulated carrier.
2. Provide an output signal for control of an associated transmitter in such a way as to insure that the transmitter output carrier is coherent with the received carrier at the prescribed ratio. The prescribed ratio of transmit to receive frequency is $240 / 221$.
3. Provide a switching signal output which indicates whether the receiver is or is not phase-locked to an incoming r-f signal.

The above functions were defined in a broad manner to avoid, as much as possible, the exclusion of any workeble terhniques of achieving the desired objectives. The basic performance requirements (such as sensitivity, bandwidth, etc.) were generally considered to be comparable to their counterparts on the Apollo Block II CSM transponder. The a-m detection used in Block II for r-f antenna track was (for the purposes of this block diagram study) considered to be unnecessary. Automatic acquisition was considered to be a separate subject and therefore was not consideredstrongly in selecting the optimum bluck diagram.

Various block diagrams have been considered in the interest of finding one which offers an optimum combination of advantages. It must be recognized that such an evaluation is necessarily highly subjective and it is not reasonable to expect that a particular configuration can be shown to possess all of the desired characteristics. This section describes the most important considerations used in comparing block diagrams. It further describes the general block diagram which was selected as best suited for the goals of this project, and discusses the important considerations upon which it depends and the problem areas. Alternate configurations and their most important aspects are then discussed.

### 2.1.1 Block Diagram Considerations

At this time, the exact applications of the equipment are not very specifically known. Consequentiy, the reiative weighting of the considerations could not be accurately assigned and will still be subject to variations as required by future needs. The aspects which seem to be most significant are listed below with a brief explanation of each, but not necessarily in the order of importance.

1. Simplicity - This implies high reliability, few parts, low cost, small size, and low power consumption in comparison with the present day equivalent.
2. High Performance - This implies high sensitivity, efficiency, low distortion, fast acquisition, minimal spurious responses, and rugged mechanical design.
3. Channel Flexibility - This implies that a minimum of differences in parts and adjustments exists between units for different channels, so that units may be manufactured simultaneously for different channels, with relatively minor differences between them. At this time there has been no attempt to devise a scheme for making a single unit capabie of $s$ witching between channels by means of a control pancl. Though it is possible to do it, the requirement for such a multichannel unit is not evident at present. It is attractive however, to minimize the number of individual parts (such ae modules) which must necessarily be different for different channels.
4. Ratio Fiexibility - It is desirable to have a system which is adaptable to either the 205/256 (SGLS) transponder ratio or the 221/240 (DSIF) ratio. Here, the hope is that many of the parts (such as modules) could be usable in transponders of either ratio. Furthermore, it is desirable to have the capability of configuring the same parts in a transponder of inverse ratio that is, a transponder which has the transmit and receive frequencies interchanged so that it can operate in two way communication with the normal transponder.
5. Flexibility for Non-Coherent Operation - There may be applications for receivers where there is no need to operate with a coherent transmitter. It is desirable to have a block diagram scheme which can take advantage of such a simplification in requirements.
6. Low Power Consumption - It is particularly inportant to minimize power consumption in the receiver since it normally operates for long periods col.ıpared to transmitter operating times.
7. Minimum Size and Weight - Obvicusly, it is very important to work toward reduced size and weight.
K. Assumed Advance in the Art - Since it is not required that the equipment be developed immediately, it is reasonable and necessary to anticipate advances in the state-of-the-art.

### 2.1.2 Rece,ver Block Diagram

A block diagram of the final receiver system and synthesizer is shown in figure 2-1. A more detailed block diagram of the complete transponder is given in figure $2-1$. The frequencies and ratios indicated on the block diagram represent this particular implementation. Related to this scheme, one can readily visualize, there are many other minor variations which are worthy of consideration in the event of a design for a specific application. The distinguishing features of the block diagram are:

1. S-band amplification of the received signal.
2. Single conversion superheterodyne.
3. Reference oscillator is not coherent with respect to the received frequency.
4. No AGC system.
5. Coherent drive is not a direct output of the receiver.
6. Automatic acquisition.

Number (5) above may seem to be in opposition to the requirements, but sufficient information is present in the two receiver outputs to enable the generation of coherent dive for the transmit signal. The circuitry to perform this conversion can be considered separately from the receiver. For the purposes of this report, the device for performing this conversion is referred to as a synthesizer. In a final version of this system, the synthesizer could logically be part of the receiver, a separate unit, or part of the transmitter. In any case, it is needed only during coherent transmission, and therefore should not have power applied except during coherent transmitter operation.

What are the advantages of the proposed system in comparison with previously used similar systems. This question is best answered by showing the advantages which accrue from each of the distinguishing characteristics previously pointed out.

### 2.1.2.1 Advantages of the Block Diagram Configuration

The use of S-band amplification has two significant advantages. First, it holds the promise of an improved noise figure; and second, it enhances the practicability of using single conversion. With the transistors available today, there is reason to expect a room temperature noise figure as low as about 5.5 db . With a inicrowave mixer at the input, a room temperature nise figure of 5.5 db is again about the best. It seems unlikely that the re will be very much improvement in the mixer noise figure whereas a steady improvement down to about 2 db for an S-band amplifier seems reasonable as the device technology continues to advance. When an r-f amplifier is used, it is possible to obtain r-f selectivity with negligible increase in noise figure, whereas with a mixer type front ead, all preselector losses add directly to the noise figure.

It is stated above that the use of S-band amplification enhances the practicability of using single conversion. This is true because it reduces considerably the sensitivity required at the input to the first i-f amplifier. If single conversion were to be used without S-band amplification, it would be extremely difficult to prevent leakage of the phase detector reference into the firsti-famplifier. In general, the extra shielding complexity necessitated by such a system would more than compensate fer the simplifications offered by single conversion.

Single conversion as rompared with dual conversion offers a duced number of parts and a reduced number of spurious responses. Also, since it involves a relatively high i-f, ( 45 MHz rather than 12.25 or 9.53 MHz , for example) it is much more amenable to high modulation bandwidths. Thus, a 10 or even 20 MHz modulation bandwidth would be practical with this receiver. In the proposed
roceive $\boldsymbol{z}$ the i-f bandwidth is set primarily by the filter which follows the first mixer. Also, in this receiver, the i-f is a fixed frequency - that is, the $i-f$ is independent of channel frequency or of doppler frequency shift in the received signal. Thus, any phase shift or time delay variations which might be a function of IF frequency are avoided.

The reference oscillator operates at a fixed frequency, independent of the channel frequency or frequency shift on the incoming signal. Thus, the phase shift in the predetection (crystal) filter does not vary with doppler shift as in some systems. This eliminates one source of error in phasing the reference signal for the wideband phase detector. This may be important since de-phasing of the wideband phase detector causes distortion and reduced output level in the video output. Another important advantage is that no differences in parts or adjustment would be required in the i-f detector, or reference oscillator circuits for receivers operating with different channel assignments.

The coherent drive output is really two outputs from the receiver. It is shown in the block diagram as $\frac{17}{2 \times 2} F 1-\frac{F 2}{26 \times 2}$ and F2. The synthesizer circuitry for converting this into a useable coherent drive signal will now be discussed in more detail. Figure 2-2 shows conceptually the proposed synthesizer scheme. It will be seen upon examination that it consists almost entirely of digital circuitry. Thus, it is subject to a very high degree of miniaturization by use of commercially available monolithic integ rated circuits.

### 2.1.2.2 New Development Areas

There are several aspects of the proposed receiver and synthesizer system which were considered to be problem areas at the outset, by virtue of the fact that the circuit techniques involved had not been pe fected nor utilized in existing transponders. Consequently the R\&D time and money required to put the newer techniques into effect is significant.


Figure 2-2. Proposed Synthesizer Block Diagram (Conceptual)

The major areas where new circuit development has been requi red are listed below:

1. S-band amplifier
2. Digital synthesizing circuits
3. 45 MHz crystal filter
4. 45 MHz phase detector
5. 45 MHz limiters (with highly stable phase characteristics)

These areas all represent relatively straightforwa rd extensions of previously existing circuit technology.

Even though the digital circuitry is very attractive in terms of snall size, low cost, and high flexibility, it has some rather severe limitations. The most formidable limitation is due to the basic antagonism between high speed and low power consumption. The MECL II series is the fastest commercially available digital integrated circuit series. Its power consumption is rather aigh - 300 mw for a J-K flip-flop which is capable of 120 MHz operation. Whereas a simple divide-bytwo circuit using MECL II will work at frequencies up to 120 MHz , the more complex clocked divider e rcuits are limited to operation at some lower frequency between 50 MHz and $100 \mathrm{MH} \%$.

### 2.1.3 Alternate Configurations of Receiver Frequency Scheme

### 2.1.3.1 Generalized Block Diagram

As stated earlier, the specific frequencies and muitiplier ratios indicated are not the only means of obtaining the desired results with the general block diagram configuration. Fos convenience in discussion of alternate configurations, the block diagram is redrawn in figure 2-3 in a more general way. The multiplier and divider ratios are indicated by the literal symbole $A, B, \frac{(13)(17) M}{B}$, and $R$. There is a wide choice of values for each of these terms with the fundamental restriction that they must all be irtegers, and practical restrictions making only

Figure 2. 3. Ceneralized Receiver and Synthestıer
certain integers practicai. The most restrictive integer is th. divider ratio, $\frac{(13)(17) M}{B}$. For this ratio to be an integer, $B$ must be evenly divisibie into 13 , 17, or M. With these and other practical zestrictions, table 2-1 has been constructed showing the possible combinations of these factors. Note that the factor 13 appears in the $B$ multiplier of every combination. This can logicaliy be a eteprecovery diode multiplier. There is another set of possibilities using 17 in the multiplier, but it has no advantage over this set. The divide-by-17 and the divide. by-13 circuits a re conmon $: 0$ all the schemes. There is a wide choice of frequencies at which to operate the digital circuitry. Clearly, the higher frequencies requirc more dc power and more critical trchniques, whereas the lower frequencies consume less power but result in closer interfering sidebands and somewhat more complexity in the finai frequency multiplier cizcuits. Another potential problem is that as the value of the final nultiplier ( $R$ ) is increased, there is a greater possibility of being effected by noise in the lowest frequency digital circuits.

In any of the schemes considered, the frequency of the digital circuitry can be reduced ty using an analog type of divider preceding the digital circuite. There arp several euch dividers in common: e today which can be used here. Such a modification, reduces the frequency of the nearest spurious sideband, and increases the required multiplication ratio at the output.

### 2.1.3.2 Inverse Ratio Transponder

An inverse satio transponder might be used to operate in two way communication with nozmal transponder. Thus, the transmit frequency would be $221 F 1$ and the receive frequency would be 240 Fl. It is immediately apparent that the re is some difficulty in converting the conventional ocheme (such as the J: M or Apollo Block II) transponder to this ratio decause of the fact that 221 is a product of the prime numbers, 13 and 17. These factors would be rather difficult to implement with cffici^nt frequency multipliers. However, $v$ ing the advanced transponder configuration, relatively slight chãnges from the recommended block diagram lead
Table 2-1. Possible Frequency Schemes

| No. | A | B | AB | VCO Freq. (MFiz) | Div. Input <br> Freq (MHz) | $\begin{gathered} (13) 17 \mathrm{M} \\ \mathrm{~B} \\ \hline \end{gathered}$ | $\mathrm{Ml}_{\mathrm{M}}(\mathrm{MHz})$ | R | ${\underset{B}{\mathrm{~F}}}^{\mathrm{F}}(\mathrm{MHz})$ | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $2 \times 5$ | 13 | 130 | 15.8 | 161.5 | 17 | 19.5 | 10 | 3.46 | Frequency too high for practical digital circuitry (at this time). |
| 2 | 5 | 2X13 | 130 | 15.8 | 80.7 | 17 | 24.75 | 20 | 1.73 | Frequency at upper limit of digital capability pushes the sta $\cdot-\mathrm{cf}$-the-art with rather high power consumption. |
| 3 | 1 | 2×5×13 | 130 | 15.8 | 16.15 | 17 | 10.95 | 100 | . 346 | Entirely feasible, but multiplication by $R=100$ requires many parts and may tend to limit noise performance. |
| 4 | 3X3 | 13 | 117 | 17.6 | 161.4 | 17 | 19.5 | 10 | 3.46 | Similar to 1. |
| 5 | 3 | $3 \times 13$ | 117 | 17.6 | 53.9 | 17 | 33.16 | 30 | 1.15 | Good, frequency range ok for digital circuitry, bit near top. |
| 6 | 1 | $3 \times 3 \times 13$ | 117 | 17.6 | $\because$, | 17 | 91.05 | 90 | . 384 | Similar to 3. |

Table 2-1. Possible Frequency Schemes (cont)

| No. | A | B | AB | VCO Freq. (MHz) | $\begin{aligned} & \text { Div. Input } \\ & \text { Freq. (MHz) } \end{aligned}$ | $\begin{gathered} (13) 17 \mathrm{~N} \\ \mathrm{~B} \\ \hline \end{gathered}$ | Mi | $\begin{aligned} & \mathrm{Fl} \\ & \mathrm{M} \end{aligned} \mathrm{MHz}^{2}$ | R | $\mathrm{FZ}_{\mathrm{B}}(\mathrm{MHz})$ | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 2 | 2X2X13 | 104 | 19.7 | 40.4 | 17 | 4 | 2. 38 | 40 | . 87 | $\begin{aligned} & \text { Ciood - This is the } \\ & \text { recommended approach. } \end{aligned}$ |
| 8 | 4 | $2 \times 13$ | 104 | 19.7 | 80.8 | 17 | 2 | 4.75 | 20 | 1.73 | Similar to 2. |
| 9 | 1 | 2X2X2X13 | 104 | 19.7 | 20.2 | . 17 | 8 | 1.19 | 80 | . 432 | Good, but does not push state-of-the-art. A few more parts than number 7. |
| 10 | 8 | 13 | 104 | 19.7 | 161.6 | 17 | 1 | 9.5 | 10 | 3.46 | Similar to 1. |
| $1]$ | 3 | 2X13 | 78 | 26.4 | 80.6 | 17 | 2 | 4.75 | 20 | 1.73 | Similar to 2 and 8. |
| 12 | 6 | 13 | 78 | 26.4 | 162 | 17 | 1 | 9.5 | 10 | 3.46 | Similar to 1. |
| 13 | 1 | 2X3×13 | 78 | 26.4 | 27.0 | 17 | 6 | 1.58 | 60 | . 58 | Similar to 9, but VCO frequency is somewhat high. |
| 14 | 5 | 13 | 65 | 31.6 | 161 | 17 | 1 | 9.3 | 10 | 3.46 | Similar to 1. |
| 15 | 1 | 5X13 | 65 | 31.6 | 32.3 | 17 | 5 | 1.9 | 50 | .683 | VCO frequency too high. |

to a suitable scheme for the inverse ratio system. Figure 2-4 illustrates the essential elements of the synthesizing system when configured for this purpose. Note that the preselector and local oscillator multiplier circuits operate in the same frequency range as in the original system (figure 2-1), thus the identical circuits could be used with retuning. The i-f and the detector circuitry is idenical in both systems, and would be unaffected. The synthesizer circuitry is similar but would require all new digitai divider circuits of shghtly inc reased complexity. The factors of 16,0 are $2^{5}$ X5. Because of the $2^{5}$ factor the divider could be relatively simple and iake advantage of low power low speed circuits in places.

The block diagram includes a digital divide-by-221; but this may be superfluous. Initial analysis indicates that this multiplication by 221 can be done directly by comparing the phase of the input and output signals, evenwith a ratio of 221 between the signals. This is possible because of the high stability of a crystal controlled output (auxiliary) oscillator. If this does not prove feasible in the lab, then the divide-by-221 can be directly constructed using a divide-by-13 and a divide-by-17. These could be identical to the equivalent dividers in the no rmal-ratio-transponder of figure 2-1. There is an opportunity, however, to use low speed circuits for ore, and high speed circuits for the other.

With this system the transmitter frequency multipliers can be products of 2 and 3. The indicated :atio of $3 \mathrm{X2}^{3}=(2.4)$ is compatible with the originai system, conequently if the tuning range can be made afficient to operate in either level, the same transmitter design can be used with only retuning required.

As with the cther system, there ia a large family of possible multiplier and divider ratios for the inverse-ratio-transponder based on thia configuration. A table similar to table 2-1 could be constructed but it is unnecessary at this point. The most interesting point is that the deaign of the inverse-ratio-transponder requires very small design differencea from the normal-ratio-tranaponder. Conseq'ently, the development of either system would pay most (estimated $90 \%$ ) of the cost of development for both syatems.


Figure 2-4. Frequency Scheme for Inverse Ratio Traneponder

### 2.1.3.3 Other Transponder Ratios

The frequency scheme has been shown for transponder ratios of 221/240 and 240/221. An important feature of the recommended scheme is that it is very adaptable to other ratios. For any ratio, the same i-f and detector circuitry can 'be used unchanged. The other circuitry - the vaxo, the frequency multipliers, the preselector, and the synthesizer will require ininor modifications for the changed operating frequencies. Generally, these modifications would be in the nature of component value changes, except for the digital eircuity, "ore, il. change would be mainly a new interconnection of the same kind cf integrated circuit elements.

A simplified block diagram of the system is shown in figure 2-5, as it could be configured to ope rate with the SGLS ratio of 205/256. The synthesizer generates Fl/4 and multiplies by 32 to generate 8 Fl in the vaxo. The 8 Fl is then available for muitiplication in the transmitter by 32 ( $32=2^{5}$ ).


Figure 2-5. 205/256 Configuration

## 22 R-F HEAD

### 2.2.1 Introduction

The receiver proposed in this prograrn includes an $r$-f head which is the receiving end of the receiver. This portion of the report describes work done to develope a workable breadbuard unit. This enables the laboratory testing of the receiver Aesign cons: $3 t$. Design goals are presented along with test resuits to verify the designs.

A discussion is included concerning the choice of the S-band amplificr and mixer. The results reflect the feeling of project engincers on the ultimate cunfiguration to be used ior future missions. This may mean that other configerations would perform bette: today but are expected to be replaced in the future.

### 2.2.2 R-F llwd Requirements

The $r-i$ head receives the 2100 MHz input signal, amplifies it, and converts it io a 45 MHz i-ifrequency. This module has to supply the 2061 MHz LO signal to the wixer while receiving the coherent 159 MHz aignal. This means a frequericy multiplication of X!3 has to be performed. The block diagram of the r-f head is shown in figure 2-6. Below are listed the design goals or specifications of this module.

| 1. R-F Input Fruquency for B/B Unit | $2 j 06 \mathrm{MHz}$ |
| :--- | :--- |
| 2. Input Signal Range | $+3 \mathrm{dbmito}-130 \mathrm{dbm}$ |
| 3. Input Impedance | 50 ohmai vawr $\leq 1.3: 1$ |
| 4. Input Noise Figure | $<6 \mathrm{db}$ |
| 5. R-F Eandwidth $=-3 \mathrm{db}$ | 20 MHz minimum |
| 0. Image Rejoction | $<-60 \mathrm{dbm}$ input |
| 7. LO Feedthru | $<-80 \mathrm{dbin}$ |


Figure 2-6. RF Head Block Diagram

| 8. | R-F Gain | $<50 \mathrm{db}$ |  |
| :---: | :---: | :---: | :---: |
| 9. | LO Mult. Ratio | X13 |  |
| 10. | LO Input Impedance | 50 ohms; vswr | <1.3:1 |
| 11. | LO Input Power | $-7 \mathrm{dbm} \pm 3 \mathrm{db}$ |  |
| 12. | I-F Prequeney | 45.000 MHz |  |
| 13. | Output lmpidance | 50 ohi.as; vswr | <1. 5:1 |
| 14. | Operating Tenperature Range: | -40 ${ }^{\circ} \mathrm{C}$ to $180^{\circ} \mathrm{C}$ |  |

## 3. ‥3 Front End Contiguration

The most difficult design goal to meet at this frequency is a low noise figure in the $S$-band amplifier. As expected, this block compriseci most of the devefopment effort.

There are various devices which can be used to amplify $2 \cdot G H z$ signals, such as: tunnel diodes, parametric devices, avelirg wave tubes, and the newest, the transistor. In choosing the best type of amplifier for this application, factors such as size, wright, and power requirements must be considered. No specific objectives have been established at this time for such factors. However, it is known that size always becomes a limiting fartor in space applications as more and more electranic hardware is desires in spacecrafts. Prime peser, too, is usually limsted to a minimal amount.

The lowest noise figure can be achieved with a parametric amplifier. However, it requires a pump source at a higher frequency. Since this woild greatly compicate the amplifier and consume considerable power, the parametric amplifier concept was discarded. The next lowest noiso figure device would be tunnel diode amplifior. Such amplifiers, hnwever, are known to have stability problems; especially at cold temperatures. A heater would tierefore be required to operate at $-40^{\circ} \mathrm{C}$. Hentera, of courae, connume large amounta of power. For example, one
manufacturer extends the tompesature range of a $\& \mathrm{db}$ noise figure tunnel diodetransistor hybrid amplifier from $-10^{\circ} \mathrm{C}$ to $-50^{\circ} \mathrm{C}$ using a 30 watt heater. Because of this temperature problem, the tunnel diode amplifier was not considered suitable for this application.

The only real choice left is the transistor. Advances in the state-of-the-art in iransistor technology have produced transistors with up to 8 db gain and 4 db noise figure at 2 GHz . This noise figure, however, is for a germanium device. Since it would be difficult to operate germanium devices at $+80^{\circ} \mathrm{C}$. chey are also considered unsatis factory. Silicon transistors have advanced to the point where a 6 db noise figure and 7 db gain are possible. With such trinsistors, an amplifier noise figure of 7 db should be possible. A transistor amplificr can be built in a small volume and consumes little power. For these reasons, a transistor amplifier was decided on ior the S-brad gain needed. It is felt that this choice is still valid assuming that increasing!, better transistors become available. Even though silicon transistors are inherently limited to operation below about 8 GHz , it should not be too much to expect that higher gains will be achieved at 2 CHz , Looking back at the progress made in past years, a noise figure of 4 db with gain of 10 to 12 db seems likely for silicon transistore within two years.
2.2.4 LO Multiplier

### 2.2.4.1 Step Recovery Diode Multiplier

The $X 13$ multiplier is achieved with a step recovery diode driven at 154 MHz To climinate the critical interface between diode and driving source at the module level, it was decided to incorporate a single stage amplifier-limiter in this module also. The schematic diagram is shown in figure 2-7.

Reference was made to Hewlett Packard application note 913 to design the multiplier. The combination of L4, C7, and C8 transforms the diode impedance to approximately 50 ohme. All harmonics caused by the varactor are kept inside the cavity filter by C9. The filter is tuned to the 13 ch harmonic and provides a low impedance to other harmonice.


Figure 2-7. $1, \mathrm{O}$ Driver and X13 Multiplier

### 2.2.4.2 LO Driver

The value of $C 6$ was chosen to provide the desired gain such that 0 dbm input power is required to deliver 10 milliwatts to the diode. The diode has a $10 \%$ efficiency which gives an overail conversion gain of unity. The input matching network consisting of Li, C2, and C3 transforms tre transistor input impedance of about 100 ohms to 50 ohms. The transistor is bicsed at 6 milliamperes and has an input vswr less than $1.5: 1$ at center frequency. Resistor $R 3$ is used to insure stability of the amplifier.

### 2.2.4.3 Temperature Stability

The diode is biased at . 5 to 2 milliamperes by $R 5$ and $R 6$ which are selected in test to give the desired response and temperature compensation. A Texas Instrument sensistor is used for R 6 which has a. $7 \% /{ }^{\circ} \mathrm{C}$ positive temperature coefficient. The total resistance versus temperature will be neariy linear. This characteristic was found to be satisfactory. A curve of desired resistance versus temperature is found for each circuit and a linear approximation made graphically. Then the value of Ro at room temperature is found by:

$$
\mathrm{R} 6=\frac{\mathrm{R} 2-\mathrm{R} 1}{.007\left(\mathrm{~T}_{2}-\mathrm{T}_{1}\right)}
$$

where $R 2$ is the resistance at temperature $T_{2}$ and $R 1$ is the resistance at $T_{1}$. Then R5 is chosen to give the required total resistance at room temperature. Test results show that local oscillator power available to the mixer varies $\pm 2 \mathrm{db}$ over the temperature range $-35^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$.

### 2.2.4.4 Two Pole Filter

The filter following the step recovery diode is a two pole interdigital cavity filter. It has a ripple bandwidth of 18 MHz and a 3 db bandwidth of 44 MHz . Its loss is. 5 db at center frequency. The cavity dimensions are $1.432 \times 0.375 \mathrm{x}$ 0.972 inches. The resonators are $1 / 8$ inch round rods placed symmetrically 0.2
inch from the ends. The filter is tuned by slugs which screw into the open circuit end of the rods. Tuning is achieved by the stray capacity from slug to ground planes. Access holes in the chassis allow them to be tuned externally. The output of the filter is capacitively coupled to a small probe which is connected by a . 050 inch pin to the mixer stripline board. Its position must be adjusted for the best swept response seen at a mixer test point. The filter cover is removed for this adjustment.

The rejection of this filter to the 12 th and 14 th harmonics is calculated to be 35 db while the 11 th and 15 th harmonics are attenuated 47 db . The design data sheet is given in table 2-2.

### 2.2.5. S-Band Amplifier

### 2.2.5.1 Preselector Filter

The amplifier is preceded by a three pole filter which prevents the receiver from overloading on outband signals. The minimum bandwidth allowable is determined by the filter loss. A compromise must be made between selectivity and filter size (or loss). It was decided to use a three pole cavity filter with a 3 db bandwidth of 63 MHz . The dimensions are $1.401 \times 0.375 \times 1.475$ inches. The resonators are $1 / 8$ inch diameter rods spaced symmetrically with the end rods 0.20 inch from the ends. Its construction is identical to the multiplier filter. The input is coupled by a tap near the ground end of the input resonator. The output is a capacitive tap. Both input and output tap positions are varied to obtain the least return loss at the input. The three slugs are varied to obtain the desired irput vswr swept response. The insertion loss is 0.55 db if the cavity walls and rods are silver plated.

The calculated rejection at the image frequency ( 2016 MHz ) is 30 db while attenuation to the $L O$ frequency is 11 db . The ripple bandwidth is 40 MHz with a 1.2:1 ripple in the vswr. The design data sheet is reproduced as table 2-3.

N
N


$$
E L \cdot N Q .
$$



### 2.2.5.2 Amplifier Configuration

The S-band amplifier consists of 5 stages using six KD5201 transistors. The average gain of these transistors at 2100 MHz is 6 db with an expected noise figure of 6 db . The first stage uses two transistors in a balanced configuration. The purpose in this is to operate the transistors from an optimum scurce impedance for best noise figure, and at the same time terminate the preselector filter properly. For further information on transistor noise figures, refer to paragraph 2.2.10.

It was found that a 1 milliampere bias is optimum for the first stage noise figure. This, however, reduces the gain to 4 or 5 db . Assuming a transistor NF of 0 db , an amplifier with a 7.5 db noise figure could be constructed. The amplifier built is shown in figures 2-8 and 2-9. The first three stages are built on a $1.8 \times$ 3.8 inch stripline module consisting of two $1 / 32$ inch thick teflon printed circuit boards and two aluminum backing plates. A similar stripline module includes two stages of S-band amplification and the mixer circuit. The r-f is fed between boards by. 050 inch interconnect pins soldered to the tracks.

The 3 db couplers of the balanced stage are miniature couplers purchased from Merrimac Research and Development and were used mainly for their small size. They have. 5 db insertion loss. Stripline couplers could be used if more room were available. The couplers between transistors are used only for dc isolation. They consist of two different width lines printed on opposite sides of a .010 inch teflon board. One of the lines could as easily be printed with the rest of the circuitry. One might alsc consider printing the entire amplifier circuitry on both sides of the . 010 inch teflon board. However, this may cause problems in mounting other components. With one end of the coupler terminated in 50 ohms, the input admittance is. $46+\mathrm{j} .9$ from 1800 MHz to 2200 MHz . The couplers used are . 5 inch long but other dimension 3 could be used.

Stripline stubs and line lengths are used to match the collector and base to their load and source respectively. A variable capacitor is used in the collector circuit due to the high $Q$. This capacitor consists of an adjustable ground slug of


\#10-80 UNC threads and . 13 inch diameter plates. The dielectric is partly air and partly ceramic due to a. 020 inch thick ceramic spacer fastened to the slug. The ceramic used has a relative dielectric constant of 20 and gives a maximum capacitance of l.l pf.

The r-f chokes consist of 10 turas \#30 AWG enameled wire wound on a . 040 inch form which is later removed. All resistors are $1 / 8$ watt carbon resistors. The base resistors are calculated after first determining the $H_{F E}$ of each transistor and knowing the desired bias current.

Both stripline circuits are sandwiched together between three $1 / 8$ inch thick aluminum plates. Screws are used between plates for mechanical rigidness and to eliminate undesirable modes from propagating. Aluminum tape was used on the edges of the module since there was r-f present here A sketch of the amplifier mechanical layout is shown in figure 2-10.

### 2.2.5.3 Test Results

The first breadboard built of the first three stages had a gain of 15 db and a noise figure of 7.6 db . It was different from the schematic of figure $2-8$ in that dc isolating couplers were used in the base circuit of the first stage transistors. Also the 50 ohm load on the first coupler was returned to de ground and a 10 volt supply was used. It had a $35 \mathrm{MH} \% 3 \mathrm{db}$ bandwilth and gain varied 12 db over the temperature range $-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$.

The second and final breadboard corresponds to figure 2-8. Iis layout is slightly different from the first breadboard and was designed to fit into the housing which contains the two filters and $L O$ driver. The performace wh degraded from the first breadboard in that it has 13.5 db gain and a 9.5 db noise figure. The 3 db bandwidth of the first three stages measured 30 MHz with an input vswr of $1.3: 1$ and output vswr of 1.3:1. Time did not permit a new layout to be tried but a better noise figure should be achievable.


Figure 2-10. R-F Head Mechanical Configuration

### 2.2.5.4 Measured Transistor Characteristics

An attempt was made to find the transistor best suited to this application as a low noise low level amplifier. It appeared at the start of this project that Texas Instruments and KMC Corporation were the only semiconductor manufacturers which could supply the needed devices. The TIXM105 was first tried. Its performance is good but was not used because it is a germanium device. The L-186 experimental TI transistor was never tried due to its high cost (3 times that of KD5201). It was specified to have a 6 db maximum noise figure and a typical gain of 7 db with 2 ma bias at 2 GHz . The KD5201 was finally chosen partly because of the package used which is very easy to mount in stripline. The KD5525 is similar to the KD5201 except in maximum power rating and gain. The manufacturer's data sheets for the KD5201 and KD5535 are included in paragraph 2.2.10.

A stripline test fixture was built to determine the input and output impedances of the transistors. The biasing used is the same as shown in the schematics previously. No matching networks were included. Stub tuners were used to obtain maximum gain or lowest noise figure. The impedances were then measured using a slotted line setup with either the input or output connector terminated with the appropriate tuner. These impedances were then checked by plotting on the Smith Chart the source and load impedances of the tuners themselves when terminated in 50 ohms . The typical results are tabulated below. Only slight variations were found from transistor to transistor; the most variation being in the input impedances.
$Y_{i n}=64-j 8$ millimhos
$Y_{\text {out }}=2+j 14$ millimhos
$Y_{\text {source }}=50+j 8$ millimhos (BEST NOISE FIGURE)
The above parameters were measured at 2100 MHz with the transistors biased at 5 volts and 2 ma . Changing the current from 1 ma to 3 ma did not appreciably affect the tuning. Also the impedances of the KD5525 were the same as the KD5201. The first type is newer and was tried to see if it has an advantage of higher gain. Such an advantage was not detected in tirat its typical gain was about the same as KD5201.

The $H_{F E}$ of 20 transistors were measured and ranged from 25 to 190. However. these transistors were obtained from many different manufacturing lots. The transistors from a particular lot exhibited a narrow range of $H_{F E}$ variations. The $H_{F E}$ variations with temperature were tested for one device. The current gain decreased from its room temperature value of 163 by $39 \%$ at $-40^{\circ} \mathrm{C}$. $\mathrm{H}_{\mathrm{FE}}$ increased by $24 \%$ at $+90^{\circ} \mathrm{C}$. This is a two to one variation over this temperature range. The collector to base feedback biasing used will then result in a collector voltage variation of $\pm 1.2$ volts which was considered satisfactory even though the room temperature $\mathrm{V}_{C E}$ is only 3 volts.

No attempt was made to try to determine the internal feedback of these transistors due to lack of adequate test equipment at 2 GHz . As better test equipment is developed, reliable measurement of " $S$ " parameters would be valuable to the design engineer.

### 2.2.6 S-Band Mixer

### 2.2.6.1 Transistor Configuration

The most common S-band mixer used today is a two diode balanced mixer with a 3 dL quadrature hybrid coupler used to isolate the LO and signal inputs. However, since transistors are used to amplify the signal, the se same transistors should make efficient mixers at the same frequency. Also, a low noise figure mixer is not mandatory since it is preceded by 20 to 30 db of gain. A 3 db coupler is still used to isolate the LO and signal sources but half the power is dissipated in the termination while the other half goes to the transistor base. This waste of power is not considered significant since it should not affect the receiver noise tigure noticeably. It may be possible to built a two transistor balanced mixer but simplicity was also a goal. Another advantage of the transistor mixer is that it has a conversion gain instead of a loss as in diode mixers.

The intermediate frequency is coupled from the collector using a step down transformer to the 50 ohm load. The primary inductance was selected to resonate the transistor capacitance at 45 MHz . It is 18 turns on a CFl0l ferrite core. The
transformed load impedance is 3200 ohms. The 6800 ohm collector resistor shunting the collector impedance provides a 50 ohm output impedance. A different i-f frequency can be accommodated providing a suitable transformer is used on the output.

### 2.2.6.2 Test Results

A tradeoff had to be made between conversion gain and i-f bandwidth. During development a ! db gain was achieved using a 4300 ohm collector load. However, the $\mathrm{BW}_{3}$ was only 1 MHz with an lc pi matching network and 7 MHz using a trans former. The loading shown in figure $2-9$ resulted in 4.5 db conversion gain with a $\mathrm{BW}_{3}$ of 16 MHz . This is considered satisfactory.

It was found that tuning of the base to match the 50 oh coupler was not needed. When a tuner was placed in the base circuit, slightly more gain could be achieved but operation was acceptable over a very narrow range of LO power inputs. With the circuit shown, the input vswr at either LO or signal port was $1.5: 1$ or less. The LO to signal isolation measured 16 db .

The conversion gain of this mixer as a function of LO drive was measured for the high gain mixer discussed earlier. The results are graphed in figure 2-11. Also shown on this graph is the mixer noise figure. The noise figure is high but would only degrade the system NF by . 16 db if preceded by 20 db gain or .02 db if preceded by 30 db gain assuming an 8 db nominal system noise figure.

### 2.2.7 Module Test Results

### 2.2.7.1 Spurious Responses

The r-f head provides the only receiver isolation to outband signals. Of main interest is the image frequency which is $2106-90 \mathrm{MHz}$ or 2016 MHz . The specification decided upon is the receiver must not lock to the image frequency at an input level of -60 dbm or less. Assuming a threshold of -130 dbm , the $\mathrm{r}-\mathrm{f}$ head must attenuate the image signal 70 db minus the module gain at the desired frequency.

Thus an attenuation of 40 to 50 db would be desirable. Attenuation to the image frequency of the amplifiers was measured as 38 db . This added to the 30 db rejection of the preselector is sufficient.

The local oscillator signal emanating from the input of the amplifier was measured at -60 dbm . For this test, the X13 was replaced by an external S-band source and the preselector was not used. Since the preselector attenuates the LO frequency 11 db , a -70 dbm signal is expected at the receiver input.

### 2.2.7.2 Module Gain and Noise Figure Characteristics

Table 2-4 summarizes the characteristics of some individual circuits of the r-f head. The amplifier results are those of the first breadboard and not the final breadboard incorporated into the module. These results do typify what is achievable at present with silicon transistors.

The preselector response is almost precisely that calculated. The insertion loss was measured to be .9 db with an unfinished aluminum housing. However, the loss was reduced to .55 db after silver plating which agrees closely with the expected value of .52 db .

The LO multiplier exhibits good temperature stability as shown in table 2-4. Hot temperature lowers the output power partly due to lower power output of the driver. A $\pm 3 \mathrm{db}$ variation in LO power output will not degrade performance appreciably.

Figure 2-12 shows the gain compression curve of the r-f head. A linear gain of 28 db resulted with limiting occurring around 0 dbm output. Limiting occurs since the transistors are biased at only three milliamperes. This is considered sufficient for the application.

A summary of the module test results is given in table 2-5. Also included is the swept response of the if, output impedance. As can be seen the response is centered at 45 MHz . The if. bandwidth was measured to be 13 MHz which is narrower than the 16 MHz was designed ! rr . However, this can be widened, if desired, at the expense of decreased conversion gain.

5-15-6 8 a.A. 3.

## 3 POLE PRESELECTOR RESPONSE



TIMES 13 MULTIPLIER

$S$ BAND AMPLIFIER -- 3 STAGES
GAIN $=15$ DE NOMINAL
NF. $=7.6$ DB
$B W_{366}=35 \mathrm{MHz}$
LIMITING LEVEL:=-5DBM
INPUT OUTPUT IMPEDANCE = $50 \Omega$; VSWR $\leq 1.5 \%$
A
Figure 2-12. R-F Head Gain Characteristic

Table 2-5.
RF HEAD MEASURED RESULTS ROOM TEMPERATURE

|  | MEASURED | DESIGN GOAL |
| :--- | :---: | :---: |
| GAIN: | 27.5 db | 30 db |
| $3 d b$ BANDWIDTH: 13 M Hz | 20 MHz |  |
| INPUT VSWR: $1.35: 1$ | $1.3: 1$ |  |
| OUTPUT VSWR: $61.5: 1$ | $1.5: 1$ |  |
| NOISE FIGURE: 9.5 db | 6 db |  |

D.C. POWER : 22 md . $6 \mathrm{~V} \quad 25 \mathrm{md}$.

IMAGE REJECTION: $<-60 \mathrm{dbm}$
$<-60 \mathrm{~d} 6 \mathrm{~m}$
L.O. FEEDTHROUGH: $\geqslant-70 \mathrm{dbm}$
$<-80 d 6 m$

LoO. VSWR: $1.5: 1$ 1.5: 1

LIO. POWER IN: Od bm
IF FREQUENCY: 45 MHz
45 MHz
MIXER OUTPUT USWR


### 2.2.8 Problem Areas

The work done on this program revealed some problems related to using S -band gain. Such problems are discussed here.

### 2.2.8.1 Amplifiers

It is felt that noise figure reduction will always be the most difficult task in this type of receiver application. It has been demonstrated that an amplifier with less than 8 db noise figure can be constructed using silicon transistors. This could be reduced to 6 di, with germanium transistors if environmental conditions are not too severe. Further work might also be done to see if collector-to-base neutralization could possibly be employed to decrease the noise contributed by feedback.

The exact reason for the high noise figure on the breadboard r-f head is not known. However, it is assumed that a low gain transistor, poor layout, or a poor solder joint is causing it. An 1800 MHz r-f head was built for another project using the same configuration and exhibited an 8.2 db noise figure with 38 db gain. The temperature characteristics of that module are given in figure 2-13.

After the poor temperature stability indicated in figure 2-13 was noted, investigations were carried out to determine the cause. It was found that changing $V_{C E}$ with temperature was causing the amplifier to detune. Figure 2-14 shows the marked difference between using 3 volts nominal bias and 5 volts. The maximum gain was determined by varying the input frequency. The optimum frequency versus bias voltage is shown in figure 2-15. The collector-emitter voltage changes with temperature due to changing $H_{F E}$.

These results indicate the need for a different type biasing if only a six volt supply is to be used. The best method would be some way of efficiently bypassing the emitter such that dcemitter degeneration can be used. Even with proper biaising, a gain variation of 5 db for a 30 db amplifier can be expected over the temperature range. If this is a problem, some means of temperature compensation is required.


Figure 2-14. 2 GHz Amplifier Gain Vs Temperature

Figure 2-15. KD5201 2 GHz Amplifier Resonant Frequency Vs VCE

### 2.2.8.2 Mechanical Construction and Alignments

The mechanical design of the r-f head was closely associated with the electrical design. This was done to eliminate all connectors between amplifiers and filters. This is especially critical at the preselector-preamplifier interface where any loss adds directly to the receiver noise figure. A brief description of the assembly and alignment of the module is included here, along with the problems involved.

1. First, the preamplifier board was assembled and tested for correct dc current. The bottom $1 / 8^{\prime \prime}$ aluminum plate is threaded for $2-56$ screws which are installed through the center fluminum plate. Special test terminals made of $1 / 2^{\prime \prime}$ by 1-1/2" stripl:ne boards with OSM connectors and dc isolation are installed at the input and output interconnect terminals. The preamp is then tested for correct gain, noise figure, and input vswr using swept frequency techniques. The four variable capacitors are adjusted for best response.
2. The input test terminal is removed and the $2-56$ threads removed from the bottom plate. The preamp is installed in the chassis with $2-56$ screws through the middle plate to taps in the chassis. The preselector is now aligned for best vswr swept response. Tuning of the preselector is accomplished by 3 pori anjustments, input and output coupling. The input coupling is achieved using a probe which slides simultaneously along the input resonator post and connector pin. Its position is approximately . 18" from the cavity top and mainly affects magnitude of the vswr. The output probe is a $1 / 2^{\prime \prime}$ circular capacity tap which is soldered to the preamp inp'tt . $050^{\prime \prime}$ pin. The distance between the probe and output resonator post determines mainly the ripple and bandwidth of the swept vswr response. The position of this output probe is approximately $.020^{\prime \prime}$ from the post, is quite critical, and difficult to adjust. A better mechanism for output coupling is desired. The gain of the preamplifier can now be rechecked.
3. The mixer board is now installed on top of the center plate. Screws are installed through the top plate to taps in the center plate. The LO input pin extends through the preamp and chassis to the LO filter. It is surrounded by a. 175" diameter teflon spacer which makes a 50 ohm transmission line. The dc and S-band interconnects from the preamp board are soldered to the mixer board before installing the top plate. Test connectors are used at the i-f output and r-f test point. The vawr at the test point connector is not important since it is from a 20 db coupler and a narrow frequency range is used. A capacity probe identical to the preselector output probe is used in the LO cavity. The step recovery diode provides an inductive coupling into the filter and is not adjustable. The X13 multiplier and filter are now aligned by adjusting the two post lengths, output coupling probe, diode bias, and LO driver matching networks. The swept response is taken from the $r-f$ test point which must be fed to an amplifier and high gain scope head in series. Again the output coupling is the most difficult and time consuming adjustment. An easier coupling method is desired. The variable capacitors on the mixer board are adjusted while sweeping the r-f input and using the same r-f test point. The i-f output vswr can be viewed by injecting a swept signal into the output port through a rho-tector. The LO power should be applied for this test.

This completes the major part of the mechanical assembly. One can see that removing a circuit for rework is quite difficult in that many alignments have to be repeated once the circuit is replaced. It is felt that this is the price one has to pay for small physical size. The r-f head would be much easier to build and align if the two stripline circuits were entities in themselves with r-f connectors. This, however, would probably increase the volume of the module by a factor of 2 .

### 2.2.9 Recommendations and Conclusions

There are many small changes which can and should be made to the mechanical configuration of the r-f head before any production takes place. Already mentioned
is the need for better filter couplings which could save hours of tist time on each unit. Also, three separate covers are used on the breadboard unit. It was found that removing and replacing a cover did not alter the filter tuning which would make the use of a single large cover feasible.

It was found that an r-f field existed at the edges of the stripline submodules. Space permitting, the aluminum plates should contain flanges around the edges to prevent external influences from altering the amplifier performance. It is felt that aluminum tape is not satisfactory for flight models.

Many transponder applications do not necessitate the need for a preselector since filtering occurs at the antenna multiplexer. The r-f head could be made much simpler without a preselector. The LO multiplier and filter could as easily be made using stripline. This would mean the whole module could be contained in 3 stripline submodules. Also the noise figure would be decreased since there would be no preselector loss.

Eventually, more de supply line filtering may be needed. No provisions were made on the breadboard to reduce susceptibility to interferences on the power line. No tests were performed to determine audio or r-f susceptibility.

It was intended that the bottom aluminum plate of the amplifiers be removed before installation in the housing. To do this, clearances must be made in the housing for the dc biasing components. This was not carried out on the breadboard but would save weight on flight models. Then only one bottom plate would be made to test each preamplifier board by itself.

There will always be advantages to amplifier redesign efforts. One area which may be improved is the collector matching networks. The present matching networks probably limit the bandwidth. Time did not permit analyzing the frequency response of the amplifiers so optimization for large bandwidth was not carried out. The present overall S -band amplifier bandwidth is near 30 MHz . It is felt that this could be increased to no more than 50 MHz while retaining a conjugate match at the collector of all five stages. This results from the gain-bandwidth 2-46
product being limited by the transistor output capacitance. The matching could also be broadened by using higher impedance 3 db couplers and interfaces. However, this usually makes it much more difficult to test since most test equipment has a 50 ohm impedance level. A broader matching would be desirable in that variable capacitors could probably be eliminated.

The results of this work are considered quite encouraging even though a lower noise figure was anticipated. This is mainly due to low gain the the transistors used. Since this project started, higher gain transistors have been reported by such companies as Texas Instruments and Nippon Electric. The difference in gain is only minimal at present but is expected to widen in the near future. This is the primary basis for beginning the development of a miniature receiver front end using transistor amplifiers at the input frequency.

Work is also being done in the industry on integrated circuit S-band amplifiers. At present most of these advances use distributed components in the form of microstrip. Some work was started on this project to build a lumped constant 2 GHz integre:ted amplifier. However, due to long turn-around time in our integrated circuit facility, this work was not completed. Little emphasis was placed on this work since it was felt that development time would not allow a workable unit to be achieved in time to test the receiver. It is felt that an integrated S-band amplifier is feasible but will be quite costly to develop. It would, however, tremendously reduce the receiver size. In the future, it will probably become the ultimate configuration.

### 2.2.10 Transistor Noise Figure Analysis

An attempt was made to determine analytically the optimum source resistance and bias current needed to obtain the best noise figure in any particular transistor. The relationship used to obtain the transistor noise figure is given by equation ${ }^{1} 1$.

$$
\begin{equation*}
F=1+\frac{r_{e}}{2 R_{g}}+\frac{r_{b}^{1}}{R_{g}}+\frac{\left(R_{g}+r_{e}+r_{1}\right)^{2}}{2 \alpha_{0} R_{g} r_{e}}\left[\frac{1}{H_{F E}}+\frac{I_{c O}}{I_{E}}+\left(\frac{f}{f_{\alpha}}\right)^{2}\right] \tag{1}
\end{equation*}
$$

[^0]In equation l:

$$
\begin{aligned}
& r_{e}=25 / I_{\text {Ema }} \text { ohms } \\
& R_{g}=\text { Source Resistance } \\
& r_{b}^{\prime}=\text { Intrinsic base resistance at operating frequency } \\
& \alpha_{o}=\text { low frequency common-base current gain (not dc } \alpha \text { ) } \\
& H_{F E}=d-c \text { common-emitter current gain } \\
& I_{c o}=d-c \text { collector cutoff current } \\
& I_{E}=d-c \text { emitter current } \\
& f=\text { operating frequency } \\
& f_{\alpha}=\text { Common base cutoff frequency or frequency where } \alpha=.707 \alpha_{0}\left(\cong 1.5 f_{T}\right)
\end{aligned}
$$ This equation accounts for the three main internal noise generators of a transistor:

1. Shot noise in the base-emitter junction
2. Shot noise in the collector-base junction, and
3. Thermal noise in the base resistance

Equation 1 is valid over the entire frequency spectrum except at very low frequencies where the $1 / f$ noise occurs. The last term of equation 1 predicts the $6 \mathrm{db} /$ octave rise in noise figure vs frequency.

The main problem with applying equation 1 is determining the appropriate transistor parameters of which $\boldsymbol{f}_{\boldsymbol{\alpha}}$ is probably the most difficult to measure. In fact the noise figure measurement itself is probably the most accurate way to determine $\boldsymbol{f}_{\boldsymbol{\alpha}}$.

Equation l gives the noise figure of the first stage of an amplifier only. If the gain of this stage is not large, following transistors will also contribute to the overall amplifier noise figure. This overall noise figure is given by equation 2 .

$$
\begin{equation*}
F_{A}=F_{1}+\frac{F_{2}-1}{G_{1}}+\frac{F_{3}-1}{G_{1} G_{2}}+\cdots \frac{F_{n}-1}{G_{1} G_{2} \cdot G_{(n-1)}} \tag{2}
\end{equation*}
$$

In equation 2, $F_{n}$ is the absolute noise figure of the nth stage while $G_{n}$ is the power gain of that stage.

To further complicate calculations, the gain of each individual stage is a function of its emitter current. This relationship is different for various transistor types and is not known exartly. For purposes of calculations, it is assumed that power gain is proportional to the square root of the emitter current. This should be good enough in the low current range of interest.

A computer program was written using equations 1 and 2 along with the power gain vs current relationship. Listed below are the constants used which typify the TlXM105 transistor.

$$
\begin{aligned}
& r_{b}^{1}=10 \mathrm{ohm} \\
& f_{T}=2200 \mathrm{MHz} \\
& \mathrm{f}_{\boldsymbol{\alpha}}=3300 \mathrm{MHz} \\
& \mathrm{~A}_{\mathrm{P}}=112 \sqrt{\mathrm{I}_{\mathrm{E}}} \\
& \mathrm{f}=2100 \mathrm{MHz} \\
& \mathrm{NF}_{2}=4(=6 \mathrm{db})
\end{aligned}
$$

The results of the computer analysis are given in figures 2-16 through 2-19. Figure 2-16 shows the effect of gain varying with bias current. It shows that the overall noise figurt minimum occurs at a higher current than does the first stage NF minimum. The second stage is assumed to have infinite gain which is valid if $\mathrm{NF}_{2}$ includes the noise contribution of all subsequent stages.

Figure 2-16 predicts that an optimum source resistance will occur when the first stage is biased at a particular current (chosen as 2 ma for illustration).





Figure 2-18 indicates that a range of source impedances could be accommodated by choosing the appropriate bias current. Figure 2-19illustrates the lowest NF possible for optimum conditions and any current level. The broadness of this curve indicates that the selection of operating current is not critical for best noise performance.

Since the best microwave transistors available are not yet characterized with published parameters, it was decided to build a test fixture with a single transistor and its biasing circuitry. The first test fixture and biasing technique used are shown in figures 2-20 and 2-21. The capacitors are large coupling and bypass capacitors. OSM type stripline connectors are used at input and output. The impedances at the connectors are the input and output impedances of the test transistor since the connecting lines are a half wavelength at 2100 MHz . The biasing is applied to the transistors via shorted quarter wave lines which appear as open circuits at the transistor terminals at the signal frequency.

The biasing configuration first tried is that of figure 2-2l where the emitter current is determined by the emitter resistor. Later it was found necessary to ground the emitter to dc and change the base biasing network to include a variable resistor to set the collector current. In this case, a screw was inserted from the top ground plane and provided pressure contact to the transistor case which was electrically connected to the emitter. This improved performance considerably at the expense of a less attractive biasing scheme.

### 2.2.10.1 Experimental Results

The main purpose of the experiments is to determine the optimum source impedance and load impedance for the transistor. Double stub tuners are placed between generator and input, and between load and transistor output. These tuners are then simultaneously adjusted to provide the best noise figure. The test setup is shown in figure 2-22. The optimum noise figure is then found for different bias currents thereby achieving the best possible noise figure.


Figure 2-20. Stripline Test Fixture


Figure 2-21. Equivalent Test Circuit


The first transistor tested using the previously described test fixture was the K5201 silicon NPN device by KMC corporation. It does not have a metal case but has 2 wide emitter leads. Only the biasing technique shown in figure 2-21 was tried. It produced a transistor noise figure of 5.5 db with 7 db gain. It is felt that this could be improved slightly by providing better emitter grounding. It is important to ground the emitter to both ground planes at the same point to suppress oscillations.

Of the commercially available transistors, the TIXM105 has the best published noise figure at 2100 MHz . Its metal case is connected to the emitter and is designed for stripline application.

The bypassed emitter resistor tiasing tecnhique produced a 5.3 db noise figure with 5 db gain with the TlXM105. The emitter case was then grounded and a NF of less than 4 d with 6.5 db gain was obtained. At this noise figure the amplifier input vswr is 1.7:1.

Based upon input and output impedance measurements using slotted line techniques, matching stubs were placed on the input and output of the transistor of appropriate lengths and distances from the transistor. For a single transistor the following data wis then taken at 2106 MHz .

```
\(\mathrm{I}_{\mathrm{E}}=2 \mathrm{ma}\)
\(\mathrm{NF}(\) overall \()=6.4 \mathrm{db}\)
NF (test transistor) \(\cong 4 \mathrm{db}\)
Gain \(=6.5 \mathrm{db}\)
Input vswr \(=1.7: 1\)
Output vewr \(=1.4: 1\)
\(R_{\mathbf{s}} \simeq 35\) ohms
\(\mathrm{BW}_{1 \mathrm{db}}=115 \mathrm{MHz}\) (first stage)
```



It should be noted that the converter used has a noise figure of 9.5 db which is worse then succeeding stages of the S-band amplifier will have. This should then give an overall noise figure near 5 db .

It was found that the noise figure was not a critical function of bias current as predicted by figure 2-19. Figure 2-23 shows the experimentally obtained best noise figure vs emitter current. The reason for the high noise figures is that the TIXMI05 stage is followed by the rf converter which hasa 9.5 db noise figure. From the above information it can be concluded that, for this application, a 1.5 ma bias current is optimum.

The "typical" transistor parameters and the approximate nature of the equations used makes the calculated noise figures questionable at best. However, the real value of figures 2-16 through 2-19 lie in their general shape. They show tinac an optimum bias current and source resistance do exist for low noise operation. It is encouraging to note that the experimental results of NF versus current does indeed have the predicted shape.

The most important analytical result is that the noise figure vs current goes through a very broad minimum. This indicates that the choice of operating current is not too critical and can be chosen to some extent with power gain in mind. A current between 1.5 and 2 ma seems a reasonable choice. On the basis of experiments thus far, it seems likely that an amplifier with a noise figure between 4.5 and 5 db can be built using Germanium devices.
2.2.10.2 KD5201 and KD5525 Transistors Data Sheets

KD5201 \& KD5204 in our exclusive k disk package are SPECIFICALLY designed for superior performance in les band AMPLIFIER APPLICATIONS.

* NEW DOUBLE EMITTER HERMETIC PACKAGE GIVES 10 d.b. IMProveMENT IN FORWARD TO REVERSE GAIN
* ULTRA LOW NOISE - 3 d.b. MAXIMUM SYSTEM N.F. @ 1 GHz
* ULTRA HIGH $F_{T}-1.8$ GHz GUARANTEED MINIMUM $F_{T}$
* ultra high fmax - 6 ahz typical unity power gain
* NPN SILICON - EPITAXIAL PLANAR CONSTRUCTION fOR hi-reL MILITARY APPLICATIONS


## TEST CIRCUIT 1 GHz AIR STRIP-LINE AMPLIFIER



3 db System Noise figure Guaranteed when tested in this circuit
$C_{1}-C_{2}-470$ pf no :aid ceramic disks
$C_{3.4-5-6}-1-6 \mathrm{pf}$ concentric air trimmers
$C_{7}-C_{2}-1000$ pf mica feed thru's
$J_{1}-\mathrm{J}_{2}$ - Type " $N$ " co-axial connectors

Note:
$C_{1}$ soldered to $J_{1}$ and $C_{3}$
$C_{3}$ mounted 1 inch center to center from $C_{4}$ -
Base lead of transistor tied direci'y to $C_{4}-5 / 16^{\prime \prime}$
copper strap joins $C_{3}-C_{4}$


ALL TESTS AT $\mathbf{2 5}^{\circ} \mathrm{C} . \pm 3^{\circ} \mathrm{C}$. AMBIENT, UNLESS OTHERWISE STATED.

$\boldsymbol{K}_{\text {disk }}$
LOW INDUCTANCE MICROWAVE PACKAGE


1. Beryllium Oxide disc
2. Metalizing
3. Kovar load frame, gold plated


KD5525 \& KD5526 IN OUR EXCLUSIVE K DISK PACKAGE ARE
SPECIFICALLY DESIGNED FOR SUPERIOR PERFORMANCE IN L\&S BAND
AMPLIFIER APPLICATIONS.

* NEW DOUBLE EMITTER HERMETIC PACKAGE GIVES $10 \mathrm{~d} . \mathrm{b}$. IMPROVEMENT IN FORWARD TO REVERSE GAIN
* ULTRA LOW NOISE-3d.b. MAXIMUM SYSTEM N.F.@1 GHz
* ULTRA HIGH $F_{T}-2.0 \mathrm{GHz}$ GUARANTEED MINIMUM $F_{T}$
\# NPN SILICON - EPITAXIAL PLANAR CONSTRUCTION FOR HI-REL MILITARY APPLICATIONS


## TEST CIRCUIT 1 GHz AIR STRIP-LINE AMPLIFIER



3 db System Noise Figure Guaraniced when tested in this circuit
$C_{1}-C_{2}-470$ pf no lead ceramic disks
$\mathrm{C}_{\text {3.4.5.6 }}-1-6 \mathrm{pf}$ concentric air trimmers
$C_{7}-C_{8}-1000$ pl mica feed thru's
$J_{1}-J_{2}$ - Type " $N$ " co-axial connectors

Note:
$\mathrm{C}_{1}$ soldered in $\mathrm{J}_{1}$ and $\mathrm{C}_{3}$
$\mathrm{C}_{3}$ mounted 1 inch center to center from $\mathrm{C}_{4}$ Base lead of transistor tied directly to $\mathrm{C}_{4}-5 / 16^{\prime \prime}$
copper strap joins $C_{3}-C_{4}$


## KD5525 KD5526

ALL TESTS AT $25^{\circ} \mathrm{C} . \pm 3^{\circ} \mathrm{C}$. AMBIENT, UNLESS OTHERWISE STATED.

| PARAMETER | CONDITION | MIN. | max. | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {Cbo }}$ |  |  | 20 | volts |
| $V_{\text {CEO }}$ |  |  | 12 | voits |
| $V_{\text {EBO }}$ |  |  | 2.5 | volts |
| Junction Temperature |  | -65 | + 200 | ${ }^{\circ} \mathrm{C}$ |
| Power Diss. | ( $25^{\circ} \mathrm{C}$ Case |  | 450 | mw |


| $\mathrm{BV}_{\text {CBO }}$ | e $I_{C}=10 \mu \mathrm{mps}$ | 20 | olts |
| :---: | :---: | :---: | :---: |
| BV Ebo | Q $\left.\right\|_{E}=10 \mu \mathrm{mmps}$ | 2.5 | volts |
| ICBO | (0) $\mathrm{V}_{C B}=10$ volts |  | amps |

${ }^{\text {cbo }}$
$h_{\text {FE }}$
$C_{o b}$
$f_{t}$
$\mathrm{G}_{\mathrm{pe}}$ for
KD5525
$G_{\text {pe }}$ for
KD5526
N.F. for

KD5525
$\$ 9$
N.F. for KD5526
$\$ 50$
e $I_{C}=10 \mu \mathrm{amps}$
(4) $V_{C B}=10$ Volts
e $\mathrm{I}_{\mathrm{C}}=3 \mathrm{ma}$.
(1) $V_{C E}=1$ Volt
(1) $\mathrm{V}_{\mathrm{C}}=10$ Volts
$V_{C}=10$ Volts
$I_{C} \quad 10 \mathrm{ma}$.
f: 400 MHz
$f=1 \mathrm{GHz}$
$B W$. $=16 \%$
$V_{C}=6$ Volts
$I_{C}=3 \mathrm{ma}$.
$\mathrm{f}=1 \mathrm{GHz}$
BW. $=10 \%$
$V_{C}=6$ Volts
$I_{C}=5 \mathrm{ma}$.
$f=1 \mathrm{GHz}$
$B W$. $=2 \%$
$V_{C}=6$ Volts
$I_{C}=3 \mathrm{ma}$.
$f=1 \mathrm{GHz}$
BW. : 2\%
$V_{C}-6$ Volts
Ic = 3 ma .

LOW INDUCTANCE
MICROWAVE PACKAGE


1. Beryllium Oxide disc
2. Metalizing
3. Kovar tead frame, gold plated

## 2. 3 AGC I-F AMPLIFIER

### 2.3.1 Introduction

This subsection describes development of a 45 MH i-f amplifier used in the Advanced S-Band Transponder. This i-f amplifier is a broadband, untuned, amplifier with AGC and an input filter to set the input noise bandwidth. The objectives were to design and build an i-f amplifier that would meet the requirements of the receiver and demonstrate a capability in the following areas.

1. Reduced size and weight.
2. Reduced power consumption.
3. Use of integrated circuits in circuit miniaturization.

### 2.3.2 Requirements

This i-f amplifier is to be used in a single conversion receiver. It must provide all of the gain from the mixer to the point where the channels split (wideband and narrowband). The AGC must have the dynamic range necessary to cover the range of input signal levels. The input filter shall set the input noise bandwidth and provide rejection to undesired out-of-band signals. Some basic assumptions were made concerning the parameters of the rest of the receiver in order to develop the equirements for the i-f amplifier. These assumptions are listed below.

Receiver Front End Noise Figure, 7 db maximum
Equiva!ent Noise BW through the mixer, 25 MHz
Gain from front end through mixer, 30 db
Minimum Input Signal Strength, -140 dbm
Maximum Input Signal Strength, -40 dbm
I-F output AGC Operating Level, -40 dbm



|  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\cdot$ |  | $\cdots$ |  | $\cdot$ |  |  |  | $\cdot$ |  |  |
|  | $\cdot$ |  | $\cdot$ |  | $\cdots$ |  | $\cdot$ |  | $\cdots$ |  | $\cdots$ |  |
|  |  |  |  |  |  | $\cdot$ |  |  |  |  |  |  |
|  |  |  |  |  | $\cdots \cdots$ |  |  |  |  |  |  |  |
|  |  | $\cdot$ |  |  |  |  |  |  |  |  |  |  |
|  | $\cdot$ |  | $\cdots$ |  | $\cdots$ |  |  |  | $\cdots$ |  | $\cdot$ | - |
|  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | $\cdot$ |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |

Figure 2-24. AGC I-F Amplifier, Bloc幺 Diagram

Using the above assumptions the block diagram of figure 2-24 was constructed to show the distribution of gain and bandwidth, and to show power levels from the receiver front end to the three detectors (wideband, narrowband, and coherent amplitude).

The design goals for the i-f amplifier are listed below:

| AGC Dynamic Range | 106 db |
| :--- | :--- |
| AGC Voltage Range | 0 to -4 volts |
| Maximum I-F Gain | +76 db |
| Minimum I-F Gain | -30 db |
| Input Filter Center Frequency | 45 MHz |
| Input Filter 3 db Bandwidth | 8 MHz |
| Input Filter Response | 3 pole 0.1 db Chebyshev |
| Supoly Voltage | -6 volts |
| Current Drain | low as possible |

### 2.3.3 Survey of Available Integrated Circuits

A survey of available integrated circuits was made to determine what devices could possibly be used as broadband AGC amplifiers at 45 MHz . The criteria used in selecting possible devices are listed below.

1. 20 to 50 db of gain from 20 to 100 MHz
2. Good limiting characteristics
3. Automatic gain control
4. Only one 6 volt supply required
5. Few or no external parts required

The devices that showed the most promise are tabulated in table 2-4. The two most promising devices in the above list were the PA7600 and the PA7713. These two devices were tested and found to have the following undesirable characteristics.

1. Several external components were required for compensation and tuning.
2. Bandpass shifts drastically with AGC.
3. AGC range is covered with less than 300 mv of change in the AGC voltage. The decision was made to abandon further effort on trying to fit commercially avalable IC's to this application. Instead, effort was directed toward designing and building our own integrated circuits by employing the services of Motorola's Hybrid Integrated Circuit Facility.

### 2.3.4 Hybrid Integrated Circuit Approach

The objective of the hybrid circuit design effort was to develop a set of hybrid circuits that could be used to build the i-f amplifier and could also be used in other applications in the receiver. The design objectives for these circuits are listed below.

1. Circuits must operate from -6 volt supply.
2. Circuits must have very low power consumption.
3. Circuits must be complete, i. e. requiring no external parts for compensation, tuning, coupling or decoupling.
4. Design a minimum of different circuits to satisfy a maximum of applications in the i-f amplifier and the rest of the receiver.

With these design objectives in mind a block diagram (figure 2-26) of the i-f amplifier was constructed. This shows that the i-f amplifier could be built with three different kinds of IC's. Four circuits were actually developed during this effort. They were (1) bandpass filter, (2) AGS attenuator, (3) feedback pair amplifier, and (4) limiter amplifier. The reason for the two kinds of amplifiers

| Device | Type of Amplifier |  | Remarks |
| :---: | :---: | :---: | :---: |
|  | Limiter | AGC |  |
| RCA CA3028 | x | x | Must be tuned to operate at 45 MHz , requires many external parts. |
| Motorola MC 1550 MC1550G |  | $\mathbf{x}$ | Must be tuned to operate at 45 MHz , requires roary external parts |
| Motorola MC1552 |  |  | High gain video amplifier, not broad enough. |
| Sylvania SA20 SA21 |  |  | Appears to have good gain and bandwidth but requires 20 to 25 volt supply. |
| Motorola MC1110 | $\mathbf{x}$ | $\mathbf{x}$ | Emitter coupled pair, requires many external parts, low gain. |
| Philco PA 7600 |  | $\mathbf{x}$ | 50 MHz matched power gain $=45 \mathrm{db}, \mathrm{Ni}=5 \mathrm{db}$, uses -6 volt supply, looks promising. |
| Philco PA 7601 |  | $\mathbf{x}$ | Similar to PA 7600, uses $\pm 6$ volt supplies, 18 db gain from 45 MHz to 130 MHz , looks promising. |
| Philco PA 7713 |  | $\mathbf{x}$ | Video amplifier performance to 60 MHz , tuned amplifier performance to 200 MHz . At 60 MHz turied, 22 db gain, 7 db noise figire. Uses +6 volt supply; looks promising. |

Table 2-4. Survey of 45 MHz Amplifier Devices

| Device | Type of Amplifier |  | Remarks |
| :---: | :---: | :---: | :---: |
|  | Limiter | AGC |  |
| Amelco 911C | x | x | Emitter coupled pair, must be tuned to operate at 45 MHz , requires many external parts. |
| Signetics SE510J <br> NE510A | x | x | Dual emitter coupled pair, versatile, requires many external parts. |
| Motorola Hybrid <br> IC, CR30A/23, <br> CR29, CR30B/27 | x | x | Low gain, probably requires tuning, requires some external parts. |

Table 2-4. Survey of 45 MHz Amplifier Devices (cont)

Figure 2-25. AGC I-F Amplifier Block Diagram
was that a limiter amplifier was needed in another part of the receiver and it was desirable to evaluate it on the same basis as the feedback pair amplifier for possible application in the $i-f$ amplifier. The following sections cover the details of these four circuits.

### 2.3.4.1 Bandpass Filter

The input filter is a 3 pole, 0.1 db Chebichev design with center frequency at 45 MHz and 3 db bandwidth of 8 MHz . A 3 db pad is included at each end of the filter to isolate the filter from source and load impedance variations. This isolation seems necessary since the signal source is the mixer output and its impedance can vary 2:1. The load impedance that the filter sees is an AGC attenuator connected to a feedback pair amplifier. This impedance can vary 3:1 as the AGC voltage is varied. The schematic of the filter is shown in figure 2-26. Figure 2-27 shows a sketch of the internal construction.

One hybrid version of this filter was built. Slighi "tuning" was necessary to center the response at 45.0 MHz . This tuning was done quite easily by slightly adjusting the turns on the inductors $L_{1}, L_{2}$ and $L_{3}$. This was done before the lid was sealed to the header.

Figure 2-28 shows the frequency response of the filter alone. In order to show the effect of a varying load impedance the response of figure $2-42$ was taken with the filter connected to an $A G C$ attenuatur (in the i-f) and curves were taken for various $A G C$ settings. This shows that the passband does not shift as a function of AGC.

The center frequency insertion loss of the filter is about 10 db ( 7 db total for the isolation pads and 3 db for the filter itself).

### 2.3.4.2 AGC Attenuator

The function of the AGC attenuators is to provide the attenuation needed to hold the signal level at the output of the if. amplifier at -40 dbm over the dynamic range of the input signal. It is desired to have a dynamic range capability of at least



Figure 2-27. Input Filter Construction


106 db , therefore with 4 AGC attenuators in the i-f each attenuator needs an attenuation range of at least 27 db . It is also desirable that the db per volt characteristic be nearly linear over the portion of the attenuation range that is used.

The schematic for the circuit is shown in figure 2-29. This is basically the same diode attenuator circuit that was used on SGLS and Block II Apollo only this one is scaled down to work from lower voltages.

C4, the bypass for CR4, is brought out on a separate pin (pin 2) to allow the flexibility of altering the shape of the attenuation characteristic by changing the shunt impedance. Pin 2 can be left open, grounded or grounded through some series resistance.

A frequency response and an attenuation curve are shown in figures 2-30 and 2-31.

The input impedance and output impedance for various AGC levels are listed below.

Input Impedance at 45 MHz


Output Impedance at 45 MHz

| FEEDBACK PAIR AMPL | AGC ATTEN. | $\xrightarrow{\mathrm{Z}_{\text {out }}}$ | BOONTON <br> RX METER |
| :---: | :---: | :---: | :---: |
| AGC |  | $\mathrm{Z}_{\text {out }}$ |  |
| Volts | $\mathrm{R}_{\mathrm{P}}$ |  | $C_{P}$ |
| 0 |  | 0 ohms | 11 pf |
| -1 | 15 |  | 14 |
| -2 | 10 |  | 14 |
| -3 | 7 | 8 | 12 |
| -4 | 6 | 3 | 10 |
| -5 | 4 | 7 | 6 |

The current drain on the supply line and AGC line is shown below.


The hybrid version of the AGC attenuator circuit was packaged in a 12 pin T08 can. All coupling, bypass and decoupling, components were mounted internally on the ceramic substrate. No external components are required to use this circuit.



Figure 2-31. AGC Attenuation Curve

## 2. 3. 4. 3 Feedback Pair Amplifier

The feedback pair amplifier is basically the same circuit that was used in the i-f on SGLS and Block II Apollo. The objective on this effort was to scale the design down to operate from lower voltage, build the amplifier in hybrid form and use it in the i-f as well as other applications in the receiver where gain from 10 to 100 MHz is needed.

The schematic is shown in figure 2-32. This circuit is complete in itself. No external parts are needed for bypassing, coupling or decoupling.

Figures 2-33 and 2-34 show frequency response (voltage gain versus frequency) and linearity data. These curves show that with a 470 ohm load the amplifier has a voltage gai:، of 28 cb at 45 MHz and a video bandwidth of about 120 MHz . The output of the amplifier limits at 710 mv rms. The low frequency end of the response gees down to about 2 MHz . This is undesirable because gain is not needed at the low end and when several of the se amplifiers are connected together, as in an i-f amplifier, there is a tendeacy for 1 to 2 MHz oscillations unless heavy decoupling is used on the supply line. This decoupling requires added parts that are costly in terms of size and weight.

Rolling off the low end of the frequency response on this type of a feedback amplifier is a problem since the feedback will tend to compensate for any rolloff or change within the feedback loop.

In tine i-f amplifier the problem was solved by using "small" coupling capacitors between each feedback pair amplifier and AGC attenuator. This had the effect of reducing the overall i-f gain at the low end thus eliminating the low frequency oscillations. This also resulted in some loss in overail gain at 45 MHz .

The input and output impedance measured witu ihe RX meter at 45 MHz is shown on the following page.

A

Figure 2-34. Feedback Pair Gain Linearity

$$
R_{P}=450
$$

$Z_{i n}$

$$
\begin{aligned}
& C_{P}=8 \mathrm{pf} \\
& R_{P} \propto 50
\end{aligned}
$$

$Z_{\text {out }}$

$$
C_{P}=1.5 \mathrm{pf}
$$

The current drain from a -6 volt supply is 4.5 ma .

### 2.3.4.4 Limiter Amplifier

The limiter amplifier was designed mainly to be used as the limiter before the narrowband and wideband phase detectors. It also could be used as a direct replacement for the feedback pair amplifier in other applications, if its frequency response, gain, linearity and efficiency were equal to or better than, the feedback pair.

The schematic of the limiter amplifier circuit is shown in figure 2-35. The circuit is basically an emitter coupled pair amplifier with an emitter follower output fed from an transistor current source. The emitter follower output makes a dramatic improvement in the high frequency video amplifier performance since the external load capacitance is isolated from the emitter coupled pair load resistance. The transistor current souce supplies the current for the emitter follower and for the external load circuit. The emitter follower only has to be capable of driving the external load since the current source presents a high internal load impedance. This feature improves the efficiency of the amplifier.

This circuit is packaged in a 12 pin T08 can and requires no external components for decoupling, bypassing or courling. At 45 MHz the input impedance is 800 ohms in parallel with 9 pf . The output impedance is 40 ohms in parallel with $0.6 \mu \mathrm{~h}$.


Figure 2-36 shows a plot of output level versus input level. In the linear region the amplifier has a voltage gain of 22 db . The limiting level is 710 mv rms.

Figure 2-37 shows a frequency response of the amplifier. The response is relatively flat from 2 to 100 MHz . The dc current drain from a -6 volt supply is 6 ma.

The limiter amplifier, as shown in figure 2-35, was used in the detector module prior to the loop phase detector and prior to the wideband detector. It was not used in the iof amplifier, however, if the gain could be increased about 6 db this amplifier would be a logical choice for future AGC i-f amplifier models. The gain might be increased in this amplifier by using a higher frequency transistor. Also the low end frequency response could be rolled off by reducing the value of bypass capacitors C3 and C4. This feature makes the limiting amplifier seem more favorable than the feedback pair amplifier.

### 2.3.5 I-F Amplifier Module

This paragraph describes and discusses the completed i-f amplifier module, its layout, connection, shielding, and circuit configuration.

### 2.3.5.1 Layout and Construction

The objective in laying out the i-f was to put the entire circuit on a PC board that could someday be mounted to ore te of the r-f head module. This requires that the PC board have a maximum outside dimension of $1.8 \times 3.8$ inches. The i-f consists of one filter, 4 AGC attenuators and 4 feedback pair amplifiers (as shown by the block diagram of figure $2-25$. This means one tall T05 can (input filter) and eight T08 cans have to be mounted on this PC board. The layout is shown in figure 2-38. R-F shielding was added as shown in the figure. For convenience the PC board was mounted in a commercial-type chassis; with BNC connectors for signal input and output. The AGC and -6 volt lines were brought out through the chassis on feedthru filters.




Figure 2-38. I-T Amplifier Layout

An attempt was made to operate the i-f amplifier (when it was first assembled) withoui any shielding between cans. At the time this did not appear to be practical since there was a problem with oscillations and shielding seemed to help. There is reason to believe that $t$ : re is still some hope of operating the i-f without shielding. These reasons are as follows:

1. The T05 and T08 can lids were ail attached to the headers with clips at the time the test was made. This does not seem to be a fair test since the clips prevent the cans from being pushed all the way down to the board. Also the can lids may not have been grounded well enough with the clip.
2. Anuther consideration is the fact that the reason the addition of the shields stopped the oscillations is that the shields may have provided desired ground current paths rather than shielding. This could be determined by making a careful study of the layout, considering ground currsnt paths and by testing a layout with optimized ground current paths and no shielding.



There is a potential for considerable increases in part density on the i-f PC board. This can be illustrated as a size reduction of the board or as an increase in parts (and function) on the original size board. These two possibilities are described below.

1. By compressing the original layout configuration the board could be made 0.8 inch shorter and 0.6 inch narrower (making a $3.0 \times 1.2$ inch board). This is equivalent to a reduction in board area of $47 \%$.
2. By using the original $3.8 \times 1.8$ inch board, and giving no consideration to possible printed circuit layout problems, there is room to mount nine more T08 cans on the board (making a total of 18 cans ). This is an indication of the possibilities of adding more functions to this board.

### 2.3.5.2 Circuit Configuration

The schematic ior the completed iof amplifier is shown in figure 2-39. It was necessary to add some discrete components to make a complete working i-f amplifier. A tabulation of the total parts used is shown below.

| Quantity | Part | Function |
| :---: | :---: | :---: |
| 3 | 15 pf capacitors | Interstage coupling to roll off low end response. |
| 1 | 1000 pf capacitor | Output dc block. |
| 1 | Transformer | Output impedance transformation. |
| 2 | . $1 \mu \mathrm{f}$ capacitor | Power line and AGC line filtering |
| 2 | $4.7 \mu \mathrm{~h}$ indicator |  |
| 1 | Input Filter |  |
| 4 | AGC Attenuators |  |
| 4 | Feedback Pair Ampl. |  |
| 18 Total | Parts |  |
| 8 Diffe | nt Parts |  |

The three interstage coupling capacitors were added as a fix for the low frequency response problem on the feedback pair amplifier mentioned in paragraph 2.3.4.3. Paragraph 2. 3. 4.4 mentions the possibility of using limiter amplifiers in the $i-f$ instead of feedback pairs. If this change were made it appears that the three interstage coupling capacitors would not be needed since the low end response could be controlled in the limiter amplifiers.

### 2.3.5.3 Data

The data presented in the following paragraphs was taken on the completed i-f amplifier.
2.3.5.3.1 Dc Current Drain. The dc current drain from the -6 V supply and the AGC line is shown below for various values of AGC voltage.


| AGC (Volts) | $I_{1}(\mathrm{ma})$ | $I_{2}(\mathrm{ma})$ |
| :---: | :---: | :---: |
| +1.0 | +4.2 |  |
| 0 | +3.3 | 23.7 |
| -1.0 | +2.3 | 22.9 |
| -2.0 | +0.5 | 22.2 |
| -3.0 | -1.4 | 21.6 |
| -4.0 | -3.4 | 21.1 |
| -5.0 | -4.8 |  |
| -6.0 | -6.0 |  |

The total power consumption is about 130 mw .
2. 3. 5. 3. 2 AGC Characteristic. The AGC characteristic is shown in figure 2-40. The slope of this curve is relatively constant at $24 \mathrm{db} /$ volt from -0.5 to -3.5 volts. From -3.5 to -4.0 volts the curve starts to flatten out since the diode attenuators are past the linear region.
2.3.5.3.3 Linearity. Figure 2-41 shows the linear range of operation as a function of AGC voltage. There are two important points illustrated here.

1. The amplifier is linear at an output level of -40 dbm in all cases $(-40 \mathrm{dbm}$ is the AGC's operating level).
2. With full gain (OV AGC) the limiting level of the amplifier is +2 dbm .
2.3.5.3.4 Frequency Response. Figure 2-42 shows the amplifier frequency response for four values of AGC. The amplifier frequency response is essentially the response of the input filter. The important point here is the fact that the bandpass does not shift with AGC. The bandpass does show a little ripple in the OV AGC case. This is due to the input impadance of the AGC attenuator in the minimum attenuation case.
2.3.5.3.5 Noise Figure and Output Noise Power. The output noise power of the if. amplifier with full gain (OV AGC) was measured under two conditions, as shown below.

| Input Terminated |
| :---: |
| in 50 ohms |

-7.5 dbm $\frac{$|  Input Connected  |
| :---: |
|  to r-f Converter  |}{$-3.5 \mathrm{dbm}$}

This data points out two important facts.

1. The total output noise power with the r-f converter connected is only 5.5 db below the limiting level of the output amplifier. This will result in approximately 0.6 db signal suppression. This is not a problem, however, it does point out that if more inf gain were desired, the linear range of the output amplifier would have to be extended assuming the noise bandwidth and front end noise figure were kept the same.

Figure 2-40. I-F Amplifier AGC Characteristic



Figure 2-42. I-F Amplifier Frequency Response
2. The noise power of the i-f amplifier alone is almost as great ( 4 db lower) as the total noise power when connected to the r-f converter. This indicates that the noise figure of the i-f amplifier front end is high and/or the noise contribution of the wideband amplifier stages (after the input filter) is significant. It turns out that both are true.

The condition described above did not degrade the performance of the i-f amplifier (for the gain it has) or the performance of the receiver; however, if a more sensitive receiver were built, more gain would be required in the i-f amplifier and this condition would be a problem. The following paragraphs describe this problem in more detail.
2. 3. 5. 3.5.1 Noise Figure Detail Explanation. The block diagram below illustrates how the input noise figure of the i-f amplifier accumulates to 20 db due to the losses through the input filter, isolation pads and first AGC attenuator. Since the input


INPUT NOISE
FIGURE $=20$ DB
OVERALL GAIN $=66 \mathrm{DB}$
$6794-24$
filter is ahead of all of the i-f gain it only band limits the noise coming in from the r-f converter. All of the gain after the input filter is broadband (about 120 MHz equivalent noise bandwidth). The calculations below verify the measured i-f noise power.

| Noise Figure | 20 db |
| :--- | :--- |
| Gain | 66 db |
| Bandwidth Ratio | $\frac{81 \mathrm{db}}{167 \mathrm{db}}\left(10 \log 1.2 \times 10^{8}\right)$ |
|  |  |
| $-174 \mathrm{dbm}+167 \mathrm{db}=$ | -7 dbm noise power |

From the above illustration one might readily conclude that the input filter and first AGC attenuator should be moved "downstream" in the i-f amplifier so that the first amplifier stage is right at the input, thus reducing the input noise figure to 8 db . This would solve the noise figure problem; however, it might generate a new problem unless the input amplifier was a special type with increased linear range. The new problem is the fact that there is no gain control in the receiver ahead of this amplifier and under strong signal conditions ( -40 dbm at the receiver input) this amplifier would see an input level of -10 dbm . This level would drive the feedback pair amplifier used in this i-f well into limiting.

Now, let us consider the compromise of moving the filter "downstream" but leaving the AGC attenuator at the input. This would put some gain control before the first amplifier stage, thus eliminating the linearity problem. The noise figure would be 10 db which is still a large improvement over 20 db . It is still not this simple however, because the input impedance of the AGC attenuator varies widely and must be isolated from its source (the mixer in the r-f converter) by a 3 db pad. This would increase the $i-f$ input noise figure to 13 db . The fiiter could then be inserted between the firet amplifier stage and the AGC attenuator that follows it if the filter and AGC are isolated by a 3 db pad. This approach appears to be an improvement that would not require adding any new parts, but just redistributing the existing ones. This configuration is illustrated below.


6794-23

### 2.3.6. Conclusions and Recommendations

The results of this effort have been quite encouraging with respect to applying chip and wire techniques to miniaturization of linear r-f circuits. The goal of making each integrated circuit complete in itself (requiring no external components) proved to be readily attainable, however, for the active circuits it required packaging the IC in a T08 can instead of a smaller T05 can. This is true because the ceramic capacitors used for coupling and bypassing are quite large ( $50 \mathrm{mils} \times 95$ mils) in terms of integrated circuit components. These capacitors can be seen on the integrated circuit layouts of figures 2-29, 2-32, and 2-35. An obvious question at this point might be: "Is it more practical to use larger T08 cans with all of the components inside, or smaller T05 cans and some of the components outside?'". The answer depends on the application. In the case of the iof amplifier where much gain is envolved and dense packaging was the goal it seems more practical to use the larger T08 can with all of the components inside.

The i-f amplifier met all of the design goals described in paragraph 2.3.2 except the maximum gain. The maximum gain design goal was 76 db , however, the completed $i^{\prime}$ amplifier measured 66 db . The reasons the completed $\mathrm{i}-\mathrm{f}$ had 10 db less gain than intended are; (1) the AGC attenuators have more loss at $C \vee A G C$ than anticipated. (2) adding the 15 pf capacitors between stages to roll off the low end response caused some loss of gain at 45 MHz . In the receiver the lower value of maximum gain was not a problem because the noise bandwidth of the receiver was set to give a front end threshold sensitivity of -130 dbm instead of -140 dbm .

### 2.3.6.1 F.ecommendations

After reviewing the results of this effort, there appears to be several areas in which further investigation would be appropriate if funds were available. These areas are listed briefly below.

1. Investigate optimizing layout of the i-f amplifier with respect to ground current paths to try to eliminate shielding (paragraph 2.3.5.1).
2. Investigate increasing the part density by decreasing the size of the i-f pc board or adding some other functions to the present board (paragraph 2.3.5.1).
3. Design future models with higher maximum gain and with input filter moved "downstream" in the i-f (paragraphs $2 . \div 5.3 .5$ and 2.3.5.3.5.1).
4. Investigate the need of extending the linear range of the output amplifier if the total maxirnumi gain is increased (paragraph 2.3.5.3.5).
5. Check out feasibility of increasing gain and decreasing bandwidth of limiter amplifier. Then try using it to replace the feedback pairs in the i-f amplifiers (paragraph 2.3.4.4).
6. Investigate more efficient AGC attenuator circuit (paragraph 2.3.6).

### 2.4 PREDETECTION I-F AMPLIFIER

### 2.4.1 Introduction

The Predetection i-f amplifier (PDIF) was originally designed to be part of the detector and packaged in the same module. It later was decided to separate tine PDIF from the detector because: (1) more isolation was needed between the i-f amplifiers and the reference oscillator, and (2) there was not enough room in the detector for the PDIF. This subsection describes the PDIF after it was built as a separate module.

### 2.4.2 Function

The function of the PDIF is to provide the i-f gain required by the receiver from the point where the channels split, to each of the three detectors. A block diagram of the PDIF is shown in figure 2-43.

### 2.4.3 Description

The crystal filter in the narrowband channel has one pole and a 3 db bandwidth of 10 kHz . The phase detector channel must have enough gain to drive the last limiter stage well into limiting with an input level of -40 dbm . The gain in the

Figure 2-43. PDIF Block Diagram

CAD channel must be linear for an input level of -20 dbm . The wideband channel must have enough gain to drive the last limiter stage well into limiting with an input level of -40 dbm . Figure $2-44$ shows a breakdown of gain, bandwidth and noise power at various points through the PDIF.

A schematic of the PDIF is shown in figure 2-45. A discussion of the feedback pair amplifier and the limiter amplifier is presented in paragraphs 2. 3.4.3 and 2.3.4.4 of this report. A design discussion of the crystal filter is given in paragraph 2.4.6.

### 2.4.4 Mechanical Configuration

The components for the PDIF were mounted on a $1.8 \times 3.8$ inch printed circuit board and the board was mounted in a $2 \times 4$ inch Apollo Block II type frame. A sketch of the layout is shown in figure 2-46.

### 2.4.5 Test Data

Figure 2-47 shows the limiting characteristics of the $W B, C A D$ and phase detector channels. These curves show that the $C A D$ channel is about $27 \mathrm{~d} b$ below the limiting level with an input level of -40 dbm . The $W B$ and phasedetector channels are about 5 db in limiting with an input level of -40 dbm . This is marginally adequate. It would be desirable to have 5 db more limiting in each of these channels.

Figures $2-48$ and $2-49$ show the phase shift of the wideband $i-f$ output and CAD i-f output with respect to the phase detector $i-f$ output as a function of input signal level. These curves show that the phase shift does not change drastically until the input signal level goes above - 15 dbm .

Figure 2-50 shows the frequency response of the wideband channel. This channel has a 3 db bandwidth of about 30 MHz .

Figure 2-51 shows the phase and amplitude response of the narrowband channel as a function of frequency over a 200 kHz range around center frequency. One phase response is shown at an input level of -40 dbm , and one is shown at an input level

UFES:
1.




Figure 2-45. Pre-Detection I-F Amplifier, Schematic Diagram


Figure 2-46. PDIF Layout




|  |  |  |  |  |  |  |  |  |  |  | $\underline{ }$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\pm$ |  |  |  |  |  |  |  |  | $\square$ |  |  |  |  |  | 43] |  |
|  | +1 | HI |  | - |  |  |  |  |  |  | $\square$ |  |  |  |  | + | 0 |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | $\square$ | + |  | 1 |  | $\square$ |  | + |  |  |  |  |  |  |  |  |  |  |
|  | $\square$ |  |  | $\square$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | $\square$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | $\cdots$ | - |  | +1: |  | $\pm$ |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  | $\underline{+}$ |  | $\cdots$ | - | - | $\underline{\sim}$ |  | - |  |  |  |  |  |  |  |
|  | $\square+1+$ |  |  | $1+$ |  | 1. | - | \% |  |  |  |  |  |  |  | +17. |  |  |
|  | $\square \times$ | + |  | + |  | - |  |  | - |  |  |  |  | Q |  | - |  |  |
|  | $\because$ |  |  | - |  |  | "! |  |  |  | - |  |  |  |  |  |  |  |
|  | $\pm+$ | - |  | + + |  | $\pm$ | \# \# + - | \#+ | + |  | - | Z |  |  |  |  |  |  |
|  | $0 \pm 1$ | + |  | I |  | Y ! | ! ! - |  | $\square$ |  |  |  |  |  |  | 入 |  |  |
|  | T, | $\pm$ |  | ITIT: |  | $\square$ | H | H | $\square$ |  | $\square$ |  | 菏 |  |  |  |  |  |
|  | - |  |  | 1-1. |  |  | $\pm$ | II | - |  | --+ |  |  |  |  |  |  |  |
|  | +1+1 | +1 |  | ITIT |  | $\pm$ |  |  | - |  | $\square$ |  |  |  |  |  |  |  |
|  | $\underline{+1}$ | 7 |  | $\ldots$ |  | $\square$ | , | , | T- |  | $\checkmark$ | - | $\pm$ | 1 |  |  |  |  |
|  | $1 . \square \pm$ | i! |  | $1+$ |  | H, | \#\#, | - ${ }^{1+1}$ | $\square$ |  | $\square+$ | \% | H | Tit | + |  |  |  |
|  | $\underline{-}$ |  |  | 1 |  |  | +1. | - | - |  | $-$ |  | Z | - |  |  |  |  |
|  | $\square$ | +1 |  | $1 \times$ |  | + | \% $\%$ | W | T-1 |  | $\square$ |  | $\pm$ | $\square$ | $\square$ | - |  |  |
|  | $\square \square$ | $\pm$ |  |  |  |  |  |  | E |  | $\square$ |  | $\square$ | + |  |  |  |  |
|  | $\square$ | + |  | $t+$ |  | $\underline{1}$ | \% |  | $\cdots$ |  | - |  |  |  |  | $\pm$ |  |  |
|  | + |  |  | 1 |  | \% | \% |  | + |  |  |  |  |  |  |  |  |  |
|  |  |  |  | $1+\quad$ |  | - $\quad$. | + | $1+$ |  |  | - |  |  |  |  | $1+4$ |  |  |
|  |  |  |  |  |  |  | $\text { Frea }^{3}$ | $30 \text { in }$ |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | -50. F | requency | Respon |  |  | D I-F Am |  |  |  |  |  |  |  |


of 0 dbm . The significance of the curve at 0 dbm is that it shows the effect of limiting in the feedback pair amplifier following the crystal filter, which occurs at strong input signal levels. This condition occurs in the receiver during acquisition before phase lock and before the AGC has returned the PDIF input level to $\mathbf{- 4 0} \mathbf{d b m}$. The effect on acquisition is discussed in the Transponder Test Data section. Corrective action for this problem would be to replace the feedback pair amplifier (following the crystal filter) with a limiter amplifier. Since this is a lower gain amplifier, the gain distribution would have to be reconsidered also.

### 2.4.6 Predetection Narrow Bandpass Filter

Receiver design considerations show the need for a small percentage bandpass filter at the i-f frequency. This predetection filter increases the signal-to-noise ratio sufficiently to allow phase detection at low input signal levels.

Phase lock loop design dictates the need for a single pole, high $\mathbf{Q}$ filter, with stringent phase characteristics. The only practical circuit suitable is a quartz crystal filter. The design requirernents, considerations, and conclusions for such a filter are included in this report.

### 2.4.6.1 Filter Requirements

The major purpose in designing a new crystal filter is to achieve a small physical size compatible with receirer miniaturization. The electrical design goals set forth are:

| Center Frequency | $45000 . \pm 1 \mathrm{kHz}$ |
| :--- | :--- |
| 3 db bandwidth | $10 \pm 1 \mathrm{kHz}$ |
| 30 db points | $\pm 350 \mathrm{kHz}$ max. |
| 50 db points | $\pm 2.0 \mathrm{to} 3.0 \mathrm{MHz}$ |
| 30 db symmetry | $\pm 50 \mathrm{kHz}$ max. |

Furthe:more the spurious responses of the filter must be minimized. These spurs are purely a crystal characteristic and are included in the crystal item requirement specification. This IRS is given in paragraph 2.4.6.5.

### 2.4.6.2 Filter Design

In designing this filter, Technical Memorandum 3330/3. 17 was referred to. This report covers work done on the SGLS 770 crystal filter and includes some helpful suggestions on tuning interactions.
2.4.6.2.1 Circuit Configuration. Figure 2-52 shows the conventional filter circuit being used. However, it contains many bulky capacitors and select comporents. Figure 2-53 shows the configuration under consideration.

The exact center frequency is determined by the reactance of the termination while the resistive component determines the bandwidth. There is considerable interaction between these two effects, making analysis difficult. It is thought that making the parallel reactance of the terminations equal to $-2 C_{0}$, where $C_{0}$ is the crystal shunt capacitance, will give the filter a center frequency equal to the crystal center frequency. Thus it is desired to make the transformers in figure 2-53 resonate with about 4 pf at 45 MHz .
2.4.6.2.2 Component Design. The impedance levels needed at the crystal, and the load and source impediances to be used must be determined before transformer turns ratios are known. The load consists of a feedback pair amplifier which has 10 pf shunt capacitance and approximately 500 ohms resistance. It was decided to pad the load resistively to give a shunt resistance of 200 ohms. This will make amplifier impedance variations have less undesirable effects. The source impedance was chosen to be 200 ohms resistive with negligible reactance.

The filter $Q$ is $45000 / 10=4500$ which, along with the crystal series reactance, determines the series loop resistance needed. With a motional capacitance of .00032 pf , the required resistance is about 2700 ohms. It is decided to split this resistance equally between input and output circuits. This condition will probably result in the least filter variations as load and source impedances are varied.

To obtain the required high inductance with a reasonable number of turns requires the use of ferrite cores. Using CF101-Q2 toroid cores, 11 turn


Figure 2-52. SGLS 770 Crystal Filter


Figure 2-53. Proposed Filter Configuration
secondary windings are required along with a 4 turn primary. Typical R-X meter readings with 220 ohms connected across the primary are:

$$
\begin{aligned}
& C_{p}=-5 \mathrm{pf} \pm 1.5 \mathrm{pf} \\
& R_{p}=1350 \text { ohms } \pm 50 \mathrm{ohms}
\end{aligned}
$$

The output transformer uses the same core and has a 19 turn primary and 7 turn secondary. Its $R-X$ meter readings at 45 MHz with 220 ohms across the secondary are:

$$
\begin{aligned}
& C_{p}=-3.4 \mathrm{pf} \pm .2 \mathrm{pf} \\
& R_{p}=1350 \text { ohms } \pm 50 \text { ohms }
\end{aligned}
$$

The variable capacitor is used to null the effect of $C o$ and requires that the $1: 1$ input transformer secondary provide a $180^{\circ}$ phase reversal. This capacitor tends to limit the small physical size which can be obtained with a crystal filter. It was decided to fabricate a capacitor rather than use a commercially available item. The one used on breadboard models is a parallel plate capacitor using a . 032 inch thick teflon board as the dielectric. One side of this . $4^{\prime \prime} \times$ x $3^{\prime \prime}$ device contains many small squares of copper clad material which can be joined through soldering to increase capacitance.

### 2.4.6.3 Experimental Results

Early in the filter development, transformers resonant at $45 \mathrm{MH} \%$ were tried to determine the effect of purely resistive loads. As predicted by theory, the lower 3 db frequency was 45.000 MHz . Making the terminations inductive does indeed lower the center frequency.

The filter was designed using a purely resistive load. With the transformer impedances given, the center frequency was within 500 Hz of 45 MHz (usually high). When a 10 pf capacitor was included, the center frequency went to about 45001 kHz with a bandwidth near 10 kHz . This is where the present filter is centered. The effect of a shunt capacitor is to change the series equivalent load resistance and therefore change the primary resistance.

The voltage gain of the filter is about unity. However, measured coil impedances indicate about 1 db power loss per transformer so a 2 db power loss occurs.

The variable balancing capacitor is adjusted to give symmetrical - 30 db points which are typically $\pm 150 \mathrm{kHz}$. Too small a capacitance will give a null above 45 MHz while too large a capacity results in a null below 45 MHz . Another effect of this capacitor teing wrong is to allow leakage on the far out skirts. Typically a 35 db attenuation cannot be achieved on at least one skirt if this capacitor is mistuned. An outband attenuation of 50 db results near 2 MHz when properly tuned. The actual tuning of this balance capacitor, however, is not difficult and usually does not need retuning if other things are changed excluding the input transformer.

Temperature stability of the filter was also tested. These results are shown below.

| Temperature $\left({ }^{\circ} \mathrm{C}\right)$ | $\mathrm{F}_{\mathrm{o}}(\mathrm{kHz})$ |  | Lower $3 \mathrm{db}(\mathrm{kHz})$ |  |
| :---: | :---: | :---: | :---: | :---: |
| +25 | 45000.84 |  | 44995.96 |  |
| +80 | 45001.50 |  | 44997.00 |  |
| -40 | 45000.87 |  | 44998.00 |  |

Performance is severely degraded at $-40^{\circ} \mathrm{C}$ and is probably due to a changing transformer core permeability or loss factor or both. Time die not permit looking further into the cause.

### 2.4.6.4 Problem Areas

The primary problem of concern in this crystal filter is the temperature stability. Obviously the crystal source and/or load impedances are changing as a function of temperature. The ferrite cores are probably the cause and may not be usable at low temperatures when stable cre characteristics are needed. It may be possible to obtain a ferrite core which has a low temperature coefficient down to that temperature.

Some improvement can be made to the input transformer design. Presently the secondary windings are twisted loosely and wound bifilar. Because of the phase reversal connection, the capacity between the two windings affects the $R-X$ meter reading quite appreciably. The tightness with which the wires are twisted affects the $C_{p}$ reading. This problem might be alleviated by no twisting or crossing over of the two windings providing better repeatability. If this is done, the number of turns may have to be changed for correct center frequency to be achieved.

It is believed that the center frequency can be moved much closer to 45 MHz with a minimum amount of experimental testing by changing the number of transformer turns. Once the transformer inductances and turns ratios are determined, the center frequency and bandwidth will occur simultaneously.

The real space saving as well as problem-incurring device of this crystal filter is the ferrite transformer. Obtaining a temperature stable transformer is the ultimate requirement to build a crystal filter in the proposed circuit configuration. Evidence indicates that performance is quite repeatable depending only on correct transformer impedances. Presently these transformers are suitable at room temperature.
2.4.6.5 Quartz Crystal Item Requirement Specification (IRS)

## REQUIR EMENTS

SERIES RESONANT FREQUENCY, THIRD OVERTONE
$45.0 \mathrm{MHz}, \pm .0015 \%$ at $25^{\circ} \mathrm{C}$
$\pm .001 \%$ over range -30 to $+80^{\circ} \mathrm{C}$

MOTIONAL CAPACITANCE
$.00035 \pm .00005 \mathrm{pf}$

EQUIVALENT SERIES RESISTANCE

300 Maximum

Crystal is to be used in a single-pole filtei and spurious responses are impurtant.

## DESIGN GOALS

The following are considered design goals for the spurious responses when measured in a balanced half lattice.

| Deviation From | Spurious Level |
| :---: | :---: |
| $F_{o}$ | db Below $F_{o}$ Response |
| $0 \pm 50 \mathrm{kHz}$ | 40 |
| $\pm(50$ to 150$)$ | 25 |

## CONSTRUCTION

Crystal element shall be nounted at three points minimum. Electrical connections to the resonator made to pins 1 and 3 of T0-5 case. Case to be evacuated. Dirnensions of case as defined in JEDEC 12-E except flange dia. (D) to be .410 max.

SUPDLIER

McCoy Electronics Co.
Mt. Holly Springs, Pa, 17055
motorola inc.
Government Electrownic: Diviaion Aerospace Center FOCUHEMENT SFEIFTCHIOM


### 2.4.6.6 Crystal Filter Specifications

Exerpts of a crystal filter IRS used on a previous project are included in this section to provide an example of typical filter design requirements. Of special interest is the phase shift and amplitude symmetry requirements.


## ITEM REQUIREMENTS SHEET

$\because$
.1

3.3
3.4 INSULATION RESISTANCE: Not applicable.
3.5 RFFERENCE FREQUENCY: 12.250000 MHz .
3.6
3.7

POWER INSERTION LOSS ATH REFERENCE FREQUENCY (see figure 2) 3 db maximum.

PASSIAND CIIARACTERISTlCS: Over the temperature =inge, the filter shall meet the following requirements.


## PHASE CHARACTERISTICS

Phase Shift at Reference Frequency: The otiput signal shall lag the input signal by $251.5 \pm 5^{\circ}$ at $25 \pm 5^{\circ} \mathrm{C}$. The change in referencefrequency phase shift over the specified ambient operating temperature range from that at $25+5^{\circ} \mathrm{C}$ shall not exceed $10^{\circ}$.

## Outhand Phase:

At $30 \mathrm{k} \| \%$ from the reference frequency: $9{ }^{\circ}$ maximum from the referemed frequency phase shift at the corresponding temperature.

MOTOROLA INC.
Government Eleceronkes Olviaion Aerospace Center PROCUREMENT SPECIFICATION PIN P

REQUIREMENTS: Per MIL- F-183:7. Type FR 4SX $22 Y$ Y and this IRS. The electrical parameter specified for attenuation shall be measured using the Attenuator Substitution Method or approved equivalent.

QUALIFICATION: Listing, on the Ql, is not required.
TERMINALS: Four pin or hook type terminals shall be provided, and shall be capable of accommodating, three No. 22 AW $\cos$ stranded wire leads. Compression glass terminals shall be used for the "IN" and "OUT" terminals and the "Gand" terminals shall be connected to the case.

DIEIECTRIC WITHSTANDING VOITAGE: Not applicable.

## ITEM REQUIREMENTS SHEET

LIFE (Group C Test); 1000 hours at $85^{\circ} \mathrm{C}$. Reference frequency phase $25( \pm 5)^{\circ} \mathrm{C}$.

### 3.10 FILTER IMPEDANCES

3.10.i Driving Source: 50 ohms $\pm 10$ per cent.
3. 10.2 Load: 500 ohms $\pm 10$ per cent shunted by $10.0 \pm 1 \mathrm{pf}$.
3.11 VIBRATION: Phase modulation during vibration shall not exceed 1.0 degree at reference frequency.
3.11.1 Sinusoidal: MIL-STD-202, Method 204, Test Condition D, except 20 to $88 \mathrm{cps}, 0.25$ inch DA; 88 to $2000 \mathrm{cps}, 100 \mathrm{~g}$ 's.
3.11.2 Sinusoidal: MIL-STD-202, Method 204, Test Condition C, except 0 g's.
3.12

SHOCK
3.12.1 Shock: $10,000 \mathrm{~g}$ 's peak, half sine wave, 0.2 ms. . MIL-STD-750, Method 2016.
3.12.2 Shock: MIL-STD-202, Method 202, 50 g 's one shock in each direction in each plane.
3.13 WEICillT: 3.0 o\%. maximum.
3.14 MARKING: The source, identified per MIL-STD-456, the unique serial number, the part number, the vendor's identification number in parentheses, and the terminal identification shall be marked on the part per MIL-STD-130.
3.15 WORKMANSHIP: The requirements of Motorola Workmanship Standards shall apply to the assembly, internal and external.

$$
\text { shift measurements sinali be made at } 25,250,500 \text {, and } 1000 \text { hours at }
$$

QUALITY ASSURANCE PROVISIONS
4.1 QUALIFICATION INSPECTION: Not applicable.


The subsection of the Advanced S-Band Transponder Program final report describes the detector. The detector module performs the following functions:

1. Contains a 45 MHz crystal oscillator used for detector references.
2. Drives the synthesizer with a 22.5 MHz signal.
3. Provides narrowband phase detection for the phase locked loop.
4. Provides coherent amplitucie detection and output AGC voltage.
5. Provides wideband detection and ranging information output.
6. Provides phase adjustment between the three detectors, and.
7. Provides a signal present output.

The Detector block diagram is shown along with the predetection i-f block diagram in figure 2-54. The schematic of the detector module is included as figure 2-55.

### 2.5.1 Referen Oscillator and Divider

The 45 MHz reference oscillator is a common base Colpitts oscillator which uses a crystal in its fundamental series resonant mode as the feedback element. The temperature characteristics of the crystal determine the oscillator stability. Temperature compensation could be included but is felt unnecessary.

The buffer transistor, Q3, drives a digital $\div 2$ consisting of an MC1213flip flop. used because of its simplicity. This $\div$ © was pleced in the detector module to prevent transporting a high level $45 \mathrm{MI} \%$ signal to another module. This eliminates one source of possible coherent leakage. The MCi213 has a 15 ohm output impedance and delivers approximately - 5 dbm to the high impedance synthesizer load. However, one disadvantage of this device is its relatively large 125 mu power dissipation. The 22.5 MHz output square wave of the $\div 2$ drives the $\div 26$ frequency divider of the synthesizer.

Figure 2-54. Predetection I-F and Detector Block Diagram

### 2.5.2 Phase Detector

The three phase demodulators used in this module are identical. They are built using a ceramic substrate, leadless-inverted-device (LID), packaged hot carrier diodes, chip resistors, and miniature ferrite transformers mounted on a T0-5 header. The layout and schematic are given in figure 2-56. The first detectors built did not perform well due to a large unbalance. It was found that the diodes were damaged during their mounting process. After this was corrected, a typical isolation of 55 db was obtained, which is considered quite satisfactory. To obtain this amount of balance, selected quads of diodes are needed. This selection process is discussed in paragraph 2.5.7. The transformers are made on CF-118 Indiana General cores of type $H$ material. The windings consist of 21 turns \#40 wire wound trifilar. The high permeabiaty and loss factor of $H$ material should give a wideband low Q transfcrmer.

The phase detector is in the phase lock loop and provides an er ror voltage which corrects the VCXO to track the input frequency. The reference voltage obtained from the oscillator and limiting amplifier controls the conductance of each diode pair by switching them off at each alternice half cycle. For more detail on the detector operation, refer to TM \# CWT-135, Detector Module Design and Evaluation for Receiver, IDP 7689, by Ed Smoot.

The smaller of the two detector signals is obtained from the predetection i-f module after first being amplified by a feedback amplifier. The gain of this amplifier controls the phase detector gain which is $E_{p} \operatorname{Sin} \theta$. The value of $E_{p}\left(K_{d}\right)$ is presently near 1.0 volts. Only the dc component of the output is used so a low pass filter shunts to ground any high frequency leakage present. The dc amplification of the error voltage is contained in the vcxo module.

### 2.5.3 Coherent A nplitude Detector and AGC

The CAD is simply a phase detector which is phased $90^{\circ}$ from the loop phase detector just discussed. The reference drivers of all three detectors are identical and provide the larger switching signals to the demodulators. The signal input to 2-128



Figure 2-55. Detector Module, Advanced S-Band Transponder

the $C A D$ is obtained from the predetection $i-i$ module and a feedback amplifier. The fain of this detector is phased for $E_{p} \operatorname{Cos} \theta$ where ${\underset{p}{p}}$ is approximately 100 mv . The low gain in this channel is necessary in order for the amplifiers succeeding the crystal filter to handle noise 20 db higher than the signal without limiting.

A low pass filter follows the CAD output since only the de component is used. This dc error voltage is amplified by high gain operational amplifier A2 and buffered by Q15 as shown in figure 2-55. The AGC voltage is fed to the firsti-f amplifier and automatically keeps its output near -40 dbm . In case of no signal present, the phase detector output is near 0 volts, the noninverting input of $A 2$ is biased near +60 mv which saturates the output at +5 volts. This causes Q15 to turn off and the AGC output is positive which allows the first i-f to operate at maximum gain. if the loop is locked, however, a strong signal drives the $C A D$, and $A 2$ is driven negative on its output causing Q15 to conduct and transfer this negative voltage to the AGC output. This negative voltage will attenuate the signal in the first i-f causing a balanced closed loop condition to exist.

Before lock, Q16 in figure $2-55$ is turned off resulting in 0 volts at the signal present output. This turns off the wideband channel to conserve power and allows the ivcxo sweep circuitry to search for an incoming signal. After lock has been achieved, this signal present output is between -5.5 and -6 volts which squelches the vcxo sweep and turns the wideband channel on.

### 2.5.4 Wideband Detector

The wideband detector is used to demodulate the phase modulated ranging information on the input signal. The signal input is obtained from the predetection i-f limiters. A feedback amplifier, Q10, is used to raise the signal level to nearly 1 volt peak. This detector is phased the same as the loop phase detector giving an output equal to $\operatorname{Sin} \boldsymbol{\theta}$.

The wideband output drives a low pass filter with a cutoff frequency of 2.2 MHz . The output impedance of the preliminary cordwood phase detectors was measured to be 400 ohms which was used to design the singly terminated filter shown in
figure 2-55. The response is shown in figure 2-57. Later it was found that this filter would not work with the T0-5 detectors. The problem lies in the detector output impedance. The T0-5 detector had a 600 ohm output resistance and started to increase above 1.5 MHz . A redesigned filter worked satisfactorily but the exact shape near $2 \mathrm{MHz}_{\mathrm{z}}$ is not as calculated due to this changing impedance. It is believed that this is the reason for the flattening of the response in figure 2-57 also. The emitter follower, Q14, is used to provide a high impedance load to the filter and a low output impedance.

## 2. 5. 5 Phase Shifters

Variable phase shifters are included in all three reference drive circuits. Only two are ultimately necessary but three gives more adjustment range which is needed for breadboard work. The variable capacitors, C27, C 32 , and C 38 allow these adjustments. Approximately $90^{\circ}$ phase shift range is possible for each one. This range was found sufficient in the breadboard receiver. It was found necessary to isolate the phase shifters with an emitter follower to prevent interaction.

It has been noted that a dephasing can occur when the wideband channel is turned off or on by the signal present voltage. It was found that applying -6 volts to the signal present terminal with no signal input, caused the loop phase detector output to shift 60 mv or $3.5^{\circ}$. This effect could be due to differential loading on Q 4 of figure 2-55, or it might result from differing amounts of coherent leakage. Future modifications may include leaving the $W$ BD reference driver on at all times to eliminate this source of error.

### 2.5.6 Diode Matching Techniques

The phase detectors used in this receiver require a high degree of balance, or input-output isolation. This is achieved by using matched quads of diodes and matched resistors. Since it is very easy to obtain matched resistors when using integrated circuits, this section deals with selecting the diodes.


There are two ways to select the diodes for each phase detector matched quad. The most involved method is the ac test shown in figure 2-58. Each diode of a given lot is compared against a reference diode by observing the difference in the rectified voltage that is developed at points $A$ anc. $B$ due to the reference diode and the diode under test, respectively. The smaller the difference the better the match. This method would be difficult to implement when testing chips, mini-strips, or LIDS, however.

The second method has been used with excellent results and is a much easier test to perform. Each diode is merely probed for forward voltages versus forward current using an HP 3444A dc multi-function plug-in unit for an HP 3440A digital voltmeter. This method can be used with confidence on a high quality hot-carrier diode that has low junction capacity, but is not recommended beyond that.

The diode data of table $2-5$ is from an order of 30 HPA 2300 series hot-carier diodes in the LID configuration using method 2 . The forward voltage is checked at various levels of current. Particular interest is given to the diodes in the low current region to see if the voltage charge is close to the theoretical 60 mv per decade of current.

The latest data taken on the diodes that make up the quads for each of the detectors presently in use is shown in table 2-6.

When the first hybrid phase detectors were built, one or more diodes in each were found to be defective and it is suspected that they were damaged during the bonding and/or soldering process. Each step in the construction process must be carefully controlled with care given to the amount of heat applied when soldering the transformer leads to the header pins and when soldering the LIDs to the substrate. The melting point of the tin-lead solder used for the latter process is $180^{\circ} \mathrm{C}$ and an effort was made to keep the applied temperature at less than $200^{\circ} \mathrm{C}$.


Figure 2-58. AC Matching Technique
Table 2-5. Forward Voltage vs Forward Current

| Diode No. | 1 ma | $\underline{100 \mu \mathrm{a}}$ | $10 \mu \mathrm{a}$ | $1 \mu \mathrm{a}$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 390.2 | 313.8 | 249.8 | 187.7 |
| 2 | 334.2 | 260.1 | 195.0 | 134.3 |
| 3 | 345.8 | 270.9 | 204.1 | 144.6 |
| 4 | 347.6 | 272.2 | 208.2 | 146.8 |
| 5 | 348.5 | 273.6 | 209.8 | 148.3 |
| 6 | 340.6 | 266.1 | 202.0 | 140.9 |
| 7 | 334.8 | 260.9 | 197.1 | 136.0 |
| 8 | 358.1 | 280.2 | 215.5 | 153.7 |
| 9 | 328.1 | 254.9 | 191.5 | 130.5 |
| 10 | 332.6 | 258.7 | 195.2 | 134.0 |
| 11 | 336.5 | 263.1 | 199.4 | 137.9 |
| 12 | 344.8 | 266.9 | 202.8 | 141.5 |
| 13 | 338.3 | 267.7 | 204.3 | 142.8 |
| 14 | 354.7 | 281.2 | 217.3 | 155.7 |
| 15 | 342.4 | 267.4 | 200.6 | 129. |




Table 2-5. Forward Voltage vs Forward Current (cont)

| Diode No. | 1 ma | $100 \mu \mathrm{a}$ | $10 \mu \mathrm{a}$ | $1 \mu \mathrm{a}$ |
| :---: | :---: | :---: | :---: | :---: |
| 16 | 363.8 | 288.5 | 224.3 | 162. |
| 17 | 322.7 | 249.8 | 186.6 | 125.7 |
| 18 | 350.0 | 275.8 | 211.7 | 149.8 |
| 19 | 350.6 | 276.3 | 212.2 | 150.5 |
| 20 | 329.9 | 256.1 | 192.6 | 131.4 |
| 21 | 335.5 | 261.0 | 197.2 | 135.9 |
| 22 | 351.8 | 277.6 | 213.6 | 152.0 |
| 23 | 337.4 | 263.6 | 194.4 | 136.5 |
| 24 | 329.6 | 255.7 | 192.1 | 131.0 |
| 25 | 333.8 | 258.5 | 194.7 | 133.4 |
| 26 | 325.8 | 252.6 | 188.9 | 128.2 |
| 27 | 340.2 | 266.3 | 202.5 | 141.1 |
| 28 | 343.8 | 264.6 | 192.0 | 86.6 |
| 79 | 371.5 | 296.3 | 231.5 | 169.6 |

Table 2-6. Forward Voltage vs Forward Current

| T0-5 Can No. | 1 ma | $100 \mu \mathrm{a}$ | $10 \mu \mathrm{a}$ | $1 \mu \mathrm{a}$ |
| :---: | :---: | :---: | :---: | :---: |
| 6 | 342.8 | 267.7 | 202.6 | 141.1 |
|  | 344.0 | 269.2 | 204.6 | 143.1 |
|  | 343.6 | 268.5 | 203.0 | 141.4 |
|  | 346.3 | 269.4 | 205.0 | 142.2 |
| 8 | 356.8 | 282.7 | 219.3 | 157.6 |
|  | 351.4 | 277.4 | 214.1 | 152.6 |
|  | 355.0 | 279.0 | 215.5 | 153.6 |
|  | 352.8 | 277.3 | 213.5 | 151.7 |
| 5 | 338.5 | 263.9 | 201. 1 | 140.1 |
|  | 340.7 | 265.6 | 202.3 | 141.0 |
|  | 340.2 | 266.3 | 203.2 | 141.8 |
|  | 334.0 | 260.8 | 198.1 | 137.1 |

### 2.5.7 Packaging

The detector is probably the most critical portion of the whole receiver as far as packaging is concerned. Coherent leakage from the reference oscillator must not be present at the i-f module inputs at a level which will degrade performance. Equally critical is the layout within the detector module to make sure reference signals do not appear in the signal amplifiers. This would result in dc offsets at the detector outputs.

Extreme care was taken in the module layout to prevent harmful ground currents. The ground planes for input amplifiers and reference drivers are separate. This is possible due to the transformer coupling into the phase detectors. Each ground plane ties to the frame at only one point. This point is where the particular input or output exists. This technique seems to work well an only 2.5 mv detector offset is noted. The frame used is $3 \times 5 \times 6$ inches. It is anticipated that this can be reduced to $2 \times 4 \times .5$ inches if some hybrid circuitry is used. Prime circuits for hybrid adaptation are the oscillator, feedback amplifiers, and reference drivers.

Problems were encountered in shielding the module to prevent radiation to other modules. To keep the high level 45 MHz inside the detector clamped shields had to be used around the module. Using aluminum adhesive tape alone, was not adequate. This problem requires further investigation to determine the exact source of the radiation and a suitable shielded package.

### 2.6 LOCAL OSCILLATOR MODULE

The local oscillator module (LO) contains the phase lock loop vco, dc amplifier, sweep circuit for automatic acquisition, and part of the multiplier chain (X8). The circuitry used is quite conventional with no attempt at miniaturization. The schematic diagram is given in figure 2-59.

### 2.6.1 Voltage Controlled Crystal Oscillator (vcxo )

The oscillator is a common base Colpitts type with feedback provided by a series resonant fundamental mode crystal. The breadboard crystal frequency is 2-140
19.821 MHz . A series varicap is used to control the vco frequency from an amplified loop error voltage. The inductor in series with the varicap is used to bring the oscillator center frequency to the correct value. A zener diode regulated supply reverse biases the varicap. An r-c decoupling network prevents power supply noise from modulating the diode. A ceramic $1 \mu \mathrm{f}$ capacitor is used for the least capacitor noise.

The sensitivity of this vcxo is approximately $1.3 \mathrm{kH} \% /$ volt. Its characteristic is included in figure 2-60. The linearity could be improved with an inductor shunting the crystal but is not considered necessary due to the limited sweep range necessary.

### 2.6.2 Loop Filter

The loop filter determines the tracking and acquisition capabilities of a phase lock loop. For a desired threshold of -128 dbm , a loop noise bandwidth, $2 \mathrm{~B}_{\mathrm{LT}}$, of 1000 Hz was chosen. This gives a suppression factor, $\alpha_{\sim}$, of 43 assuming a 10 db noise figure. Letting the damping factor, $\zeta$, equal. 707 at threshold, $\mathrm{B}_{\mathrm{LT}}=$ $.53 \mathrm{~W}_{\mathrm{n}} . \operatorname{Now} \mathrm{W}_{\mathrm{n}}^{2}=\mathrm{KvKdM} \mathrm{\alpha} / \mathrm{T}_{1}$ and $\zeta^{2}=.25 \mathrm{~T}_{2} \mathrm{KvKdM} \mathrm{\alpha} / \mathrm{T}_{1}$ where $\mathrm{T}_{1}$ and $T_{2}$ are the filter time constants. From these equationr is an be seen that $\mathrm{T}_{1}=.281 \mathrm{Kv} \mathrm{KdM} \mathrm{\alpha /B} \mathrm{LT}^{2}$ and $\mathrm{T}_{2}=.75 / \mathrm{B}_{\mathrm{LT}} . \quad$ Also, $\mathrm{T}_{1}=\mathrm{R}_{1} \mathrm{C}$ and $\mathrm{T}_{2}=\mathrm{R}_{2} \mathrm{C}$ in figure 2-59. Choosing $C=1 \mu \mathrm{f}, \mathrm{R} 1=316 \mathrm{~K}$ and $\mathrm{R} 2=1600$ ohms. The nearest standard valu: resistors are used.

The operational amplifier provides high gain $(45,000)$ to dc which allows the loop phase detector output to contain a very low static phase error (spe) voltage. The spe test point allows monitoring of the phase error after dc amplification.

### 2.6.3 Automatic Acquisition

An automatic sweep circuit results when feedback is applied between the input and output of the loop filter which is then used as an integrator. A rectangular wave will appear at the feedback amplifier output. This waveform is integrated by the loop filter producing a ramp output. When the ramp voltage reaches a certain


Figure 2-60. 19.8 MHz VCXO Sensitivity
level, such that the feedback amplifier input passes through 0 volts, the amplifier output will swing to the opposite polarity and saturate due to positive feedback. The point at which this amplifier switches is fixed by R3 and R4 in figure 2-59.

A ratio of rise to fall time of 10 is obtained using R5 $=10$ R6 and shunting R 5 with a diode. When the feedback amplifier output is +5 volts, the current feeding the loop filter input is 5 volts divicied by $R 7$ and R8. This provides the ramp output a fast return to its negative peak which in turn switches the amplifier to -5 volts output. Now the diode is reversed biased and . 5 volt divided by R7 and R8 charges C1. This being $1 / 10$ th the previous current, the rise time will be 10 times slower than the fall time.

An FET switch is incorporated to disable the sweep under locked conditions. The squelch input is taken from the Signal Present output of the detector . A - 6 volt Signal Present turns the FET off while 0 volts indicates unlock and turns the switch on. The capacitor at the FET gate provides the desired delay time before disabling the sweep.

### 2.6.4 Multipliers

A X2 transistor stage is driven directly from the oscillator. A two pole filter selects the second harmonic of the collector current waveform. This 39.6 MHz signal is used as one synthesizer input. A current limiter stage is employed to deliver the required 0 dbm output. The required load is nominally 50 ohms.

An ouiput 8 times the vco frequency is needed to drive the X13 step recovery diode in the r-f head. Other requirements are 0 dbm power level, very low spurious outputs, and nominal 50 ohm output impedance. An acceptable alternative for the 50 c ' n output impedance is a 2 db 50 ohm pad . This is needed to drive the Class $C$ Amplifier in the r-f converter.

A X 4 transistor stage is driven from the X 2 output. A three pole singly terminated butterworth filter selects the 4th harmonic. This 159 MHz signal drive a current limiter to provide the required output power. The output stage reduces
spur levels with a 2 pole equally terminated butterworth filter. The measured output vswr is $1.5: 1$. No interface problems exist with the r-f head.

### 2.6.5 Packaging

At the present time, all circuits in this module are made from discrete components. Some miniaturization can be accomplished using hybrid techniques. The oscillator seems to be the only real target for this, however, since many narrow bandpass filters are needed which cannot be integrated practically while maintaining tunability. At any rate, the vcxo module should fit in a $2 \times 4 \times .5$ inch module compatible with the present mechanical concept.

## 2. 7 FREQUENCY SYNTHESIZER

### 2.7.1 Introduction

This subsection describes the digital frequency synthesizer designed for the breadboard system of the Advanced S-Band Transponder Study. The frequency synthesizer operates between the receiver and the transmitter to derive a coherent transmitter excitation from certain receiver output signals. During this study a complete transponder block diagram was conceived and a breadboard model of the complete system was constructed. The origiral receiver and synthesizer block diagram concepts are discussed in paragraph 2.3.

The feasibility of this cype frequency synthesizer was an especially important question because the feasibility of the complete receiver concept was strongly dependent on it. A breadboard model of the frequency synthesizer has been constructed and tested in several ways. Extensive testing has been done to determine the severity of the phase noise in the output and the susceptibility to extraneous modulation by power supply ripple and noise.

### 2.7.2 Conclusions and Recommendations

The major conclusion reached in this study is that the digital synthesizer designed and tested in this program can operate satisfactorily to perform the intended function. There are yet some unanswered questions regarding phase
noise, but the breadboard model operated with an output phase noise equivalent to about $2.5^{\circ}$ rms. This phase noise was measured using an Apollo Block II transmitter with the synthesizer and measuring the output noise modulation in the B'ock II STE receiver using the $21 \mathrm{~Hz} 2 \mathrm{~B}_{\mathrm{L}}$ bandwidth.

The most significant problems are (1) the sensitivity of the digital circuits to power supply noise and ripple, and (2) the rather large power consumption of the digital circuits.

To continue development of this concept in coherent transponders, it is recommended that further work be done to determine the best way of minimizing the sensitivity to interference from power lines and strong magnetic and electric fields. More study is also needed to determine the bandwidth and stability requirements of the 40.4 MHz bandpass filter. It was not possible with the time and manpower available in this study to determine the ultimate limitation of phase noise on the output.

Also, packaging of the flat-pack IC's is not really optimized. This is a type of circuit which must use both IC and discrete components, and in such cases, the flat-pack style package is little better than the T0-5 can. The really attractive concept is to separate the digital circuitry into three groups of IC's, procure the IC's as chips, and put them in T0-8 packager with about 7 chips per package. This technique undoubtedly offers significant improvements in size, power consumption and higher frequency capability. Its cost, of course, is a little higher (at least the R\&D cost).

This type of synthesizer is readily adaptable to other transponder ratios and only minor changes are required to convert the design to a new ratio. For detailed discussion on this matter, see paragraph 2.3.

## 2. 7. 3 Summary of Results

The following data was measured on the breadboard frequency synthesizer. It represents typical measurements made under laboratory ambient conditions.

1. Power Consumption

Mixer and divide by 26 module .92 watt
Detector, Divide by 17 and divide by
15 module
1.7 watts

Synthesizer Output Oscillator . 15 watt
2. Output Noise ( B $_{\mathrm{L}}=21 \mathrm{~Hz}$, STE Receiver)
2. $5^{\circ} \mathrm{rms}$ at S -band
3. Output tracking or lock-in range
$\pm 12 \mathrm{kH}<\mathrm{minimum}$
4. Output Power Level (7.5F1)
$+1.5 \mathrm{dbm}$
5. Spurious signals on 7.5 Fl output

| Frequency | 0 (ref) |
| :--- | :---: |
| 7.5 Fl | -55 |
| $7.5 \mathrm{Fl} / 4$ | -44 |
| $7.5 \mathrm{Fl} / 2$ | -72 |
| $7.5 \mathrm{Fl}(3 / 4)$ | -65 |
| $7.5 \mathrm{Fl}(5 / 4)$ | -55 |
| $7.5 \mathrm{Fl}(3 / 2)$ | -64 |

6. Spurious emissions from input terminals

F2/2 terminal: -53 dbm at $39.6 \mathrm{MHz}\left(\frac{17 \mathrm{Fl}}{4}-\frac{\mathrm{F} 2}{52}\right)$, others $<-70 \mathrm{dbm}$ $\frac{17 \mathrm{Fl}}{4}-\frac{\mathrm{F} 2}{52}$ terminal: all $<-70 \mathrm{dbm}$
7. Power line conducted interference

Signal in Microvolts
-10 vdc (phase

| Approximate Frequency (MHz) | $\frac{-6 \mathrm{Vdc}}{8.0} \quad \frac{\text { detector power supply) }}{50}$ |
| :---: | :---: | :---: |
| 12.0 | 230 |

Approximate Frequency ( MHz ) -6 Vdc detector power supply)
16.630

30
19.0

30
30
36.0(15F1/4)
45.0 (F2)

25
54.0(45Fl/8)
$72.0(7.5 \mathrm{Fl})$
30
108.0(45Fl/4)

30

All others < $25 \mu \mathrm{v}$
8. Output phase locked loop 3 db bandwidth: 2100 Hz
9. Acquisition time (average of 10 tries): 7 milliseconds

### 2.7.4 Description of Breadboard Synthesizer

### 2.7.4.1 Functional Requirements

The frequency synthesizer is required to accept two input signals from the receiver and from these signals generate an output to provide coherent excitation to the transmitter. The receiver, synthesizer, and transmitter are the major elements of the Advanced S-Band Transponder. The synthesizer inputs, as can be seen in the block diagram of figure 2-61 are

$$
\frac{17 F 1}{4}-\frac{F 2}{52} \text { and } \frac{F 2}{2} .
$$

Fl is, by definition, the received r-f carrier frequency divided by $221 . \quad$ F2 is the exact receiver i-f frequency, nominally 45.0 MHz . By study of the block diagram it will be seen that the synthesizer processes and combines the input signals in such a way as to generate an output signal at 7.5 Fl . The 7.5 Fl output is then used to drive the associated transmitter which includes a X32 frequency multiplication. Since the received signal is an exact harmonic of Fl, the transmitter output is then coherent with the received signal. The Transmit/Receive ratio is 240/221.


Figure 2-61. Frequency Synthesizer Block Diagram

The frequency synthesizer used in this application has in some cases been referred to as a synchronizer because it serves to synchronize the transmitter with the receiver.

The schematic diagram of the frequency synthesizer mixer and phase detector modules is shown in figure 2-62. It can be seen that the circuitry is almost entirely digital. It uses a total of 22 monolithic int?grated circuits. The Synthesizer Output oscillator uses essentially discrete components. No attempt was made in this program to utilize IC techniques in the output oscillator. It is presumed that some simplification could reasonably be made in the circuitry so that in an engineering model, it could be conveniently putin a $2 \times 4 \times .5$ inch module. Such a design would probably use some hybrid circuitry. The circuitry used in the output oscillator module can be considered somewhat as test equipment needed to test the synthesizer.

### 2.7.4.2 Digital Circuits

The digital circuits are constructed of Motorola MECL II monolithic integrated circuits. The basic gate of this family has a $4,0 \mathrm{~ns}$ propagation delay. The MCl213 J-K flip-flop is the key device for use in frequency dividers. It is specified for operation up to at least 70 MHz . A higher power series is also available (MECL III) in which the basic gate delay is 2 ns , the $\mathrm{J}-\mathrm{K}$ flip-flop has a maximum speed of 120 MHz , and the power dissipation is doubled.

No attempt is made here to describe the theory of the frequency dividers used in the circuit. A review of the MECL II data sheets, included in paragraph 2.7.6, should be sufficient to guide the reader to an understanding of the circuits to any depth desired.

The frequency dividers a:e "clocked" rather than "ripple-through" type. This type of design generally requires more components, but almost completely eliminates the accumulation of phase jitter in passing through the counter.

The balanced mixer consists of two NOR gates driven in push-pcill. This provides an excellent. simple, small, wideband mixer. Of course, the output is not linear with respect to either input when the normal level signals are used. The output signal was measured to have approximately 27 db attenuation of both input signals with respect to either output sideband.

In the original concept of the synthesizer it was planned to use two balanced mixers of this type, with appropriate phasing, to generate the desired output sideband witn little or no filtering. This was referred to as a digital converter. The digital converter was testec and it worked--somewhat. The unwanted sideband and the carrier were suppressed by 25 to 30 db as anticipated, but other spurious were not. The higher order products were suppressed on the wrong side.

The following tabulation shows what happened.

| $f_{1}+f_{2}$ | enhanced as desired |
| :--- | :--- |
| $f_{1}-f_{2}$ | suppressed as desired |
| $3 f_{1}-3 f_{2}$ | enhanced (surprise) |
| $3 f_{1}+3 f_{2}$ | suppressed (surprise, but okay) |
| $5 f_{1}-5 f_{2}$ | suppressed |
| $5 f_{1}+5 f_{2}$ | enhanced |

After observing such conditions on the spectrum analyzer, it took only a brief look at the trigonometric expansion to see that this could have been predicted. Having gone this far, it was interesting to put the signal through the divide-by- 17 circuit and observe the output. The output in this case was a disastrous noise spectrum. The noise peaked as expected at $\left(f_{1}+f_{2}\right) / 17$, and was at least $10 \%$ wide at the 3 db points. Figure 2-63 presents a rough idea of the results.

After seeing the results shown in figure 2-63, the reader will readily recognize that this is inadequate performance. However, before dismissing the technique completely it is interesting to contemplate the reasons for the extremely noisy



output. Certainly, a phase modulated signal could be put through the divider and no measurable degradation in $S / N$ ratio would be observed. The problem is that the summer output contains much $a-m$. If digital devices had idealized off-on type outputs, with zero rise and fall time, then no a-m could exist, and only pm would be present. In such a case, the output $S / N$ would not be degraded. However, such a condition is not obtainable and the existing $a-m$ on the divider input is very sever.

In this program, it was conciuded that the $2-m$ could be reduced to an acceptable value only by extensive filteriag and iiniting. Then, it was obvious that a simple balanced mixer and a three pole filter would be a big improvement. Once the decision is made to include filter components, there is nr longer any need for the added complexity of the two-phase mixer.

### 2.7.4.3 Bandpass Filter

The final circuit then, as shown on the schematic (figure 2-62) consists of the balanced mixer ( 2 NOR gates) and the three pole filter. The three pole filter is a rather narrow bandpass filter, being only about $1.5 \%$ wide at the 3 db points. Figure 2-64 shows the output spectrum of the mixer which drives the filter. Figures 2-65 and 2-66 show the measured frequency response and the output spectrum of the three pole filter.

It will be recognized that the output signal from the filter will contain some $a-m$. This is a normal condition to consider and further investigation of this is important. It is possible that detuning in this filter could be a serious limitation on the ultimate purity of the output signal because the a-m components in the output give rise to noise in the digital divider. Further investigation of this possibility is recommended as very important. It may, for example, be necessary to use a different type of filter or an ultra-stable design.

### 2.7.4.4 Synthesizer Output Oscillator

The voltage controlled oscillator and transistor frequency doublers are contained in a separate module referred to as the synthesizer output oscillator (SOO).


Vertical: $10 \mathrm{db} / \mathrm{cm}$ Horizontal: $\quad 3 \mathrm{MHz} / \mathrm{cm}$ 100 kHz bandwic ${ }^{1}$

Vertical: $10 \mathrm{ab} / \mathrm{cm}$ Horizont 1 : ; $0 \mathrm{MHz} / \mathrm{cm}$ 100 kHz bandwidth





Vertical: $10 \mathrm{db} / \mathrm{cm}$ Horizontal: $1 \mathrm{WHz} / \mathrm{cm}$

10 kHz bandwidth

Figure 2-66. $17 \mathrm{Fl} / 4 \mathrm{Fiiter}$ Output Spectrum
merts
1.
.


Figure 2-67. Syntha:ize
Transt d

67. Synthesizer Output Oscillator Module, Advanced S-Band Traissponder, Project $3+33$

A schematic of this module is shown in figure 2-67. The oscillator is similar to the receiver vexo. The control voltage is obtained from the digital phase detector discussed in the following paragraph. All discrete components are used in the SOO as no attempt was made at miniaturization. This module would possibly be contained as part of the transmitter in production systems since it contains the oscillator needed for excitation in the non-coherent mode. The toggle switch used to select coherent or non-coherent mode could be replaced by an electronic switch with a dc control voltage. The frequency of the oscillator is $7.5 \mathrm{Fl} / 4$. A higher frequency oscillator, 7.5 Fl , was originally considered. However, a fifth overtone crystal is very "stiff" and it is inpractical to obtain the required lock range. Therefore, the more practical design uses a fundamental mode crystal oscillator to provide adequate lock-in range.

The first doubler and buffer amplifier provide the $7.5 \mathrm{Fl} / 2$ phase lock loop feedback signal. Another X 2 is required to provide the 7.5 Fl transmitter drive of +1.5 dbm . The $7.5 \mathrm{Fl} / 2$ power output is -.5 dbm into a 50 ohm load. These two outputs have no spurious signals present greater than -50 dbm except the harmonics.

The vcxo sensitivity is approximately $1 \mathrm{kHz} /$ volt measured at the test terminal. A dc amplifier is required to give the needed loop gain. Figure 2-68 shows the vcxo frequency deviation characteristics. Assuming the vcxo control voltage is allowed to swing between $\pm 4$ volts, the capture range referred to the 39 MHz synthesizer input is near $\underset{-}{ } 6 \mathrm{kHz}$ which is more than eufficient when considering the receiver vcxo sweep range involved.

### 2.7.4.5 Phase Lock Loop

The output circuit of the synthesizer can be considered to be a digital frequency multiplier which multipiies $\operatorname{Fl/4}$ by 30 to provide an output at 7.5 Fl . The multiplication is achieved by using a divide-by 15 circuit in the feedback loop of a phase locked oscillator. Figure 2-61 shows the operation of this loop rather clearly. The $7.5 \mathrm{Fl} / 2$ signal is divided by 15 and compared with the output from the divideby 17 circuit, using a digital phase detector. The digital phase detector is a

flip-flop which is triggered by the leading edges of the two signals being compared. The input frequency at the $r^{\prime}$ - se detector is Fl/4.

The operation of the dif: e detector can be easily understood by refering to the timing diagrams in $f_{1}, \quad$-69. Figure $2-69(a)$ is a typical input to the $\bar{J}$ input and 2-69(b) is the $\bar{K}$ input to the flip flop. Propagation delays, rise times, and fall times are not depicted. The non-inverted output, $Q$, is shown in figure 2-69(c) for non-coherent input signals. As can be seen the output pulse width is proportional to the phase shift between the two input frequencies. Filtering the carrier frequency from the output will result in a ic component proportional to the phase shift between the two coherent input signals. This digital phase detector has a linear range of $320^{\circ}$ with a . 9 volt peak-to-peak characteristics centered at -1.2 volts dc.

Figure 2-69(d) shows the detector characteristic obtained at the low par filter output when the two input signals are noncoherent; the sawtooth frequency being the difference frequency. A problem occurred before using Al6 of figure 2-62 as an inverter. The negative goinf transition of the filtered detector output (figure 2-69 (d)) had a peculiar breakup. The exact cause is obscure, but it is related to pulse width and shape. With the inverter in place, only a slight and probably insignificant step is present.

The loop filter is an LC low pass filter whose poles do not appreciably affect the loop characteristics other than reducing high frequency noise at the vcxo input. The closed loop response is then a simple one pole filter. The bandwidth of the loop is determined by the loop gain constants. The cutoff frequency equals $2 \mathrm{~K}_{\mathrm{d}} \mathrm{K}_{\mathrm{v}} \mathrm{K}_{\mathrm{a}} / 15$ where $K_{d}$ is the detector gain ( $\cong 1 / 2 \pi$ volt $\left./ \mathrm{rad}\right), K_{v}$ is the vcxo gain ( $\cong 6280 \mathrm{rad} /$ $\mathrm{sec} / \mathrm{volt}$ ), and $\mathrm{K}_{\mathrm{a}}$ is the dc amplifier gain. Using a dc amplifier gain of 100 , the 3 db loop bandwidth should be 2200 Hz . This was chosen as a nominal value such that its influence on the overall receiver narrow band phase response is negligible. The question arose later as to why this bandwidth cannot be reduced significantly. This would provide much better filtering of the coherent output signal while the low

frequency modulation information is not used anyway. Figure 2-70 shows the measured $\mathrm{H}(\mathrm{s})$ response for the closed loop. The measured $\mathbf{3 ~ d b}$ bandwidth of 2100 Hz agrees well with the calculated value. The second curve shown in figure 2-7C is the loop response with the dc amplifier gain reduced to 10 . The bandwidth is reduced almost by a factor of 10 as predicted.

Reducing the loop banduridih involves reducing loop gain. The easiest adjustment here is the dc amplifier gain. It must be determined what effect this low gain has on the synthesizer lock-in range. If the receiver vcxs sweeps the range $\pm 1 \mathbf{k H z}$ at 19.8 MHz , the synthesizer vcxo must cover the range, $\pm 1 \mathrm{kHz}(17.9 / 19.8)= \pm 900$ Hz centered at 17.9 MHz . This wili require $\pm 1$ volt to shift the vcxo. Since the phase detector range is $\pm .5$ volt, a dc ginn of at least 2 is required. This means a loop bandwidth of 44 Hz could be used.

It is interesting to note the dynamic phase error range which this phase lock loop will tolerate and still remain linear. The phase error for a ramp frequency input is $\Delta \omega / K^{5}$ where $K=K_{a} \cdot K_{v} \cdot K_{d}$. Since a divider is used before detection, the input phase error can be 17 times that normally tolerable. Also, the sawtooth phase detector has a linear range of almost $2 \pi$ radians which is twice that of a sine wave detector. Therefore, 34 times more phase error can be present at the synthesizer input than could normally be tolerated without dividers. Assuming $\Delta \omega=2 \pi(4000) \mathrm{rad} / \mathrm{sec}$ preceding the divider, the minimum loop gain needed is $235 \mathrm{sec}^{-1}$. The chosen loop gain is $1.33 \times 10^{4} \mathrm{sec}^{-1}$. With this loop gain the maximum phase error will be . 11 radian or $6.3^{\circ}$. Clearly, the synthesizer is no limitation on receiver acquisition.

The reader will note that there are other means of performing the Fl/4 to 7. 5 Fl multiplication which might possibly have advantages over the method used. It is agreed that such is the case, and some consideration should be given to other methods. In fact, further investigation of this part of the problem could probably lead to several improvements for specific design goals.



Figure 2-71. Phase Noise Test Setup


Figure 2-72. 45 MHz Test Crystal Oscillator and ${ }^{\prime}+2$


Figure 2-73. 19.8 MHz Xtal Oscillator and X2

It is generally recognized that a phase lock multiplier may be made by comparing the fundamental frequency and the desired harmonic directly in the phase detector. In this case, the divider could be eliminated by application of this technique. (Such a multiplier in earlier days has been called an "Impulse Governed Oscillator", abbreviated IGO.) This technique was considered here, and no doubt would work to some extent. It was not pursued, however, for the following reasons:

1. Phase noise was potentially a serious limitation, and it was felt that the IGO might be worse in this respect.
2. Since the IC divider is so simple and reliable, it is questionable that the IGO would be simpler, even though it would almost certainly consume less power. Additional filter requirements and higher dc gain with more restrictions of stability and bandwidth apply to the IGO system.

### 2.7.4.6 Noise Tests

The digital circuits involved in the synthesizer were found to be particularly susceptible to audio interference on the power lines. It was found that most sensitivity was due to the phase detector which, at the time of this test, was not fed by a separate regulated power supply as shown in figure 2-62. The test setup used for measurement of phase noise is shown in figure 2-71. Only a Block II transmitter was available which requires 8 Fl coherent drive instead of 7.5 Fl so a few minor modifications had to be made in the synthesizer. The vexo used the fifth overtone 8 Fl crystal and the divide by 15 is changed to divide by 32 . This divider change is simple in that a single divide by 2 flip-flop was added along with one wire change to make the divide by 15 a divide by 16.

Typical data at 100 Hz interference frequency shows $3.8^{\circ} \mathrm{rms}$ noise at S -band for 17 mv modulating the -6 V power supply while the phase detector is fed from a separate unmodulated supply. The receiver noise bandwidth, $2 \mathrm{~B}_{\mathrm{L}}$, is 21 Hz . Modulation of .6 mv applied to only the phase detector supply causes $20^{\circ}$ phase noise. This indicates the need for a low frequency filtering of the phase detector supply. Phase noise without modulation is $\cong 2.5^{\circ} \mathrm{rms}$.

The series regulator shown in figure 2-62 was incorporated to supply the phase detector flip-flop from a well filtered supply. A field effect constant current diode is used to bias the zener diode. This technique allows an improvement of $100: 1$ or better in sensitivity due to the high dynamic impedance of the current regulator diode.

With the synthesizer corresponding exactly to the schematic in figure 2-62, the phase noise was measured while modulating the power lines again with a 21 Hz STE receiver bandwidth. For this test, the mating transmitter was available so a 7. 5 Fl drive could be used.

With modulation on the -6 V line, a level of 100 millivolts caused $21^{\circ}$ phase noise. Applying the 100 Hz signal to the -10 volt line (phase detector), a level of 125 mv resulted in $5^{\circ}$ phase noise at S -band. The residual noise level is $4^{\circ} \mathrm{rms}$. This is clearly an improvement over the previous test results. The previous tests on the -6 V line incorporated extensive audio filtering and explains, along with the modulation levels, why the noise previously was only $3.8^{\circ}$. This does mean that audio filtering is required which is not presently being used.

The phase noise reading on the STE receiver with a $400 \mathrm{~Hz} 2 \mathrm{~B}_{\mathrm{L}}$ is $3.0^{\circ}$ compared to $4^{\circ}$ with the 21 Hz bandwidth. Also, the phase noise without the test transponder is $2.5^{\circ} \mathrm{rms}$ with 21 Hz bandwidth. These results indicate that about $1.5^{\circ}$ rms phase noise is due to the transponder and consists mainly of components abcve 200 Hz . These higher frequency components of noise are probably due to the synthesizer. It is anticipated that phase noise can be reduced to a level which will allow satisfactory transponder operation under all typical test conditions.

### 2.7.4.7 Packaging

A choice had to be made as to whether flat pack IC's or T0-5 cans were to be used based on which occupied less space. It turns out that there is little difference when discrete components also have to be added. It was decided to lay out the $2^{\prime \prime}$ x 4" printed wiring board so as to mount IC's on both sides with interconnections
made using plated through holes. Flat packs were chosen to give at least one side a low profile with discrete components mounted on one side only.

### 2.7.5 Special Test Circuits

The synthesizer inputs from the receiver come from the vcxo and Reference Oscillator circuits. These signals are contained in two separate modules. Since these modules were not available throughout the synthesizer development, special test boxes were built to supply these two needed signals at their exact frequencies. This eliminates the need for two bulky signal generators whose frequencies would have to be continually monitored.

Figure 2-72 shows the F2/2 generator which consists of a 45 MHz oscillator and a digital divide-by-two. This circuitry is similar to that actually used in the detector-reference generator module of this receiver. Figure 2-73 is the schematic of a crystal oscillator at 19.8 MHz which is the receiver vcxo center frequency. Following the oscillator is a X 2 multiplier which gives the required nominal 17F1/4-F2/52.

### 2.7.6 Digital Divider Phase Noise Investigation

### 2.7.6.1 Introduction

For various reasons, it may be desirable to incorporate one or more digital frequency dividers into the frequency synthesizing system of phase locked transponders. Consequently it is important to determine whether such a divider can be used without significant degradation of the phase noise in the system. This section describes an experiment which was performed in order to evaluate the digital divider in such an application.

The method used to evaluate the noise contribution of the divider is illustrated in the block diagrams of figures 2-74 and 2-75. The dashed line of figure 2-74 represents the electrical configuration for the first part of the test. In this step, the phase noise from the SGLS receiver vco module is measured and is used as a reference reading. The solid line connections represent the second half of the test.

Here the frequency divider in question is included between the SGLS vco and the phase noise test fixture (PNTF). This noise measurement can then be compared with the results of part one to determine whether or not the noise contribution of the frequency divider is significant. Figure 2-75 shows a block diagram of the PNTF.


Figure 2-74. Divider Phase Noise Test Setup


6704-23

Figure 2-75. Phase Noise Test Fixture

### 2.7.6.2 Conclusion

The digital frequency divider can be used as described in the introduction with no significant degradation of the system phase noise.

### 2.7.6.3 Results

Table 2-7. Part One: Dashed Line Configuration of figure 2-74

| Test Condition | Total rms Noise Voltage |
| :---: | :---: |
| 1. SGIS vco Connected directly to the Phase Noise Test Fixture <br> 2. $2 \mathrm{~B}_{\mathrm{L}}$ bandwidth set to 42 Hz position on the PNTF loop filter | 20 mv |

Table 2-8. Part Two: Solid Line Configuration of figure 2-74

|  | rms Noise Voltage |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Frequency Components |  |  |  |
| Test No. Test Conditions | Total | 60 | 120 | 180 | 300 |
| 1. System bandwidth $=1560 \mathrm{~Hz}$ <br> I. 2. ${ }^{2 B}{ }_{L} B W$ of $P N T F=42 \mathrm{~Hz}$ <br> 3. Bench power supplies <br> 4. Using vexo | 120 mv | 80 mv | 15 mv | 80 mv | 30 mv |
| II. 1. Same as above. except that a battery is used for the pulse amplifier | 25 mv | 10 mv | 1.5 mv | 6.5 mv | . 1 mv |
| III. 1. Same as I, except that both the pulse amplifier and the divider use a battery | 20 mv | 4 mv | 1.5 mv | 3.5 mv |  |
| $\begin{aligned} & \text { IV. 1. Same as } \mathrm{M} \text {, except using } \\ & \\ & \text { LC vco and bandwidth = } \\ & 975 \mathrm{~Hz} \end{aligned}$ | 20 mv | 5 mv |  | 3.0 mv | 2.5 mv |

## Test Equipment Used

1. $\mathrm{B} \& \mathrm{~K} \mathbf{2 4 0 9} \mathrm{VTVM}$ (True rms voltmeter)
2. HP 302A Wave Analyzer
3. Tektronix 541 Scope
4. SGLS Fiase Noise Test Fixture (S/N 01-21341L)
2.7.6.4 Circuit Descriptions

Frequency Divider
The divide-by- 82 circuits of figure $2-74$ is comprised of a divide-by-two circuit followed by a divide-by-41 circuit.

The divide-by-two is simply a MECL MC1027 JK flip flop.
Divide-by-41
The circuit diagram of figure 2-76 shows the configuration used, including the feedback function. Also shown is the method used to provide a synchronous clock to all six stages. The configuration for this type of divider or counter is to have each stage driven from each of the preceding stages in addition to the synchronous clock. From this it is evident that the fifth and sixth stages would require five and six inputs, respectively. However, the flip flops used have only four $\overline{\bar{j}}$ and four $\bar{K}$ inputs which provide a maximum of four clocked inputs per stage (i.e., $\bar{J}$ tied to $\bar{K})$. By "or"ing the outputs of the first three stages, as shown in figure 2-74, this problem is overcome.

The circuit counts until the $Q$ output of each stage is zero. This state is detected by the six input NOR gate (MC 1001) at which time the NOR output goes to the logic 1 state. This output is then applied to the $\bar{J}$ inputs of stages B, D, E and $F$ to inhibit their change of state. This effectively jumps the counter ahead by 23 states resulting in a 41 counter $(64-23=41)$.


Figure 2-76. Divide-by-41 Circuit Diagram
The maximum frequency to which the divide-by-41 circuit will operate is 50 MHz at this time. The primary limiting factor is the accumulated propagation delay. The propagation delay of both the MC1001 and the MC1027 is four to six nanoseconds. Since the flip flops are synchronously clocked only one delay time is contributed by them and the six-input nor gate of the feedback function adds another. The delay could be as mcuh as 12 ns not including effects of circuit layout (i.e. lead length and stray capacitance). One further factor adds approximately 5 ns and that is the frequency limitation of 100 MHz for the $\mathrm{MCl027}$. This means that there is approximately 5 ns delay in the input circuit of the $J-K$ flip flop before it can respond to a data change at its inputs. The total time of the delays and the frequency limitation approaches the period oí a 50 MHz input signal.

## Digital Phase Detector

The phase detector of figure 2-7.t is a digital type employing an MC1027 JK flipflop. The $\bar{A}$ output of one of the divide-by- 82 circuits is fed to the $\bar{J}$ input of the phase detector while the $\bar{A}$ output of the other divider of figure 2-74 is fed to the $\bar{K}$ input. The output is a square wave, the duty cycle (and therefore the dc valve) of which is a function of the relative phase of the two input signals. A pulse amplifier follows the phase detector. Its function is to amplify and limit the phase detector output, thus eliminating any ripple voltage. This amplifier is followed by a filter which provides the dc voltage to the vco.

### 2.7.6.5 Loop Gain and Bandwidth

## VCXO Circuit

The gain of the phase detector and pulse arnplifier is

$$
\mathrm{K}_{\emptyset}=\frac{5 \mathrm{~V}}{2 \pi \mathrm{rad}}=\frac{5 \mathrm{~V}}{\mathrm{~Hz}}
$$

The vcxo gain is

$$
\mathrm{K}_{\mathrm{vcxo}}=400 \mathrm{~Hz} / \mathrm{V}
$$

A (X4) multiplier in the vcxo, the divider and a de amplifier introduces a factor of $\frac{4 \times 100}{82}$.

$$
\mathrm{K}_{\mathrm{dc}}=\left(\frac{400 \mathrm{~Hz}}{\mathrm{~V}}\right)\left(\frac{5 \mathrm{~V}}{\mathrm{~Hz}}\right)\left(\frac{4 \mathrm{X} 100}{82}\right)=9750
$$

The loop frequency response drops at a rate of $6 \mathrm{db} /$ oct. Therefore, unity gain occurs at $\omega=9750$ or $f=\begin{gathered}9750 \\ 2 \pi\end{gathered}=1560 \mathrm{~Hz}$.

L-C VCO Circuit

$$
\begin{aligned}
& \mathrm{K}_{1-\mathrm{c}-\mathrm{vco}}=100 \frac{\mathrm{kHz}}{\mathrm{~V}} \\
& \mathrm{~K}_{\mathrm{dc}}=\left(100 \frac{\mathrm{kHz}}{\mathrm{~V}}\right)\left(\frac{5 \mathrm{~V}}{\mathrm{~Hz}}\right)\left(\frac{1}{82}\right)=6,100
\end{aligned}
$$

The use of an MCl 023 high speed gate will be investigated since its delay is typically half that of the MC1001. Also, the frequency limitation described above is the reason the divide-by-two precedes the divide-by-4l circuits.

## Phase Noise in the Frequency Divider

Phase noise results from a random variation in the position of the leading edge of the divider's output pulse. This variation in the pulse position is due to noise voltage which causes the output level of the pulse to vary. The amount of ripple that can be tolerated is calculated below.

Assuming that the phase noise contribution at 2 GHz , due to the frequency divider, is to be $\leq 1^{\circ}$ rms, then at 1 MHz it must be $\leq .0005$ degrees.

Now, assuming the output of the divide-by- 82 is 1 MHz , the period is then $1 \mu \mathrm{sec}$. Figure 2-77 shows the approximate shape of the divider output pulse with the associated slope of $\frac{.2 \mathrm{~V}}{\mathrm{nsec}}$. At 1 MHz , the time variation of the leading edge of the pulse that would correspond to .0005 degrees would be

$$
\frac{10^{-6} \mathrm{sec}}{360 \mathrm{deg}} \times .0005 \mathrm{deg}=1.4 \times 10^{-12} \mathrm{sec}=.0014 \mathrm{nsec}
$$

For a slope of $\frac{.2 \mathrm{~V}}{\mathrm{nsec}}$ it would require $\frac{.2 \mathrm{~V}}{\mathrm{nsec}} \approx .0014 \mathrm{nsec}=28 \mu \mathrm{v}$ peak noise to cause approximately . 0005 degrees of phase modulation at the divider output.


Figure 2-77. Divider Output Pulse


SENSITIVITY $=.05 \mathrm{~V} / \mathrm{cm}$ TIME $=50 \mathrm{MS} / \mathrm{cm}$

Figure 2-78. $\phi$ Det Output with Feference Signal Only


SENSITIVITY $=.05 \mathrm{~V} / \mathrm{cm}$ TIME $=50 \mathrm{MS} / \mathrm{cm}$

Figure 2-79. $\phi$ Det Output with Crystal VCO in Loop


SENSITIVITY $=.05 \mathrm{~V} / \mathrm{cm}$
TIME $=\mathbf{5 0} \mathrm{MS} / \mathrm{cm}$

Figure 2-80. $\phi$ Det Output Using LC VCO in Loop

$$
f=\frac{6100}{6.28}=975 \mathrm{~Hz}
$$

A comparison of the noise voltage can be made at the noise output of the phase noise test fixture for the following test conditions:

1. Reference oscillator only.
2. Divider included and a vcxo in the phase locked loop of figure 2-74.
3. Same as 2 except voxo replaced by an $1-\mathrm{c}$ vco.

Conditions 1, 2, and 3 can be seen in figures 2-78, 2-79, and 2-80, respectively. These waveforms were photographed from an oscilloscope.

Although the amplitude and characteristics of the basic noise waveform is very similar in the three figures, the higher frequency noise superimposed on the waveforms of figures 2-79 and 2-80 is believed to be the $60,120,180$, and 300 Hz components measured and recorded in table 2-8 that were not detected in table 2-7.

The correlation between measured results and the noise observed on the oscilloscope help support the conclusion that the divider does not significantly degrade the systems phase noise. However, further testing should be done to determine the significance of the higher frequency noise observed.

### 2.7.7 MC1013/MC1213 Data Sheets

## 'REPRODUCIBILITY OF THE ORIGINAL PAGE IS POOR

## ELECTHICAL (:HARACTERISTICS






- Indurtually test rach mput using the pin conmections whown.


(2) inirawt) YOH then Volinax)
(3) Input voltake a minstert tiontain dV 1 dVin.
(9AC tan - tut 3



FIGURE 2-SENSITIVIT


VCc $=+1.2$ Vde $\pm 1 \% 0$



NSITIVITY (TOGGLE)

FIGURE 3 - INPUT WAVEFORM TO ESTABLISH MINIMUM TOGGLE FREQUENCY


Elther Output To Channe "B"


80\% DUTY CYCLE

FIGURE 4 -SWITCHING TIME TEST CIRCUIT AND WAVEFORMS © $25^{\circ} \mathrm{C}$


* Load Carresponds to F F on out 3


## APPLICATIONS INFORMATION

The MC1013 MC1213 JK fio flop is used in both counter und shif register applications. Typically the flip flop will shift and rogole at 85 MHz Flip flop operation is illustrated by the curves shown or the back bage For a complete characterization of the device, refer to Motorola Application Note AN-280. Circuit operation is essentially the same as the MC314/MC364 flip-Hop which is explained in Application Note AN 244 Due to the four $J$ and four $R$ inputs, many clorked and ripple through counters may be built without additional logic. Figure 5 is a table illustrating the $J$ and $\bar{K}$ input equations for clocked counters. divide by 3 through 10 . Figure 6 is a clocked BCD counter utilizing the logic equations shown in the ioble

FIGURE 5-INPUT EOUATIONS FOR CLOCKED COUNTERS

| Divide BV | $J_{A}$ | $K_{A}$ | $J_{B}$ | $K_{B}$ | $\bar{J} C$ | $\bar{K} C$ | $J_{D}$ | $K_{D}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | $B$ | 0 | $\bar{A}$ | 0 |  |  |  |  |
| $A$ | 0 | 0 | $\bar{A}$ | $\bar{A}$ |  |  |  |  |
| 5 | $C$ | 0 | $\bar{A}$ | $\bar{A}$ | $\bar{A}+\bar{B}$ | 0 |  |  |
| 6 | 0 | 0 | $\bar{A}+\mathbf{C}$ | $\bar{A}$ | $\bar{A}+\bar{B}$ | $\bar{A}$ |  |  |
| 7 | $B C$ | 0 | $\bar{A}$ | $\bar{A} \cdot \bar{C}$ | $\bar{A}+\bar{A}$ | $\bar{B}$ |  |  |
| $\bar{A}$ | 0 | 0 | $\bar{A}$ | $\bar{A}$ | $\bar{A}+\bar{B}$ | $\bar{A}+\bar{B}$ |  |  |
| 9 | $\bar{D}$ | 0 | $\bar{A}$ | $\bar{A}$ | $\bar{A}+\bar{B}$ | $\bar{A}+\bar{B}$ | $\bar{A}+\bar{B}+\bar{C}$ | 0 |
| 10 | 0 | 0 | $\bar{A}+\bar{D}$ | $\bar{A}$ | $\bar{A}+\bar{B}$ | $\bar{A}+\bar{B}$ | $\bar{A}+\bar{B}+\bar{C}$ | $\bar{A}$ |

figure 6 . clocked bcd counter using mecl j.k flip.flops

DIVIDE BY 2
divide ay 5


MC1013
MC1213

Designed for use at clock frequencies to 70 MHz minimum ( 85 Mi'z typical). Logic performing inputs ( $J$ and $\bar{K}$ ) are available, as well as dc SET and RESET inputs.




 tosether.
$J_{\mathrm{D}} \cdot \bar{K}_{\mathrm{D}}$ TRUTH TABLE

Han No.

| $\bar{J}_{Q}$ | $\bar{K}_{n}$ | $a^{n+1}$ |
| :---: | :---: | :---: |
| 0 | 0 | 13 |
| 0 | 0 | $a^{n}$ |
| 0 | 1 | 0 |
| 1 | 0 | 1 |
| 1 | 1 | $a^{n}$ |

AH Other J-K Inpues And The R-S Inputs Are At e "O" Lovel


An Oover JF inquet And The n-s Input Are At e "or" Level

CIRCUIT SCHEMATIC


## MC1013 • MC1213 APPLICATIONS INFORMATION (contimued)

FIGURE 7 . TYPICAL TOGGLE FREQUENCY vernus VEE


FIGURE 8 - TYPICAL AND WORST CASE TOGGLE FREQUENCY vervis AMBIENT TEMPERATURE


FIGURE 9. AMPLITUDE versus RISE TIME TO INSURE TOGGLE


ALL UNUSED INPUTS RETUANEO TO VEE.
$V_{E E}=-6.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{in}}=500 \mathrm{mV}, \mathrm{T}_{A}=28^{\circ} \mathrm{C}$ unlowe otherwise noted.

WORST CASE - - --TYPICAL
figure 10- time to duminate



Ta. ambient tempenatune $\left({ }^{\circ} \mathrm{C}\right)$

FIGURE 11 - PROPAGATION DELAY TIMES, RISE TIME, FALL TIME verous TEMPERATURE


### 2.7.8 Bibliography of Pertinent References

1. Asher, Gil, "Crystal Oscillator Phase Noise Study", TM CWT-140, 10 April 1968.
2. Elliott, W. S., "Stability of a Phase-Locked Oscillator with a Counter Type Divider in the Loop", Masters Thesis, Iowa State University, Ames, Iowa, 1963.
3. Byrne, C. J., "Properties and Design of the Phasc-Controlled Oscillator with a Sawtooth Comparator' ${ }^{\prime \prime}$. Bell System Technical Journal \#41, pp 559-602, March 1962.
4. Goldstein, A. J., "Analysis of the Phase-Controlled Loop with a Sawtooth Comparator'", Bell System Technical Journal \#41, pp. 603-633, March 1962.
5. Gardner, F. M. and Kent, S. S., "Theory of Phase Lock Techniques as Applied to Aerospace Transponders".

### 2.8 CRYSTAL OSCILLATOR PHASE NOISE

### 2.8.1 Introduction

This subsection describes the results of a study of phase noise in crystal oscillators for application in an Advanced S-Band Transponder. This study has been directed toward:

1. The surveying of phase noise test measurement techniques used industrywide and in Motorola.
2. Determining the causes of and minimizing the phase noise in crystal oscillators and vexo's.
3. Determining how the oscillators designed and built at Motorola compare with oscillators designed and built at other companies.

A short section is included which compares the broadband phase noise of several transponders designed and built at Motorola.

Following the last section of this memo is a bibliography from which additional information can be found concerning phase noise, transistor noise, transistor noise, and oscillator noise in general.

### 2.8.2 Conclusion

The significant causes of crystal oscillator noise, and their relative importance, continues to be difficult to ascertain. Applicable measurement techniques for investigating the subject are complex, expensive, and very inflexible. Published information on the subject is in forms which allow very little comparison of performance between the devices of various manufacturers.

This study has been discontinued with many obvious questions left unanswered because it appears that the advances to be expected from its continuation are not of sufficient value to merit further pursuit at this time. On the basis of the work done in this study, the following conclusion can be stated with a reasonable degree of certainty.

1. The crystal oscallator used in Motorola CW transponders of recent design have as low a noise as any comparable crystal oscillators for which information is available.
2. Crystai oscillator noise is not at this time a significant factor in limitation of S-band transponder performance.
3. The significant causes or sources of noise in crystal oscillators are:
a. Transistor r-f noise
b. Transistor a-f noise (l/f noise)
c. Tantalum capacitor noise
d. Oscillator design parameters such as loaded $Q$, gain margin, limiter operation, etc.

The relative importance of these antors is believed to vary drastically between o:cillator designs.
4. The phase noise expected on an $S$-band signal is about . 3 to .5 degrees rms in the band from approximately 5 to $10,000 \mathrm{~Hz}$ from the carrier. When expressed in terms of spectral density, relative to the carrier amplitude, typical numbers to be expected are $-90 \mathrm{db} / \mathrm{Hz}$ at $40 \mathrm{~Hz},-100 \mathrm{db} / \mathrm{Hz}$ at 100 Hz , and $-112 \mathrm{db} / \mathrm{Hz}$ at 400 Hz .

### 2.8.3 Phase Noise Measurement Methods

### 2.8.3.1 Industry Wide

The typical way of measuring phase noise is by means of a phase-locked loop. This method is shown in figure 2-81. Several variations of this measurement scheme uere found when the literature was surveyed. For example one method utilizes two oscillators of identical frequency, one is fixed in frequency and the other is a vcxo. The frequencies of both oscillators are multiplied to the microwave region and applied to a phase detector. The error signal from the phase detector is connected to a low pass filter and then to the vcxo, phase locking one oscillator to the other. This methor provides a measure of the phase noise directly in degrees. Another method does not multiply the oscillator outputs to higher frequencies, but rather uses a lower frequency phase detector.

### 2.8.3.2 Motorola

One of the several methods used at Motorola is similar to the preceding one. It is basically a 70 MHz receiver and is used to compare crystal residual phase no ise with crystal vibration phase noise.

The method used for this study utilizes the phase lock method, but is somewhat more sophisticated. Figure 2-82 depicts the test configuration. The r-f oscillator analyzer (figure $2-83$ ) is actually a phase lock receiver that multiplies $f$ and $f+$ $\Delta f$ of the two oscillators to S -Band, mixes them to form a 20 MHzi if and compares the $i-f$ phase to an internal reference oscillator. The output of the phase detector is then fed through a low pass filter and either applied to the internal reference or an external vcxo. The analyzer has the advantage of having noise bandwidths of $1000,300,100,30,10$ and 3 Hz .


Figure 2-82. Noise Measurement Test Configuration


The broadband phase noise measurements were measured using the r-f oscillator analyzer, in ${ }^{2 B} \mathrm{~L}_{\mathrm{L}}$ of 30 Hz , and an $\mathrm{H}-\mathrm{P} 3400$ which has a low frequency cutoff of 5 Hz . The analyzer upper frequency cutoff is approximately 10 kHz . The frequency spectra were measured using an HP-302A Wave Analyzer and the r-f oscillator analyzer in $2 B_{L}$ of 30 Hz . The results were converted to radians and normalized to 1 Hz noise bandwidth.

Using the oscillator analyzer, two oscillators at a time were measured. By interchanging crystals and circuits, each oscillator was compared to each of the other two. In this way, a set of three simultaneous equations involving three unknowns was obtained and solved for the unknowns to arrive at the phase noise contribution of each oscillator.

Another measurement technique uses a Frequency Error Expander (figure 2-84) in phase noise measurements. The error expander (figure 2-85) is a device which accepts any of eight commonly used standard frequencies $100 \mathrm{kHz}, 250 \mathrm{kHz}, 500$ $\mathrm{kHz}, 1 \mathrm{MHz}, 2 \mathrm{MHz}, 3 \mathrm{MHz}, 4 \mathrm{MHz}$, and 5 MHz , converts it to 1 MHz , then rffectively expands phase deviations by 10,100 , or 1,000 by means of multipliers and mixers, and provides the output at 1 MHz . The output of the error expander and reference oscillator are fed into a phase comparator whose output is connected to a scope or voltmeter.

The main disadvantage of all measurement methods described here is the limited frequency range of each device and the requirement for a stable reference. At present, there doesn't seem to be a very wide frequency band test set available to measure the phase instabilities of oscillators of different frequencies. Each frequency range is relatively narrow due to the specialized circuitry necessary to the measurement methods.

### 2.8.4 Sources of Noise

To determine the main sources of phase noise, this section of the study is divided into four parts. The first part deals primarily with the effects of crystal

Figure 2-84. Error Expander Method

Figure 2-85. Error Expander
parameters on phase noise. As a continuation of the work done during the first part of the study, the second part takes up the effects of the active elements used in the amplifier of the oscillator circuit. The third part combines the results of the first two parts and takes into consiferation the neise contribution of the nonlinear device in the feedback circuit. Part four deals with circuit elements as causes of phase noise.

### 2.8.4.1 Crystal Parameters

The crystal itself does make a minor contribution to oscillator phase noise. Table 2-9 shows the phase jitter of two crystal oscillators measured using a phase locked loop with variable noise bandwidths ( $2 \bar{B}_{L}$ ).

Table 2-9. Crystal Oscillator Phase Jitter (22.7 MHz @ S. Band)

| $2 \mathrm{~B}_{\mathrm{L}}(\mathrm{Hz})$ | $\mathrm{I}\left({ }^{\circ} \mathrm{RMS}\right)$ | $\mathrm{II}\left({ }^{\circ}{ }^{\mathrm{RMS})}\right.$ |
| :---: | :---: | :---: |
| 300 | .064 | .067 |
| 100 | .259 | .271 |
| 30 | .525 | .603 |

These measurements were made on identical circuits, shown in figure 2-86, using the $r$-f oscillator analyoer method described in paragraph 2.8.3.2. This contribution depends on the loaded $Q$ of the crystal circuit, which is somewhat dependent on the $Q$ of the crystal and how the feedback circuit loads the crystal. The loaded Q of the crystal is a factor in determining the closed loop bandwidth of the oscillator. This in turn controls the amount of noise which is fed back to input of the oscillator. The value of loaded $Q$ at which this noise becomes significant is as yet undetermined.

### 2.8.4.2 Active Devices in Oscillator Amplifiers

The active device used in the oscillator is the main contributor of phase noise in oscillators. The phase noise contribution of transistors can be separated into two parts. These are phase noise due to $r-f$ nc:se and phase noise due to $1 / f$


Figure 2-86. Transistor Oscillator
(or low frequency) noise, with the latter appearing to be the prime factor according to most articles surveyed. Figure $2-88$ shows the low frequency noise spectrum of two crystal oscillators, one of figure 2-86 configuration and the other of figure 2-86 configuration. Both of these curves exhibit an approximate $1 / \mathrm{f}$ shape which is typical of oscillators.

### 2.8.4.3 Non-Linear Devices in Feedback Circuit

The use of a voltage-variable capacitor (varactor) as a feedback circuit element contributes little or no phase noise to an oscillator. Certain conditions must be met for this to be true. For example, the loss of the varactor must be low compared with the other circuit losses which fix the noise level. Also, care must be taken to ascertain that the bias anplied to the capacitor does not apply noise modulation. It is also necessary to maintain the voltage level across the varactor at a sufficiently low level to avoid voltage breakdown. This means that a fixed crystal oscillator could have approximately the same phase noise as a properly designed voltage controlled crystal oscillator. The broadband phase noise of a crystal oscillator and vcxo is shown in table 2-10 and, the low frequency phase noise spectrum is indicated in figure 2-89.

Table 2-10. Oscillator Broadband Phase Noise

| ${ }^{2} \mathrm{~B}_{\mathrm{L}}(\mathrm{Hz})$ | VCXO ( ${ }^{\circ} \mathrm{RMS}$ ) | Fixed Osc. ( ${ }^{\text {R M M }}$ ) |
| :---: | :---: | :---: |
| 300 | . 127 | . 154 |
| 100 | . 177 | . 177 |
| 30 | . 354 | 354 |

As can be seen in table 2-10, the broadband phase noise of vcxo and fixed crystal oscillator are approximately equal in this case.

### 2.8.4.4 Other Source of Phase Noise

During the course of this study, it was found that tantalum capacitors are a source of broadband noise. Table 2-11 shows the results of the investigation into tantalum capacitors. These measurements were made on a crystal oscillator


Figure 2-87. MOSFET Oscillator

FREQUENCY ( Hz FROM CARRIER)
Figure 2-88

Table 2-11. Tantalum Capacitor Broadband Noise

## Equipment

70 MHz Xtal Osc. (no zener)
70 MHz VCXO (with zener) Tantalum Capacitor bypass Ceramic Capacitor bypass . 388
that was converted to a vexo and a zener diode used to provide bias to one side of the voltage-variable capacitor with tantalum and ceramic capacitors used as bypass capacitors. It appears that the noise generated by the tantalum capacitors modulate the voltage-variable capacitor causing phase noise. Tantalum capacitors didn't appear to increase the low frequency noise level as shown in figure 2-89. Ceramic or mylar capacitors, used as bypass capacitors yield a broadband phase noise level of l-2 db lower than tantam capacitors in this particular case. This phenomenon was discovered several years ago by other investigators and was passed along to Motoroia personnel in informal discassion. As shown in table 2-11, it was verified by test in this study. Further investigation of this phenomenon is required before specific recommendations can be made concerning minimization of its effects. At this point it is sufficient to recognize the potential effect and consider the use of capacitor types other than tantalum.

### 2.8.5 Performance

### 2.8.5.1 Motorola Units

An attempt was made to measure and compare the oscillators presently used in Motorola equipment. The results (table 2-12) are hard to correlate because of the different noise bandwidths associated with each system. in addition to the table, figure $2-90$ shows the shape of the low frequency phase noise spectrums of the SGLS 770 Receiver-Demodulator and SGLS 770 Transmitter AOPM auxiliary oscillator.


م
FREQUENCY SPECTRUM OF PHASE NOISE
SGLS 770 RCVR DEMOD. VCXOAT BFI OUTPUT OOO
SGLS 7TO TRANS. AUX. OSC. XXX
PHASE NOISE MEASURED NI HZ BANDWIDTH AT
S-BAND (2.2GHZ)

Table 2-12

| ${ }^{2 B} L^{(H z)}$ | Block II PM <br> Transmitter <br> ( ${ }^{\circ}$ RMS) | SGLS 770 <br> Transmitter <br> ( ${ }^{\circ} \mathrm{RMS}$ ) | AOPM Aux. Oscillator (ORMS) | $\begin{aligned} & \text { SGLS } 770 \\ & \text { Rcv'r-Demodulator } \\ & \quad{ }^{\circ} \text { RMS) } \\ & \hline \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| 300 | --- | --- | . 059 | . 396 |
| 200 | --- | 1.1 | --- | --- |
| 100 | --- | --- | . 118 | 1.111 |
| 30 | --- | --- | . 354 | 2. 475 |
| 21 | . 705 | --- | --- | --- |

### 2.8.5.2 Industry Wide Units

H.S. Pustarfi of Bell Telephone Laboratories has written a paper (see item (30) paragraph 2.8.6, bibliography for this subsection), which describes a 5.0 MHz vcxo. This oscillator, figure 2-91, utilizes two 2 N 3823 field-effect transistors and was shown to have phase noise in a 1 Hz bandwidth, at 5 MHz , on the order of 120 db to 125 db below the carrier in the range 100 Hz to 5.0 KHz from the carrier. This oscillator was again measured when the 2 N 3823 's were replaced by 2 N 2222 silicon planar transistors, and the corresponding measurements revealed 8 db more phase noise in the same range. Figure $2-92$ shows how this oscillator compares to two oscillators built during this study in phase noise frequency spectra. In the frequency range 100 Hz to 1000 Hz , these oscillators were $0-25 \mathrm{db}$ less noisy than the Bell Telephone oscillators, whereas below 100 Hz , the oscillators have about the same noise density. The Bell Telephone oscillator was designed primarily for very good long term stability, and it is generally considered that the short term stability must be sacrificed for this feature. There is also a possibility of a significant difference in the measurement techniques employed in each case.

Note that the oscillator noise is compared at the oscillator frequency rather than on a normalized basis such as "ppm" or "referenced to S-Band."


Figure 2-91. Bell Telephone Labs FE I Oscillator

For a normalized comparison, the Bell Labs oscillator noise can be modified by adding $20 \log (22.7 / 5) \mathrm{db}(13 \mathrm{db})$ to the indicated spectrum level.

A 3.0 MHz crystal oscillator, built at Collins Radio, discussed in item (29) of the bibliography. This oscillator was $0-10 \mathrm{db}$ better in the frequency range 20 Hz to 100 Hz from the carrier than both the SGLS 770 Receiver-Demodulator vexo and the Transmitter Auxiliary Oscillator but 0-6 db worse from 100 Hz 1000 Hz as shown in figure 2-93. Table 2-13 gives a broadband phase noise comparison of the Collins oscillator and all oscillators evaluated during this study. The Collins oscillator is 6.8 db better (broadband basis) than any oscillator evaluated in absolute terms, but is 10.4 db worse than the Motorola nscillators when referred to S-Band.

Table 2-13. Broadband Phase Noise Comparison

| Equipment | Phase Noise <br> (Degrees RMS) |
| :--- | :---: |
| Collins 3 MHzOsc. | .00285 |
| SGLS 770 Rcvr -Demod VCXO ( $19 \mathrm{MHz)}$ | .01929 |
| SGLS 770 Transmitter Aux. Osc. $(70 \mathrm{MHz})$ | .01102 |
| 22.7 MHz Trans. Osc. | .00628 |
| 22.7 MHz MOSFET Osc. | .01030 |
| 70 MHz VCXO | .0143 |

The phase noise measurements in table 2-13 are all at the actual oscillator frequency.

Table 2-14(a) shows the phase noise frequency spectra of the Collins Radio, Bell Telephone, and all other oscillators evaluated in this study. All phase noise measurements are referred to the actual oscillator frequency. Table 2-14(b) shows the same information normalized to $S$-Band.

Table 2-14(a). Composite Oscillator Spectra (Oscillator Frequency)
Bell Tel. RCVR-DEMOD Transmitter Aux. Osc.


| VCXO <br> $(19 \mathrm{MHz})$ | Aux. Osc. <br> $(70 \mathrm{MHz})$ |
| :---: | :---: |
| -157 |  |
| -154.1 | -141.5 |
| -152.9 | -140.3 |
| -151.0 | -139.4 |
| -149.6 | -139.4 |
| -147.5 | -139.8 |
| -143.9 | -139 |
| -140.4 | -144.4 |
| -137 | -131 |
| -129.6 | -127 |
| -123.9 | -131 |
| -122.2 | -124.2 |
| -120.7 | -123.4 |
| --- | -123.3 |
| -117 | -122.6 |
| -113.5 | -120.6 |
| -109.9 | -112.9 |
| --- | --- |
| -102.9 | .-- |
| -97.0 | -99.3 |



Ail measurements in db below the carrier and are measured in a 1 Hz bandwidth.

| $\begin{aligned} & \text { Bell Tel. } \\ & (5 \mathrm{MHz} \text { FET) } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Bel Tel. } \\ & \text { (Transistor } \\ & 5 \mathrm{MHz} \text { ) } \\ & \hline \end{aligned}$ | RCVR-DEMOD VCYO <br> ( 19 MHz ) | Transmitter Aux. Osc. ( 70 MHz ) | $\begin{aligned} & \text { MOSFET } \\ & 22.7 \mathrm{MHz} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| - 70.5 | - 62.5 | -115 | -111.5 | -106. 8 |
| --- | --- | -112.1 | -110.3 |  |
| - 70 | - 61.5 | -110.9 | -109.4 | -108.2 |
| --- | -.- | -109 | -109.4 | -107.7 |
| - 69.5 | -61 | -107.6 | -109.8 | -106 |
| .-- | --- | -105.6 | -109 | --- |
| - 09 | - 60.5 | -101.9 | -114.4 | -103.2 |
| --- | --- | - 98.4 | -101 | - 98.8 |
| - 68.5 | - 60 | - 95.0 | - 97 | - 94.5 |
| - 66.5 | - 58.5 | - 87.6 | -101 | - 79.9 |
| - | --- | -81.9 | - 94.2 | - 77.2 |
| - 65.5 | - 57 | - 80.2 | - 93.4 | - 75.4 |
| --- | -.- | - 78.7 | - 93.4 | - 74.3 |
| - 64.5 | - 55.5 | --- | --- | --- |
| --- | --- | - 75 | - 92.6 | - 71.5 |
| - 62.5 | - 54 | - 71.5 | - 90.6 | - 69 |
| - 60.5 | - 53 | - 67.9 | - 82.9 | - 65.4 |
| - 59.5 | - 52 | --- | --- | --- |
| --- | - | - 60.9 | --- | - 58.7 |
| --- | --- | - 55 | - 69.3 | - 49 |

All measurements in db below the carrier and are measured in a 1 Hz bandwidth.

### 2.8.6 Selected References on Crystal Oscillator Noise

1. Baghdady, E.J., R.N. Lincoln, and B. D. Nelin, "Short-Term Frequency Stability: Characterization, Theory, and Measurement," Proc. IEEE, vol. 53, July 1965, pp. 704-22.
2. Baghdady, E.J., R.N. Lincoln, and B. D. Nelin, "Short-Term Frequency Stability," Proc. IEEE, vol. 53, December 1965, pp. 2110-11.
3. Barnes, J. A., and D. W. Allan, "Statistical Model of Flicker Noise," Proc. IEEE, vol. 54, February 1966, pp. 176-8.
4. Bennett, W.R., "Characteristics of Noise," Electronics, vol. 29, March 1956, pp. 154-160.
5. Boychuk, B. M. Bloch, G. Weiss, and A. Thumin, "Study of Short-Term Stability of Crystal Oscillator," Proc. of 21 st Annual Symposium on Freq. Control, April 1967, pp. 264-66, 272 a, b, d, e,f.
6. Bryant, Dave, Final Report, ESP 530-1202-128 VCXO Analysis, June 28, 1968.
7. Chafin, Roy L., "A Technique for Short-Term Oscillator Stability Measurements," Proc. IRE, vol. 48, November 1960, pp. 1914-15.
8. Edson, W. A., "Noise in Oscillators," Proc. IRE, vol. 48, August 1960, pp. 1454-1466.
9. Gerber, E. A., and R.A. Sykes, "State of the Art Quartz Crystal Units and Oscillators," Proc. IEEE, vol. 54, February 1966, pp. 114-16.
10. Guggenbuehl, W., And M.J.O. Strutt, "Theory and Experiments on Shot Noise in Semiconductor Junction Diodes and Transistors, " Proc. IRE, vol. 45, June 1957, pp. 839-54. Correction, October, 1957, p. 1509.
11. Hafner, E., "Effects of Noise in Oscillators," Proc. IEEE, vol. 54. February 1966, pp. 179-98.
12. Hafner, E., "Effects of Noise on Crystal Oscillators," IEEE-NASA Symposium on Short-Term Frequency Stability, 1964, pp. 125-147.
13. Hanson, G. H., and A. Van der Ziel, "Shot Noise in Transistors," Proc. IRE, vol. 45, November 1957, pp. 1538-42.
14. Houlding, N., "Oscillator Noise," Proc. IEEE, vol. 53, March 1965, p. 302.
15. Leeson, D. B., "Simple Model of Feedbacik Oscillator Noise Spectrum," Proc. IEEE, vol. 54, February 1966, pp. 329-30.
16. Malling, Leonard R., "Phase-Stable Oscillators for Space Communications, Including the Relationship Between the Phase Noise, the Spectrum, the Short-Term Stability and the $Q$ of the Oscillator, " Proc. IRE, vol. 50 , July 1962, pp. 1656-64.
17. Medhurst, R. G., "R.F. Spectra of Waves Frequency Modulated with White Noise," Proc. IEEE, vol. 107, Part C, September 1960, pp. 314-23.
18. Mueller, O., "Thermal Feedback and $1 / f-$ Flick:r Noise in Semiconductor Devices," 1965 International Solid-State Circuits Conference Digest, pp. 68-9.
19. Mullen, James A., "Background Noise in Nonlinear Oscillators," Proc. IRE, vol. 48, August 1960, pp. 1467-72.
20. Munn, R.J., "The Meaning and Measurement of Spectral Purity," Motorola Inc., Communications Division, Chicago, Illinois.
21. Pierce, J.R., "Physical Sources of Noise," Proc. IRE, vol. 44, May 1956, pp. 601-608.
22. Plumb, J. L., and E.R. Chemette, "Flicker Noise in Transistors," IEEE Transactions-Electron Devices, September 1963, pp. 304-8.
23. Stewart, J. L., "Frequency Modulation Noise in Oscillators," Proc. IRE, vol. 44, March 1956, pp. 372-76.
24. Stewart, J. L., "The Power Spectrum of a Carrier Frequency Modulated by Gaussian Noise," Proc. IRE, October 1954, pp. 1539-42.
25. Trofimenkoff, F.N., "Thermal Noise in Field-Effect Transistors," Proc. IEEE, vol. 53, September 1965, pp. 1236-7.
26. Van der Ziel, A., "Thermal Noise in Field-Effect Transistors." Proc. IRE, vol. 50, August 1962, pp. 1808-12.
27. Vester, T. C., "Anomalies in Transistor Low-Frequency Noise," Proc. IEEE, vol. 55, July 1967, pp. 1204-5.
28. Wiggins, J. J., "l/f Noise in Transistors," Electro-Technclogy, vol. 74, December 1964, pp. 34-8.
29. Frerking, Marvin E., "Short Term Frequency Stability Measurements," Ref. 5, April, 1967, pp. 273-286.
30. Pustarfi, H.S., "An Improved 5 MHz Reference Oscillator for Time and Frequency Standard Applications," Trans. Inst. \& Meas., vol. 1M-15, No. 4, December, 1966, pp. 196-202.

# SECTION III TRANSMITTER 

## 3. INTRODUCTION

The transmitter problems that have been considered fall into three broad areas. First, study and development to provide increased power output; second, improved modulation performance; and third, improved reproducibility of the r-f circuits. Although many other problems and questions $c$ an be posed along these lines of consideration, the effort by necessity must be constrained to provide a useful output within the resources allotted.

Results of the evaluation of the transmitter are presented at the end of this section. Selected test results of the various transmitter modules are presented throughout this section. The results of the evaluation of the transmitter with the receiver in a transponder configuration are presented in Section VII of this report. This data is different in that the power output is reduced. This is the result of the attempt to improve the efficiency of the transmitter. It is not felt that this reduced power output affects the results to any significant degree.

### 3.1 TRANSMITTER TRADE-OFF STUDY

The transmitter configuration was arrived at using trade-off study information. The results of that study are presented in the paragraphs which follow.

Recently, Motorola has developed several high power transmiters operating in the 2200 to 2300 MHz teler:etry band. The power amplification has been at 560 MHz with varactor multipliers used to develop the output frequency. With recent improvements in semiconductor devices it now appears feasible to obtain power amplification at higher frequencies.

This trade-off study has been used to determine the actual configuration of power amplifiers and frequency multipliers. To facilitate the trade-off study semiconductor models were selected to provide a basis for implementation of the several transmitter block diagrams.

The data used for the newer $\mathbf{S}$-band devices was discounted from the manufacturer's data. At the lower frequencies newer devices were used as models so that a transmitter with power amplification at 560 MHz would not be penalized from the use of older, less efficient devices. The models used are shown in figure 3-1.

Transmitters of three different power outputs were examined to determine if power output affected the results. The r-f output levels of the transmitters were 20 watt minimum, 23.1 watt typical; 10 watt minimum, 13.2 watt typical; and a 2 watt minimum, 3.3 watt typical. Eight 20 -watt, seven 10 -watt, and five 2 -watt configurations were examined. Block diagrams of the models are shown in figures 3-2 through 3-4, respectively. The r-f drive level was carried back to approximately a one watt level as a stage which would make dissipation equivalent. The dc and r-f pcwer dissipations were then used as a basis for comparison of the efficiency of each configuration. Complexity and common devices such as filters and isolators at the output were disregarded as being irrelevant.

Examination of the block diagrams indicates that power amplification at the output frequency offers the best overall efficiency. Amplification at $1 / 2$ and $1 / 4$ the output frequency offer second and third choices, respectively.

R'alistically, the results of this study must be tempered with the availability and reliability of devices. Thus, S-band amplification with their advantages of higher efficiency and smaller size may have to be left for another period in time.

### 3.2 DESIGN APPROACH

### 3.2.1 Design Considerations and Approaches

Motorola is currently utilizing stripline techniques for power amplification and multiplication above 400 MHz . Many advantages can be realized from its use, such as production reproducibility at microwave frequencies. However, there exist some drawbacks in its construction, these disadvantages being mainly in component restrictions, such as tuning capacitors, chip dc blocking capacitors,


The varactor multiplier models are shown below:


Figure 3-1. Trade-Ofi Study Semiconductor Models


Figure 3-2. 20-Watt Transmitter Trade-Off Study


Figure 3-3. Ten-Watt Transmitter Trade-Off Study

## EFFICIENCY DISSIPATION



Figure 3-4. 2-Watt Transmitter Trade-Off Study
and board atignment problems. These problem areas were examined on this program in an effort to alleviate these restrictions. A review of promising techniques can be found in the circuit development section of this report.

A study was made to determine what new high power microwave transistors were available in the industry and to determine optimum block diagram utilization of these devices.

From the block diagram study it was determined that if a transistor device could produce a collector efficiency of greater than $40 \%$, power amplification at 1.1 GHz would be practical.

A device under development by TRW had just been released at the beginning of the program. Examination of this device, PT6694, proved to yield power gains of 4.5 to 5 db and equal to, or greates than $45 \%$ collector efficiency at 1.1 GHz .

The advantages gained by providing power amplification at 1.1 GHz are: smaller size of stripline networks with attendant reduction in weight, increased power handling requirements over an $X 2$ multiplier at the low frequency, efficient removal of spurious sidebands in the multiplication chain by the resonant networks in the amplifiers, bandwidth can be wider to handle video modulation, and the output filter bandwidth can be greater, thus reducing its insertion loss.

In examining the phase modulation techniques of previous transmitters it was apparent that improvements in this area would be desirable. Ideas formulated previous to the program were evaluated and one was developed into a phase modulator operating at 560 MHz with low distortion and sensitivity variations.

With the selection of the frequency for power armplificatior: and the frequency appropriate for the phase modulator, the output power requirements were next investigated.

A design goal of 18 watts output was selected based on a power amplifier of four summed transistors at 1125 MHz which would supply 26 watts. The use of a summed power amplifier forced into the design for the development of circuit
techniques that would provide even higher power outputs with a minimum of new development. This combined with a varactor multiplier of $70 \%$ efficiency would provide the final output at 2250 MHz .

The phase modulator development pointed to 560 MHz operating frequency in a stripline configuration.

From the receiver a synthesized frequency, 70 MHz , would be provided with a resultant overall transmitter multiplication of 32 .
'To pruvide a good interface with the modulator a low level 560 MHz amplifier and a low level $X 2$ varactor multiplier would drive the power ampifier chain. This requires X 8 multiplication from the 70 MHz input to provide 560 MHz to the modulator.

Based on this study, the block diagram of figure 3-5 was set forth. As explained elsewhere in this report the power levels indicated on this block diagram vere not achieved in the actual breadboard system. Three stages of amplification drive a step diode X 8 multipler. To remove the combline generation of 70 MHz sidebandi, a four pole combline filter was utilized with a bandwidth of 28 MHz for filtering the output.

To interface with the stripline phase modulator, it was found later in the program that the inultiplier provided a source impedance which had lare variations over the temperature range. To alleviate this problem an isolator was installed at the output of the combline filter. The isolator proved successful in providing a good isolation so that the modulation index was not effected.

The phase modulator and 560 MHz low level amplifier drive a X 2 si:agle diode varactor multiplier. The major part of the power amplification thus takes place at 1125 MHz by means of a single driver splitting the power to two parallel drivers which in turn provide dual power to two sets of power amplifiers.

The high power is combined in the X 2 high power, dual device, varactor multiplier. A filter with low insertion loss, wide bandwidth, and construction to relieve corona breakdown under critical pressure was designed to be used at the output.





## 3.3

## COMPONENT DEVELOPMENT

The following paragraphs describe circuit components developed during the course of the program. It was from the se components that the functional circuits were developed.

### 3.3.1 3 DB Hybrid Designs

The design, investigation, and results of a study to eliminate registration crrors in 3 db hybrid couplers is described below.

### 3.3.1.1 Design

The first approach was to try a method whereby two lines would be printed on one board and coupling would be to a common conductor placed over the two lines. This scheme is shown in figure 3-6.


Figure 3-6. Stripline Coupting Configuration
In order to alleviate registration errors the top conductor overlapped the parallel lines on each side. This allowed the top board to move and still maintain the proper coupling.

As a first approximation assume there is a 1.5 db loss from the first line to the upper conductor and another 1.5 db loss from the upper conductor to the second line. Using papers by Cohn ${ }^{1}$ and Jones and Bolljohn ${ }^{2}$ we find the coupling coefficient is given by

1. S. B. Cohn, "Characteristic Impedances of Broadside-Coupled Strip Transmission Lines," IRE Transactions on Microwave Theory and Techniques, November, 1960.

$$
\begin{equation*}
k=\frac{Z_{o e}-Z_{o o}}{Z_{o e}+Z_{o o}} \text { where } Z_{o e} Z_{o o}=Z_{o} \tag{2}
\end{equation*}
$$

For a 1.5 db coupler $k=.84$

Solving the above equations we have

$$
\begin{aligned}
& Z_{\mathrm{oe}}=170 \mathrm{ohm} \\
& Z_{\mathrm{oo}}=14.7 \mathrm{ohm}
\end{aligned}
$$

Now from "Cohn's" paper

$$
\begin{equation*}
Z_{o e}=\frac{188.3 / \sqrt{E_{r}}}{\frac{W / b}{l-s / b}+C^{1}} \tag{1}
\end{equation*}
$$

Assume $s / b=0.50$ and from figure 3.0 in the article

$$
c_{f e / E}=.50 c_{f o / E}=1.40
$$

Solving equation ${ }^{(1)}$ for $\mathrm{W} / \mathrm{b}$ we get

$$
\mathrm{w} /_{\mathrm{b}}=.175-.175 \mathrm{~s} /{ }_{\mathrm{b}}
$$

A plot of this equation is made such that

$$
\begin{aligned}
& s / b=.02 \quad .04 \quad .06 \quad .08 \quad .10 \\
& W / b=.172 .167 .164 .161 .157
\end{aligned}
$$

Also solving for $\mathrm{W} / \mathrm{s}$ by dividing $\mathrm{W} / \mathrm{b}$ by $\mathrm{s} / \mathrm{b}$ we get

$$
\begin{array}{llllll}
\mathrm{s} / \mathrm{b} & =.02 & .04 & .06 & .08 & .10 \\
\mathrm{~W} / \mathrm{s} & =8.6 & 4.20 & 2.74 & 2.01 & 1.57
\end{array}
$$

2. E. M. T. Jones and J. T. Bolljohn, "Coupled-Strip-Transmission-Line Filters and Directional Couplers," IRE Transactions on Microwave Theory and Techniques, April, 1956.

The second of "Cohn's" equations is

$$
\begin{equation*}
Z_{o o}=\frac{188.3}{\sqrt{E_{1}}\left(\frac{w / b}{l-s / b}\right)+\sqrt{E_{2}}\left\{\frac{W}{s}+\frac{C_{f 0}}{E}\right\}} \tag{2}
\end{equation*}
$$

where $E_{1}$ is the dielectric constant of the glass teflon board and $E_{2}$ is the dielectric constant of the mylar spacer.

Substituting the quantities obtained from equation (1) into equation (2) we find that for

$$
\begin{array}{llllll}
s /_{b}= & .02 & .04 & .06 & .08 & .10 \\
Z_{o 0}: & 11.3 \mathbf{r} & 19.8 \mathbf{r} & 33.6 \mathbf{r} & 53.1 \mathbf{r} & 61.3 \mathbf{r}
\end{array}
$$

A plot of $w / b$ versus $s / b$ and also a plot of $Z_{o o}$ as a function of $s / b$ are combined on one graph and is shown in figure 3-7. As was calculated previously the required $Z_{o o}$ is 14.7 ohms. From this we find

$$
\mathrm{s} / \mathrm{b} \cong .028 \text { and } \mathrm{w} / \mathrm{b} \cong .166
$$

Therefore $\mathrm{b}=.121$

$$
W=.021 \text { and } s=.0032
$$

A unit was built with a line width of .021 and a mylar spacer of 3.5 mils. ' 'e two lines were spaced .020 mils apart so that mutual coupling would not affec : the performance. The top conductor was made so that it overlapped the lines on each side by . 010 inches.

A second method of improving the registration of couplers was to use the old coupler design (i.e. offset design) but not print the coupler on the circuit boards, but have the unit printed on the spacer separating the coupling elements.

Small drop-in units could be built where registration was already accomplished during etching.

The design of this type of coupler is similar to the design procedure covered above except for $3 \mathrm{db}, \mathrm{k}$ becomes $1 / \sqrt{2}=.707$.

Therefore;

$$
\begin{aligned}
& Z_{\mathrm{oe}}=120.9 \mathrm{ohm} \\
& Z_{\mathrm{oo}}=20.7 \mathrm{ohm}
\end{aligned}
$$

Using the same calculations we get the following dimensions

$$
S=.013^{\prime \prime} \dot{W}=.042^{\prime \prime}
$$

Since a. $013^{\prime \prime}$ spacer is not available, an offset in the coupling elements is required. For a spacer of . $01 \mathrm{C}^{\prime \prime}$, the offset is $.014^{\prime \prime}$. This unit is displayed pictorially in figure 3-8.


6794-17

Figure 3-8. Drop in Coupler

### 3.3.1.2 Data

A breadboard of each unit was built and tested. Data was taken to show coupling, input vswr, and isolation as a function of frequency. For the single sided overlap coupler this data is shown in figures 3-9 and 3-10. The same data for the drop in coupler is shown in figure 3-11 and 3-12. A calculation of total power summed was performed at three frequencies 2200, 2250, and 2300. A tabulation of this data is shown in figure 3-13 (see figure 3-14 for port designations).

Figure 3-9. Single sided overlap Coupler-Coupling Characteristics


## MADE IN U. S. a.




| Total <br> Transmission <br> Loss |
| :---: |
| $.23 \equiv \mathrm{db}$ |
| .22 db |
| .22 db |



| Power |
| :---: |
| Transmitted |
| Port 3.0 |
| $46.5 \%$ |
| $47 \%$ |
| $47 \%$ |



| Transmission |
| :---: |
| Loss - Port 3.0 |
| 3.35 |
| 3.30 |
| 3.30 |


| $\begin{array}{c}\text { Transmission } \\ \text { Loss - Port 2.0 }\end{array}$ |
| :---: |
| 3.20 |
| 3.20 |
| 3.20 |




Figure 3-14. Coupler Port Designations

### 3.3.1.3 Conclusion

Performance of the two types of couplers was very much similar, however, for the single-sided overlap coupler the coupling was very sensitive to dielectric thickness (i.e. at 2200 MHz the following data was taken: with a 3.5 mil spacer, port 2 was down 2.70 db and port 3 was down 4.0 db . However, with a 2.5 mil spacer, port 2 was 3.3 db down and port 3 was 3.2 db down). As can be seen the coupling changes drastically with about a 1.0 mil change in the dielectric spacer. The drop-in coupler appears to be the superior design in that it is not squeeze sensitive and registration is no longer a problem.

### 3.3.2 Printed Inductors

These paragraphs cover the investigation of printed inductors which are to be used at $S$-band to isolate dc inputs from r-f circuits.

Several types of distributed parameter inductors, using stripline techniques, were tried to obtain a wideband r-f choke to be used to block r-f at the collector of a transistor amplifier stage. This concept would then allow lumped elements to be placed on the outside of a module and insure amplifier stability. Several configurations which were tried are shown in figure 3-15.


Figure 3-15. Types of Distributed Inductors
The spiral was wound as tight as printing practice would allow, thereby obtaining as much inductance as possible. Using the equctions for low frequency inductors ${ }^{1}$

$$
\begin{equation*}
h=\frac{a^{2} n^{2}}{8 a+11 c} \tag{1}
\end{equation*}
$$

where $a=(r o+r i) / 2 c+40-r i$
where ro and ri are shown ir. figure 3-16


Figure 3-16. Spiral Inductor
Equation (1) assumes that the spiral is wound tightly enough so that mutual inductance is realizable. Dimensions such that conductor widths of 2.5 mils and conductor spacings of 1.5 mils are required. If the inductor is wound too loosely the unit will act merely as a shorted transmission line.

[^1]Another method which could be used to simulate an inductor is to use the out band impedance of a low pass filter section. The impedance plot is shown in figure 3-17.


Figure 3-17. Low Pass Filter Impedance Plot
This would present a high impedance at 2 GHz when using the out band portion of the attenuation curve. In order to control the dc input side of the filter the unit was designed with a short in the output. This could be replaced with an open circuited $\lambda / 4$ length of line so that dc could be applied to the collector. A drawing of the configuration is in figure 3-18.


Figure 3-18. Shorted Collector Output
As a first approximation the unit was designed with equal length element as a low pass filter (sec reference 2. for design equations). Then in order to broad band the unit the elements were tapered and adjusted. It was found that if the element
lengths were adjusted properly the unit went through a series resonance at 2.25 GHz. The unit was then programmed on the computer using the element lengths empirically obtained above.

### 3.3.2.1 Test Data

Each type of distributed inductor shown in figure 3-15 was tested over a frequency range from 2.0 to $2.4 \mathrm{GH} \%$ and plotted on Smith Charts. The data taken for the saw tooth inductor is shown in figure 3-19, for the rectangular design in figure 3-20, and for the spiral configuration the data is shown in figure 3-21.

For the out band filter type design, the data is plotted in figure 3-22. The theoretical computer design is also plotted in the same figure as a comparison.

### 3.3.2.2 Conclusion

An inspection of figures 3-19 and 3-20 leads to the conclusion that the units are not acting as inductors, but as shorted lengths of transmission line. The spiral of figure 3-21 has some of the qualities of a good r-f choke, low $Q$, and high reactive component in the frequency range of interest. However, the unit exhibits a wideband characteristic not suitable for amplifier use. The outband filte: type figure 3-22) has a series resonance at 2.25 GHz , has a high series R , and a high reactive component in the range from 2.2 GHz to 2.3 GHz . This unit can then cover the frequency range and still maintain good r-f choke qualilies.

### 3.3.3 Variable Capacitors and Tuning Devices

This paragraph covers the design and testing of several types of tuning devices which can be used with stripline circuitry.

The basic problem to be solved is one of being able to change the apparent electrical lengths of an open circuited line to simulate a changing capacitance. The most obvious solution would be to change the dielectric constant of the medium surrounding the length of line since $\lambda_{d}=\lambda /_{E r}$, where $\lambda d$ is the wavelength of the

[^2]





line in the medium, $d$, and Er is the relative dielectric constart of the medium $\lambda_{0}$ is the free space wavelength. Another approach is the parallel plate capacitor approach. The capacitance of a parallel plate device is given by:
\[

$$
\begin{aligned}
& C=.0885 \frac{\mathrm{~K}(\mathrm{n}-1) \mathrm{A}}{\mathrm{~d}} \mathrm{pf} \\
& \mathrm{k}=\text { dielectric constant } \\
& \mathrm{A}=\text { area of plate }-\mathrm{in}^{2} \\
& \mathrm{~d} \text { is the thickness of the dielectric - in }
\end{aligned}
$$
\]

For this arrangement there are several variables which might be used to vary C. The dielectric constant $K$ may be va-ied, increasing $K$ increases $C_{i}$ also dmay be varied giving an inverse relation of $\mathfrak{a}$ vs $C$.

Each of the above methods was tried. The first was a rotating disk of different dielectric constants. This scheme is shown in figure 3-23.



PRINTED PAD . 9794.10

Figure 3-23. Rotating Dielectric Disk
As shown above, the disk had as one half of its area a dielectric whose constant was 15 and as the other half a material witi a dielectric constant of 2.8. The capacitance could be calculated as follows. Using the capacitance formula we have:

$$
C=.0885 \frac{(K)(A)}{d} \text { pf } d=.030
$$

$$
\begin{aligned}
& \frac{\mathrm{A}}{3}: \pi(.4-.1)^{2}=.094 \mathrm{in}^{2} \\
& \text { For } K=2.8 \quad C=\frac{.0885(2.8)(.282)}{.03}=.73 \mathrm{pf} \\
& \text { For } K \quad 15 \quad C \quad \frac{.0885(15)(.282)}{.03}=3.15 \mathrm{pf}
\end{aligned}
$$

From the above we can see that the total change is 2.42 pf .

Another arrangement is changing the electrical length of the line by changing the surrounding dielectric constant. Figure 3-24 illustrates this method. The high dielectric material is covered by the threaded insert. For air the line appears to be $.37 \lambda$ and has a capacitance of . ? pf at 2250 MHz . When the line is surrounded by dielectric it is . 148 入or has an effective capacitance of approximatrly 2 pt. An increase in range can be obtained by making the line approach $\lambda / 4$ when loaded with the dielectric.


Figure 3-24. Variable Dielectric Constant

The last method tried was a dielectric disk cemented to the bottom of a threaded screw. By rotating the screw, the distance and therefore the capacitance, couid be varied. For the arrangement in figure 3-25



SCREW CAPACITOR

Figure 3-25. Variable Capacitor
the maximum capacitance can be calculated as

$$
C_{\max }=0885 \frac{(15) \pi(.25)^{2}}{.020}=13 \mathrm{pf}
$$

The minimum capacitance therefore, is approximately

$$
\mathrm{cmax}_{4}=3.25 \mathrm{pf} . \quad \text { (Since the distance increases by approximately 4) }
$$

### 3.3.3.1 Tuning Elements

Each of the above variable capacitors may be used as tuning elements of miniature double stub tuners. The tuning elements are placed $\lambda / 8$ wavelengths apart to simulate a quarter-wave tuner. A sketch of this is shown in figure 3-26.


Figure 3-26. Variable Tuning Elements

The first variable tuning element essentially controls the real part of the impedance while the second variable tuning element controls the imaginary part of the impedance seen at port A.

### 3.3.3.2 Test Data

A plot of the capacity range for the three ypes of variable capacitors is shown in figures $3-27,3-28$, and $3-29$. The range over which the impedance may be varied using the capacitors in a tuning arrangement is shown in figure 3-30. This data is for the rotating screw capacitors, with the other configurations yielding the same results.

### 3.3.3.3 Conclusion

Since it is almost a requirement that some sort of tuning be incorporated in the base circuit of a transistor power amp, the need for variable tuning elements is apparent. The types noted above all yielded satisfactory results, however, the first types and the third type (the rotating dielectric disk and the electrical line change) were extremely difficult to fabricate from a mechanical standpoint. The tuning element arrangement also proved satisfactory since a large range of impedances could be realized with two variables. The search for a good variable capacitor is far from over, however, since several problems were encountered in these units. First capacitance changes were very coarse. This was alleviated somewhat by going to finer thread for the variable function. Another problem was the fabrication methods for the units tolerances had to be held close to obtain a workable unit. Additional thought and work are still needed in this area.

## 3. 3. 4 DC Blocking Impedance Transforming Networks

This paragraph describes the design and test results of a study to eliminate chip capacitors from stripline power amplifiers.

The problem presented is to design a network that provides a dc blocking capability while also providing an impedance transformation. This must be accomplished at extremely low circuit losses. One approach to the problem is shown in figure 3-31.




Capacitance range: IMPEDANCE OR ADMITTANCE COORDINATES


| [1AME Figure 3-30.; | TiTLE Tuning Elements - Tuning Range | DW\%. Nc. 3433 |
| :---: | :---: | :---: |
| SMITH CHART FORM 82-ESPR(9-66) | KAY ELECTRIC COMPANY, PINE BROOK, N J. O1966. PRINTED IN US.A. | OATE 2-9-68 |

'Tuning Range - Shaded IMPEDANCE OR ADMITTANCE COORDINATES



Figure 3-31. DC Blocking and Impedance Transformation
where
(1) $Z_{o e}^{a}=Z_{A}\left[\sqrt{\frac{{ }^{R} T}{Z_{A}}+1}\right]$,
(2) $Z_{o o}^{a}=27_{A}=Z_{o e}^{a}$
(3) $Z_{o e}^{b}: Z_{o o}^{b}+Z_{o e}^{a}-Z_{o o}^{a}$,
(4) $\quad Z_{o o}^{b}=Z_{s}-Z_{A}\left[1-\frac{R_{T}}{Z_{A}}\right]+Z_{o o}^{a}$,
(5) $\quad Z_{s}=Z_{A} \frac{N^{2}-1}{N^{2}}+Z_{00}^{b}-Z_{o 0}^{a}$,
(6) $N=\frac{2 Z_{A}}{Z_{o e}^{a}-Z_{o o}^{a}}$
(7)

$$
2 Z_{A}=Z_{o e}^{a}+z_{o o}^{a}
$$

(8) $\mathrm{R}_{\mathrm{T}} \cdot \frac{\mathrm{Z}_{\mathrm{A}}}{\mathrm{N}^{2}}$

> The above equations describe all parameters of the circuit.

Assumption: 1.0
Assume very tight coupling (i.e. $k=.94$ )
Then $N=\frac{2 Z_{A}}{Z_{o e}^{a}-Z_{o o l}^{a}}=\frac{Z_{o e}^{a}+Z_{o o}^{a}}{Z_{o e}^{a}-Z_{o o}^{a}}=1 / k$
Therefore $\mathrm{N}=\frac{1}{\mathrm{k}}=\frac{1}{.94}=1.06$
Assumption: 2.0
Matching into 50 ohms $\quad Z_{A} \quad 50$ ohms

$$
\text { From (8) } R_{T} \frac{Z_{A}}{N^{2}} \cdot \frac{50}{(1.06)^{2}}=44.5 \mathrm{ohms}
$$

and
From (1) $Z_{o e}^{a}=Z_{A}\left[\sqrt{\frac{Z_{A}}{R_{T}}+1}\right]=50\left[\left(\frac{44.5}{50}\right)^{1 / 2}+1\right]$

$$
\begin{aligned}
& \mathrm{Z}_{\mathrm{oe}}^{\mathrm{a}}=50[1.945]=97 \text { ohms } \\
& \mathrm{Z}_{\mathrm{oo}}^{\mathrm{a}}=2 \mathrm{Z}_{\mathrm{A}}-\mathrm{z}_{\mathrm{oe}}^{\mathrm{a}}=100-97 \text { ohms }=3 \text { ohms } \\
& \therefore \mathrm{Z}_{\mathrm{o}}^{\mathrm{a}}=\sqrt{97(3)}=17.5 \text { ohms }
\end{aligned}
$$

Assumption: 3.0
Assume that $Z_{s}=30 \mathrm{ohms}$

$$
\begin{aligned}
\text { Then } Z_{o O}^{b} & =Z_{s}-Z_{A}\left(1-\frac{R_{T}}{Z_{A}}\right)+Z_{o 0}^{a}=30-50(1-.89)+3.0 \\
Z_{00}^{b} & =27.5 \text { ohms }
\end{aligned}
$$

From equation (3)

$$
z_{\mathrm{oe}}^{\mathrm{b}}=\mathrm{z}_{\mathrm{oo}}^{\mathrm{b}}+\mathrm{z}_{\mathrm{oe}}^{\mathrm{a}}-\mathrm{z}_{\mathrm{oo}}^{\mathrm{a}}=27.5+97-3=131.5 \text { ohms }
$$

Therefore $z_{o}^{b}=\sqrt{z_{o 0}^{b} z_{o e}^{b}}=60$ ohm

The real part of the input $Z$ is controlled by the coupling factor $k$. Since we have for $k$

$$
\mathrm{k}=\frac{1}{\mathrm{M}} \text { and } \mathrm{R}_{\mathrm{T}}=\frac{\mathrm{Z}_{\mathrm{A}}}{\mathrm{~N}^{2}}
$$

This gives

$$
R_{T}=z_{A} k^{2}
$$

From this it can be seen that as the coupling is decreased, the real part also decreases.

A circuit was built with the dimensions shown in figure 3-32. $Z_{a}=17.5$ ohms, $Z_{b}=60$ ohms


Figure 3-32. Test Circuit
$\theta$ was fixed at . 825 inches. This length controls the imaginary part of the input impedance and may be adjusted to make $Z_{\text {in }}$ look either inductive or capacitive.
3.3.4.1 Test Results

The above circuit was tested on a slotted line setup as shown in figure 3-33.


Figure 3-33. Test Setup

The signal generator was varied from 2.0 GHz to 2.4 GHz in 100 MHz steps. At each frequency the input impedance $\left(Z_{i n}\right)$ was measured and recorded. This data is shown below:

| Freq | Angle (mm) | VSWR | $\begin{aligned} & \text { Ref Short } \\ & \text { (mm) } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| 2.0 | 286.5 | 3. $50: 1$ | 272.0 |
| 2.1 | 301.0 | 3. $50: 1$ | 2860 |
| 2.2 | 306.0 | 3.45:1 | 299.2 |
| 2.3 | 262.5 | 3. 55:1 | 310.0 |
| 2.4 | 214.0 | 3.55:1 | 321.5 |
| Freq. | With 4.0 Mil Mylar Spacer Angle (mm) |  | VSWR |
| 2.0 |  |  | 3.8:1 |
| 2.1 |  |  | 3. 8:1 |
| 2.2 |  |  | 3.8:1 |
| 2.3 |  |  | 3.8:1 |
| 2.4 |  |  | 3. 8:1 |



A plot of this data is shown in figure 3-34. The dotted line shows the 4.0 mil mylar spacer.

To measure the loss of the transformer section, the test setup shown in figure 3-35 was used. The triple stub tuners are used to match the output impedance to 50 ohms.


Figure 3-35. Insertion Loss Measurement

The measured insertion loss for the circuit designed was. 08 db . It was found that if the transformer had high standing waves internal to the device high losses resulted.

### 3.3.4.2 Conclusion

Because of the need to eliminate the highly unreliable chip capacitors, this study was important. A network could be used for both base and collector to provide dc decoupling. Each network could be adjusted so that the proper input impedance could be realized in helping to match either the input or output circuit. To help the bandwidth, several tapering methods could be investigated (i.e. linear, logrithmic, etc.) to best accomplish this task.

### 3.4 CIRCUIT DEVELOPMENT

The following paragraphs present a more detailed description of the circuit comparing the transmitter functions.


### 3.4.1 Exciter

The transmitter operating in the coherent mode, receives a low level 70 MHz signal from the receiver, amplifies, multiplies, and modulates this signal. This paragraph describes the exciter module of the transmitter. The module develops a $560 \mathrm{MHz}, 0.5$ watt signal from a $70 \mathrm{MHz}, 1 \mathrm{mw}$ input. The objectives were to generate this signal in the most efficient manner and in the least amount of space.

### 3.4.1.1 Block Diagram

A block diagram for this portion of the transmitter is shown in figure 3-36. The plan chosen was to amplify the 70 MHz signal, multiply it in one step by eight, and filter the signal to provide a clean 560 MHz drive to the next stage of the transmitter. The requirements for this module are:

1) Output Frequency - 560 MHz
2) Output Power - 0.5 watt nominal into 50 ohms
3) Spurious Responses - 70 db down for $\mathrm{f}_{\text {out }} \pm 70 \mathrm{MHz}$.
4) Input Frequency - 70 MHz
5) Input Power - 1 mw nominal into 50 ohms

Assuming $23 \%$ efficiency for the X 8 multiplication and assuming 2 db loss for filtering, the required drive power to the multiplier must be 3.5 watts. Therefore, the total gain required for the 70 MHz amplifier chain is 35.5 db . This amount of gain can be achieved with 3 stages of amplification.

The multiplier uses a step-recovery type varactor diode. The design approach used was taken from Hewlett-Packard application note 913, "Step Recovery Diode Frequency Multiplier Design' ${ }^{\prime \prime}$.

Several methods of filtering the 560 MHz signal were investigated. Two stripline filters (interdigital and comb-line) and a lumped constant filter were investigated. It was determined that a Chebychev response with a minimum of four poles was required to sufficiently filter the signal and allow a bandwidth of 30 MHz . An interdigital filter requires the element lengths to be about one-quarter
wavelength (which is about 3.5 inches in teflon). The use of high dielectric ceramic material was considered, but was found to be unrealizable because the higher dielectric constant caused excessively high fringing and coupling capacitances which yielded negative line widths in the design equations. The interdigital design was rejected in favor of the comb-line configuration shown in figure 3-37 because the length of the resonators would be considerably less than one-quarter wavelength. The final package size of the filter is two by two inches with onequarter inch ground plane spacing and air dielectric. The lumped constant filter was abandoned after minor investigation because of the difficulty of controlling stray reactances in a multi-pole filter at the frequency range involved.

### 3.4.1.2 Circuit Description

A schematic diagram of the module is shown in figure 3-38. The amplifier chain uses three transistors, a 2N918, 2N3866 and a 2N3375. The coupling networks are broadband to eliminate the need for tuning. The first and second stages provide approximately 13 db of gain each, and the third stage provides approximately 9 db of gain. All stages are operated in common emitter configuration. The first stage operates from a 6 volt dc supply and the last two stages operate from a 28 volt dc supply.

The X8 multiplier uses a 1 N5153A step recovery diode which has a reverse capacitance of approximately 6 pf. The self bias resistor $R 9$ is selected for each diode and is also used for temperature compensation. The impulse generating network is formed by L6 and C18. L6 is the drive inductance and C18 is chosen to make the input impedance of the impulse generating network look resistive and to act as a short at the output frequency. Series resonant circuits at the input and output allow undesired frequencies to be recirculated in the diode and desired frequencies to pass. The multiplier output is matched into 50 ohms. The filter is first tuned separately to match into 50 ohms at input and output. The filter is capacitively coupled in and out.


Figure 3-37. Comb-Line Filter

### 3.4.1.3 Test Results

The data below indicates results of tests performed on a breadboard model of the amplifier, $X 8$, and multiplier filter module.

Data at room temperature wich $1 \mathrm{mw}, 70 \mathrm{MHz}$ drive:
Power Output $=600 \mathrm{mw}$
DC Input Power $=5.95$ watts
Overall Efficiency $=8.5 \%$
Overall Output Bandwidth $=28 \mathrm{MHz}$

Temperature Test Data:

| Temperature | Power Output | Bandwidth (3 db) |
| :--- | :---: | :--- |
| $-35^{\circ} \mathrm{C}$ | $530 \mathrm{mw}(-.58 \mathrm{db})$ | 31.5 MHz |
| $+100^{\circ} \mathrm{C}$ | $500 \mathrm{~m} \cdots: 0 \mathrm{Ab})$ | 28 MHz |

The data indicates that the module can successfully meet the requirements over the temperature range of $-35^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$.

### 3.4.2 Phase Modulator

Modulating a transmitter at a low frequency requires that all multipliers and amplifiers following the modulator be broadband in order to maintain high modulation bandwidths. The advantages of modulating at the highest possible frequency are that it simplifies design of multipliers and amplifiers preceding the modulator and that it redices distortion by providing fewer bandpass networks between the modulator and output.

The requirements for the modulator are:

1. Second and third harmonic distortion of $1 \%$ or less.
2. Modulation index of 0.7 radian or greater.
3. Frequency response to 10 MHz or greater.

### 3.4.2.1 General Design Approach

Two types of phase modulators were investigated. The first is shown in figure 3-39 and the second in figure 3-40. The constant amplitude, variable phase filter (figure 3-39) was rejected as a practical stripline modulator because it would be very difficult to realize the circuit configuration using stripline techniques, eg. extensive use of series inductors and power splitters.

Effort was concentrated on the phase modulator of figure $3-40$ since it showed early promise of satisfactorily meeting the requirements and lent itself to stripline techniques. A quadrature hybrid is a four port device which splits the incoming signal into two outputs, 2 and 3 , which are in phase quadrature and 3 db below the input power. Typical insertion loss is 0.5 db with the two quadrature outputs balanced within 0.5 db . Terminal 4 is loaded with a resistance equal to the hybrid characteristic impedance and receives no power unless the loads on terminals 2 and 3 have a vswr other than l.00. An isolation between terminals 1 and 4 of 30 to 50 db can be achieved.

It can be shown that whenever terminals 2 and 3 are loaded equally (not necessarily with $R_{o}$ ), the input vswr remains low. Thus if 2 and 3 are shorted, the power reflected from 2 splits between 1 and 4 while the reflected power from 3 also splits equally between 1 and 4. However, the two reflected components are exactly out of phase at terminal 1 and are in phase at terminal 4. This is the very basis for using the quadrature hybrid as a phase modulator. However, instead of shorting 2 and 3 , the se terminals are identically terminated with reactances. Since no power is absorbed in a pure reactance, most of the power irout will appear at terminal 4 loaded in $R_{0}$. The phase relationship between the input and output will now be dependent on the reactance value with which 2 asd 3 are terminated. By using varactor diodes as the terminating capacitances, the reactances can be varied by applying a modulating voltage to the varactors.

Equation 1 gives the reflection coefficient in terms of terminating impedance and characteristic impedance.


foldout frake 2


Figure 3-39. Constant Amplitude - Variable Phase Filter

6794.38

Figure 3-40. VHF Phase Modulator

$$
\begin{equation*}
\frac{E_{r}}{E_{i}}=p=\frac{Z_{T}-Z_{o}}{Z_{T}+Z_{o}}=\frac{Z_{T} / Z_{o}-1}{Z_{T} / Z_{o}+1} \tag{1}
\end{equation*}
$$

The angle of the reflected wave, assuming the incident wave has zero phase, is the angle of equation 1. The simplest form for $\theta$ can be found using vectors as shown in figure $3-41$ assuming $Z_{T} / Z_{o}$ is imaginary.


Figure 3-41. Angle of Refiection

Now $\theta$ is the angle between the two vectors representing the numerator and denominator of equation 1. Equation 2 gives the expression for the reflection angle.

$$
\begin{equation*}
\theta=2 \tan ^{-1} \frac{Z_{o}}{Z_{T}} \tag{2}
\end{equation*}
$$

One accepted formula for a varactor diode capacitance versus voltage characteristic is given by $C=X V^{-\infty}$ where $\alpha$ is between $1 / 3$ and $1 / 2$ depending on the manufacturing process used for a particular diode.

It was decided to try placing an inductor either in series or shunt with the diode to improve the linearity between phase shift and applied voltage. A computer program was written which allowed voltage, characteristic impedance, inductance, and frequency to vary over specified limits.

The first derivative of $\theta$ with respect to voltage was also calculated to determine the \% non-linearity of any desired curve. Table 3-1 lists the formulas used for the series " $L$ " and shunt " $L$ " cases. Not included in table 3-1 are the lengthy equations for the second derivatives which were also found in order to determine the inflection point on a curve if one exists. This may be used to find the most nearly linear portion of a curve.

Table 3-1. Formulas for $\theta$ and $d \theta / d v$

|  | Series "L" | Shunt "L" |
| :---: | :---: | :---: |
| $\theta$ (radians) | $2 \tan ^{-1} \frac{R_{0}}{W L-V^{\alpha / W X}}$ | $2 \tan ^{-1}\left[\frac{R_{0}}{W L}\left(1-W^{2} L X V^{-\alpha}\right)\right]$ |
| $\mathrm{d} \theta / \mathrm{dv}$ (radians/volt) | $\frac{2 R_{0} \alpha V^{-1}}{W X\left[\left(W L-\frac{V}{W X}\right)^{2}+R_{0}^{2}\right]}$ | $\frac{2^{R}{ }_{0 X W^{3}} L^{2} V^{-\alpha-1}}{W^{2} L^{2}+R_{0}^{2}\left(1-W^{2} L X V^{-\alpha}\right)^{2}}$ |

### 3.4.2.2 Computed Data

To obtain some typical curves the frequency was arbitrarily chosen to be 500 MHz with a diode whose capacitance is 10 pf at 0 volts ( 5 pf at -4 volts) with $\alpha=.5$. Characteristic impedances between 20 and 100 ohms are considered.

Figures 3-42 through 3-45 show information with an inductance placed across the varactor diode. They show the sensitivity of $\theta$ versus voltage increasing with increasing characteristic impedance. These curves do not indicate good linearity over a wide range of control voltage.

Figures 3-46 through $3-48$ show the effect of using a series inductance. For this case the sensitivity is good and the linearity can be very good depending on the vaiue of inductance used. These curves show decreased sensitivity with increased characteristic impedance.

It is interesting to note what effect the varactor diode law, $\alpha$, has on sensitivity. Figure 3-49 shows the dependence of linearity ar sensitivity on the value of " $L$ " for $R_{0}=20$ ohms and $\alpha=.4$. A better evaluation of the effect $\alpha$ has is shown
CONTKOL VOLTAGE



by figures $3-50$ and 3-51. These curves show the effect of $\alpha$ for a fixed value of inductance for the 20 ohm and 50 ohm cases. The different sensitivities are indicated for additional corrparison.

It is now desired to determine just how linear this phase modulator could be. The method chosen to express the non-linearity is per cent deviation from linear. The definition can better be understood by referring to figure 3-52. The per cent deviation is $\Delta \theta^{\prime} / \Delta \theta$ taken over the interval $\Delta \mathrm{V}$. This non-linearity is referenced to a straight line through ( $\theta_{0}, \mathrm{~V}_{0}$ ) and the slope is equal to the calculated siope at ( $\theta_{0}, V_{0}$ ). The computer program now gives enough information to calculde the per cent non-linearity at any point, $V_{1}$ or $V_{2}$.

6794.20

Figure 3-52. Definition of Non-Linearity

Table 3-2 lists a few selected curves for which the non-linearity was calculated. If the signs of the per cent non-linearities for $\pm V$ are opposite, the actual curve is tangent to, but does not cross over the straight line reference. This is the case for the 75 ohm hybrid as listed in table 3-2.

The per cent non-linearity could be reduced by reference to a slightly different nominal sensitivit/ (or slope). This can only be done if the percentage change for +V is different than the percentage change for - V. No attempt was made to do this for the computed data.

Table 3-2. Non-Linearity in UHF Phase Modulator Series Inductance

$$
\alpha=.5
$$

| $\underline{\text { Ro(ohms) }}$ | $\underline{L(\mu \mathrm{H})}$ | $\mathrm{V}_{0}$ | V | $\theta$ (radians) | \% Non-Linearity |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 20 | . 02 | -3.5 | +1 | +. 79 | -5.1 |
| 20 | . 02 | -3.5 | -1 | -. 79 | -4.3 |
| 20 | . 02 | -3.5 | 1.5 | +. 41 | -1. 5 |
| 20 | . 02 | -3.5 | -. 5 | -. 41 | -1.0 |
| 50 | . 03 | . 6 | +4 | +. 89 | -5.9 |
| 50 | . 03 | -6 | -4 | -. 93 | -1.5 |
| 50 | . 03 | -6 | +3 | +. 68 | -3.7 |
| 50 | . 03 | -6 | -3 | -. 70 | -1.0 |
| 50 | . 03 | -6 | +2 | +. 46 | -1.9 |
| 50 | . 03 | -6 | -2 | -. 47 | -0.5 |
| 75 | . 04 | -8 | +4 | +. 48 | -i. 6 |
| 75 | . 04 | -8 | -4 | -. 49 | +0.8 |
| 75 | . 04 | -8 | +2 | +. 24 | -0.4 |
| 75 | . 04 | -8 | -2 | -. 25 | +0.2 |

Figures 3-42 through 3-48 clearly indicate that a series inductance works much better than a shunt inductance to linearize this type of modulator. This is rather unfortunate since a shorted transmission stub would make a good shunt inductance. Inductances from 20 to 40 nanohenrys could be difficult but not impossible to make. For best results it will probably have to be an adjustable coil. A larger coil can be used only at the expense of a smaller capacitor or lowering the frequency. It is felt that a smaller capacitance diode would not be desirable due to strays and other uncertainties. The quadrature hybrid itself is easily built using stripline techniques.

Table 3-2 contains most useful information, in that it indicates that a half radian peak variation with only $\pm 1 \%$ error can be expected. There is also the
possibility of cascading 2 or more of these phase modulators which may result in better linearity at the expense of more circuitry. For example, the last 75 ohm entries in table 3-2 indicate tre possibility of geiting. 5 radian peak variation with only $\pm .6 \%$ distortion by cascading two identical molulators.

One important characteristic of this phase modulator which has not been mentioned is the amplitude modulation present on the output for a constant voltage modulating signal. Such amplitude variation would arise if the diode $Q$ varied over the dynamic range of modulating signal. This could be a problem because present varactors do not have a high $Q$ at $500 \mathrm{MH} \%$ and their $Q$ probably varies somewhat with reverse voltage. The extent of this problem deserves additional investigation consisting of experimentai results. The diode $Q$ will also affect the device insertion loss.

More sophisticated phase modulatcrs have been designed and can be found in the literature. One paper ${ }^{1}$ describes the design of an S-band modulator with only $0.5 \%$ distortion. It consists of 4 quarter wavelength lines, two varactors, 4 line stubs, and a circulator. Another idea uses a symmetrical LC bridge network with $2 L^{\prime} \varepsilon$ and 2 varactors. However, its input impedance may vary as C varies.

### 3.4.2.3 Circuit Design

From the computed data the inductive :eactance of approximately 100 ohms in series with the varactor diode is the condition for optinum linearity, assuming the capacitance of the diode varies as $\frac{1}{\sqrt{E}}$ where $E$ is the diode reverse voltage.

Various lengths of line less than a quarter wave were tried for the series inductance, but nothing less than $3 \%$ could be obtained. Triple stub tuners were then placed in place of the stripline. By adjusting the stubs less than $0.5 \%$

[^3]distortion could be obtained. It became obvious that the length of line could not be controlled closely enough to get this low distortion. Therefore, tuning capaciors were added in parallel with a nominal length of ine. Fy tonting the capacitors, second and third harmonic distortion of approximately $0.5 \%$ could be obtained.

Input vswr was most adversely affected by imbalances in the diode capacitances. The imbalance caused unequal reflection angles from the two high impedance ports causing incomplete cancellation at the input port. Thercfore, balanced diodes nust be used. Figute $3-56$ is a schematic of the complete circuit.

### 3.4.3.4 Terst Results

The results of tests performed on the breadboard 560 MHz phase modulator described above, are tabulated below.

1. Modulation Sensitivity
0.212 radian peak/volt rms measured at 100 kc
2. Distortion

Tabulated below is the second and third harmonic distortion for various input power levels.

| RF Power Input (dbm) | Distortion <br> 2nd Harmonic | (\%) <br> $+5.0(3.2$ m watts) |
| :--- | :---: | :---: |
| $+10.0(10 \mathrm{~m}$ watts) | .75 | .10 |
| $+15.0(31.5 \mathrm{~m}$ watts) | .63 | .88 |
| $+20.0(100 \mathrm{~m}$ watts) | .79 | .50 |
| $+25.0(253 \mathrm{~m}$ watts) | .79 | .50 |
| $+30.0(1.0$ watts) | 1.40 | .50 |
| $+31.7(1.5$ watts) | 1.50 | .16 |
| $+33.0(2.0$ watts) | 1.00 | .14 |
| $+35.0(3.2$ watts) | 1.68 | .20 |





Figures 3-53 and 3-54 show 2nd and 3rd harmonic distortion versus modulation level at two power levels ( +8 dbm and +33 dbm ). Additional distortion is in the form of $\mathrm{a}-\mathrm{m}$. Approximately $1.6 \% \mathrm{a}-\mathrm{m}$ is produced.
3. Frequency Response

Upper 3 db bandwidth is 46.5 MHz
4. Insertion Loss

See figure 3-55
5. VSWR

See figure 3-55
6. Temperature

No significant deterioration from the above data is evident over the temperature range of $+85^{\circ} \mathrm{C}$ to $-30^{\circ} \mathrm{C}$.

The data presented shows that a phase modulator operating at 560 MHz is capable of excellent performance. With the incorporation of the above mentioned improvements this circuit should provide an easily manufactured and reliable phase modulator.


Figure 3-56. Phase Modulator

### 3.4.3 Low Level Power Amplifier

The objectives were to develop a 560 MHz single transistor amplifier with a 500 milliwatt drive with 2.5 watts out and greater than 60 per cent efficiency.

A schematic diagram of the amplifier is shown in figure 3-57. The TRW 2N4430 was chosen for its stripline packaging and power rating. A test fixture was used to determine the device parameters under Class $C$ operation. A diagram of the fixture is shown in figure 3-58. The base and collector impedances were measured by substituting a test point at the base and collector when the transistor was removed. The base input impedance was measured to be 6 ohms and the collector output impedance was measured to be 47.5 ohms. Since the collector impedance transformation is not severe, a broadband matching network can be easily achieved. The base requires a high impedance transformation and broad bandwidths are harder to achieve. Tapered line techniques appeared to yicld the broadest bandwidths possible. Test fixtures were made to determine the network for best matching the base and collector impedances to 50 ohms. Impedance transformers using steps in line width are usually one-quarter wavelength long. Tapering lines allow for considerable foreshortening of the lines.. igure 3-59 shows the final layout after the lines had been trimmed in the final configuration. Second harmonic traps (stubs S1 and S2 in figure 3-59) present a short circuit to the second harmonic at the base and collector and are necessary for maximum gain. Stub S3 adds the capacitive-reactive component to the collector. The base had two tuning adjustments (C1 and C2) to account for transistor parameter variations.

The matching networks, printed on both sides of .01 inch teflon board, also form coupling networks with the input and output on one side of the board and the transistor on the other to eliminate the need for chip capacitors for de blocking.

Figure 3-57. 560 MHz Amplifier Schematic Diagram

Figure 3-58. 560 MHz Transistor Test Fixture

With an input power of 500 milliwatts at 560 MHz the following data was taken.

| Tomperature $\left({ }^{\circ} \mathrm{C}\right)$ | Power Out <br> (Watts) | Input VSWIR | Pificiency <br> (\%) |
| :---: | :---: | :---: | :---: |
| Ambient | 2.6 | 1.32:1 | 57.3 |
| 0 | 2.58 | 1.32:1 | 60.8 |
| $+90$ | 2.54 | 1.75:1 | 49.0 |

Input vswr $2.1: 1$ bandwidth is 33 MHz .
Output 1 db bandwidth $=49 \mathrm{MHz}$.
Output 3 db bandwidth $=88 \mathrm{MHz}$.

### 3.4.4 Multipliers

The high frequency multipliers used in the transmitter are described in this paragraph. The 1.1 and 2.2 GHz varactor frequency multipliers are of the same design except for frequency input and output coupling.

### 3.4.4.1 Single Diode Multiplier

A single diode varactor multiplier is utilized in multiplying from 560 to 1125 MHz . It is basically a half section of the dual output multiplier but scaled down in frequency.

A half section of the multiplier, in stripline configuration, is shown schematically in figure 3-60.


Figure 3-60. Single Diode Frequency Multiplier, Strıpline Configuration

Line lengths are provided which restrict the generated frequency from being loaded by the input but the output port is not seen by the input frequency. This is accomplished by means of resonant lines in stripline form.

Looking back to the input from the diode, which is the $2 f_{0}$ generator, one sces lines $l_{1}$ and $1_{2}$ which provide an open circuit for $2 f$ because the total line length is $\lambda / 2$, open circuit. The input obtains its match to the diode by means of the characteristic impedance of $1_{2}$ and the shunt impedance of $l_{1}$ at the $f_{0}$ frequency. Line $1_{3}$ provides a short to $3 f_{0}$ because it is a $\lambda / 4$ open line at $3 f_{0}$.

Looking from the diode to the output one sees basically the reverse, $f_{0}$ sees a high impedance by means of $1_{4}$ and $1_{5}$ which are $\lambda / 4$ length lines at $f_{0}$. Again the impedance of the diode to the $2 f_{o}$ output is matched by means of the characteristic impedance of line $1_{4}$ and shunt line $1_{5}$.

The single device low frequency multiplier can be constructed to obtain $70 \%$ or greater efficiency.

### 3.4.4.2 Dual Diode Multiplier

The output multiplier ( 1100 to 2200 MHz ) utilizes two of the single diode multiplier configurations. Combining the inputs and outputs of a dual unit provides in a unilateral arrangement advantages in both isolation and heat dissipation.

A schematic of a unilateral stripline frequency multiplier is shown in figure 3-61.

The use of 3 db couplers splits the power on the input and sums the doubled frequency in the output. The diodes are fed $90^{\circ}$ out of phase, and an added $90^{\circ}$ phase shift is needed in the output circuit to put the signal intc proper phase to sum.

Advantages of this configuration are, that larger arnounts of power may be handled with good diode derating and that the input vswr remains constant when the output load varies.


Figure 3-61. Unilateral Stripline Frequency Multiplier

The high frequency, dual device unit, can provide greater than $60 \%$ efficiency.

### 3.4.4.3 Multiplier Construction

Each multiplier requires a self bias and therefore requires a do blocs: $n g$ device to maintain the bias on the diode. In the past, miniature ceramic chip capacitors were used in this application. During the program a network which performed the dc blocking function was developed.

The multipliers are designed such that the function performed previousl $\%$ by the chip capacitors, are now integrated into the module by use of the .010 glass teflon board. The bias voltage developed by the step recovery diode is isolated by means of capacitors formed by using this network. Figure 3-62 shows a typical multiplier layout. Since it was found that any components which required cutouts in the board material were expensive in terms of production, the module was designed to eliminate all internal lumped components. This was accomplished

Figure 3-62. Typical X Multiplier Layout
by isolating the dc bias point by means of stripline networks. This is shown as point " $B$ " in figure 3-62.

### 3.4.4.4 Test Data

Data measured on the low frequency multiplier is listed below:

|  | $\frac{P \text { in }}{2.6 \mathrm{w}}$ | $\underset{\text { Pout }}{1.68 \mathrm{w}}$ |
| :--- | :---: | :---: |
| Room Temperature | 2.6 w | 1.50 w |
| $80^{\circ} \mathrm{C}$ | 2.6 w | 1.45 w |
| $-30^{\circ} \mathrm{C}$ | 1125 MHz center |  |
| Bandwidth | 1150 MHz down .2 db |  |
|  | 1100 MHz down .2 db |  |

Data measured on the high frequency multiplier is listed below:

## Single Unit

Pin $=12 \mathrm{w}-$ Pout $=7.9 \mathrm{w}$

Bandwidth 2250 MHz center
$2300 \mathrm{MHz}-.4 \mathrm{db}$
$2200 \mathrm{MHz}-.2 \mathrm{db}$

Dual Unit

Pin $=24 \mathrm{w}-$ Pout $=15.8 \mathrm{w}$

Bandwidth

$$
\begin{aligned}
& 2250 \mathrm{MHz} \text { center } \\
& 2300 \mathrm{MHz}-.5 \mathrm{db} \\
& 2200 \mathrm{MHz}-.25 \mathrm{db}
\end{aligned}
$$

### 3.4.5 Power Amplification

New transistors for power amplification at high frc fencies began tc appear on the market at the beginning of the program. Three were considered for evaluation; they were 2N4976, 2 N 4431 and the PT6694. These devices are produced by TRW and are designed for stripline integration.

At the very beginning of the program the 2 N 4976 was evaluated at 2.25 GHz and is rated to give 1 watt at 2.0 GHz and 5.0 db gain. This device proved to perform very poorly at 2.25 GHz and was abandoned.

The 2 N 4431 specification is 5 w output at 1000 MHz with 5 db gain and greater than 35 percent collector efficiency. This device proved to be useful as the first driver in the power amplifier chain. At 1125 MHz the efficiency was a consistent 45 per cent with lower power gain.

Later in the program the PT6694 was introduced, which is an updated 2N4431. This device provided a consistent 6.5 watts output at 1125 MHz , with greater than $45 \%$ collector efficiency and 4.5 to 5 db gain.

Using this as a building block a power amplifier chain was arrived at which would have 26 watts of r-f power at 1125 MHz as outlined in paragraph 3.2.

To improve the implementation of stripline for production and improve its reproducibility: new techniques of construction were initiated and included in the goals of the program.

To provide the output power a technique now finding wide usage in the industry is the distribution and recombining of $r$ - $f$ power by means of 3 db couplers. In stripline form it consists of two coupled lines of one quarter wave length terminated at each port by its characteristic impedance. Such devices also provide isolation of the ports by greater than 20 db . In the past construction has been by means of a mylar spacer sandwiched between two stripline boards with one circuit printed on the upper board and the other on the lower board. This presents a serious problem in the alignment of these boards.

A technique was developed which utilizes a double copper clad stripline material, . 01 inch thick, in which couplers can be etched with exacting accuracy and then be sandwicher. between the stripline boards, thus relieving the alignment problem.

To take advantage of printing the couplers on this thin material another problem "as investigated. This problem was the chip capacitor problem as discussed under the paragraph on multipliers. These networks were incorporated into the power amplifier providing a composite of couplers, networks associated with matching, dc blocking, and a new dc connection network, all investigated and developed on this program.

To provide a low profile stripline package and remove an unreliable part, air trimmer capacitors commonly manufactured by Johanson and JFD, a threaded slug capacitor with a high dielectric material on its end, provided adequate capacitance change for all of the stripline modules that require $v$ riable capacitors.

The thermal resistance of the PT6695, as listed by the manufacturer, is $9.7^{\circ} \mathrm{C} /$ watt. During the course cif the program, measureme ts were made which indicated that the thermal resistance of the device should be $4.8^{\circ} \mathrm{C} /$ watt. Further study . uust be undertaken to resslve this area. If the device has a thermal resistance of $9.7^{\circ} \mathrm{C} /$ watt, six amplifiers may be necessary in the final output to keep the junction temperatures reasonable in any future development.

### 3.4.5.1 Amplifier Construction

A sketch of a typical amplifier layout is shown in Figure 3-63. The solid lines are the top of the board and the bottom is shown in dashed lines. Refereis " " ${ }^{2}$ " show's the stripline transformer used to accomplish the impedance match, and to isolate the output from dc. The base is returned through a shorted stub, also functioning as part of the input matching network. Variable capacitors are included, on the input port, to allow for parameter changes of the transistors. Figure 3-64 shows the same basic amplifier, but with the addition of the $3-\mathrm{db}$ hybrids integrated into the circuit. The dc is applied to the collector through a 470 pf feed-through capacitor whose impedance characteristics have been established by slotted line measurement. The impedance thus found, is included as part of the collector match.


Figure 3-63. Typical Amplifier Layout
. $010^{\prime \prime}$

Figure 3-64. Summed Amplifier

### 3.4.5.2 Anmplifier Data

Data measured on a single amplifier:
Pin $=w=$ Pout $=6.2$ watts

Collector Efficiency: 45.5\%
Bandwidth, 3 db pts: 36 MHz

Dual amplifier measurements:
Pin $=4 \mathrm{w}-$ Pout $=12.5 \mathrm{w}$

Collector Efficiency: 45.5\%
Bandwidth, 3 db pts: 40 MHz

### 3.4.6 Output Filter

The output bandpass filter developed for this program was designed to relieve problems associated with corona which can occur during critical pressure.

The bandwidth of the filter needed to restrict the spurious sidebands associated with this transmitter could be met with a three pole network having a bandwidth of 1000 MHz , thus minimizing the insertion loss of the filter.

An air dielectric interdigital filter can be constructed in a small size and minimum insertiun loss, but its elements will have high vswr and high impedance points which further complicate problems associated with corona.

A filter designed in air stripline which is constructed using shorted quarter-wave stubs and connecting lines can eliminate high impedance points and reduce the elements standing wave ratio.

A computer aided design was employed to calculate the impedances of the elements of the filter. Its basic layout is shown in figure 3-65.

The filter was constructed and found to have less than. 2 db loss and an inband vswr of 1.3:1. Improvements in this uait can be made in future construction. The biggest disadvantage of this type of filter is its physical size, being about twice the size of a rod type interdigital filter.


6794-8

Figure 3-65. Stripine Filter Layout

### 3.5 PERFORMANCE TESTS

The completed breadboard transmitter was subjected to selected tests to determine its operating characteristics.

The unit was not subjected to any environmental tests as its construction does not lend itself to these tests. Limited module tests were performed and can be found under the appropriate circuit description paragraph.

The transmitter was designed for a center frequency of 2250 MHz which is the center of the telemetry band; however, $t^{\prime} \quad$ 'nit is capable of being tuned approximately $\pm 40 \mathrm{MHz}$. Since the USBE test set was available for taking measurements of distortion and frequency response, the transmitter was tuned to 2287.5 MHz for final te sting.

The unit was found to have lower output power than was predicted from the block diagram. The problem was traced to the output multiplier.

The power supplied by the power amplifier was 26 watts at 1125 MHz . With a 60 percent efficient multiplier, the output would be 15.6 watts at 2250 MHz . The measured performance at 2250 MHz was 14 watts r-f output power with 95 watts of consumed dc power. This is a multiplier efficiency of 53.6 percent. The efficiency appeared to be low, not from a phasing problem; but rather from an incompatibility of the multiplier and the power amplifier. When driven from a laboratory signal generator, an efficiency of 67 percent with a single diode and an efficiency of : percent as a dual diode unit. It is believed that when the interface problem is solved, the multiplier can achieve an efficiency of at least 60 percent (rather than 53.6) driven from the power amplifier.

A similar Motorola transmitter, deveioped on another program and now in production, has such a multiplier. Efficiencies of greater than 60 percent are consistently obtained in the production units. Comparable success in this transmitter could provide an overall efficiency of 16 percent based on the ratio of r-f power output to DC power input, including the effects of losses in the power converter.

The typical. 1 db bandwidth of the transmitter is 14 MHz . This is shown in figure 3-66. A large phase change undoubtedly exists at the band edges. The baseband frequency response surely illustrates this point as shown in figure 3-67. A rise in the response occurs at approximately 7 MHz . The bandwidth restriction occurs because of the power amplifier chain bandpass.

Data on harmonic content of the baseband was taken at . 7 radians of peak deviation. Figure 3-68 shows that 2nd and 3rd harmonic distortion remains below 2 per cent throughout the frequency covered. The deviation capability of the unit was pressed to 5.5 radians peak deviation before major distortion was evident.

Figure 3-69 shows the transmitter's sensitivity to +28 vdc power supply variations. It appears that good saturation exists from 27 to 29 vdc .





Data taken at 2287.5 MHz is summarized below:
R-f power out
13.7 watts

Dc power

$$
\begin{aligned}
28 \mathrm{v}, 3.815 \mathrm{~A} & =106.82 \\
6 \mathrm{v}, 15 \mathrm{ma} & =.09 \\
\text { Total } & =106.91 \text { watts }
\end{aligned}
$$

Data taken at 2250 MHz is summarized below:

R-f power out
Dc power
14.0 watts
$28 \mathrm{v}, 3.4 \mathrm{~A}=95.20$ watts
$6 \mathrm{v}, 15 \mathrm{ma}=.0^{n}$ watts
Tota: 95.29 watts
$23 \mathrm{MHz}, 3 \mathrm{db}$

Bandwidth
Power in vs power out:

| Pin dbm | Poul watts |
| :---: | :---: |
| +3.0 | 14 |
| 0 | 13.7 |
| -3.0 | 12.5 |

Spurious sidebands: (no output filter)
Major Signals
3431. $25 \mathrm{MHz}-28 \mathrm{db}$
1143. $75 \mathrm{MHz}-29 \mathrm{db}$
$560 \mathrm{MHz}>-50 \mathrm{db}$
Distortior: See f:gure 3-68
Deviation: Designed for 2.8 radians peak
Major distortion occurs at 5.5 radians peak
Sensitivity - . 875 radians per vrms
Frequency response: See figure 3-68

## SECTION IV <br> ANALYSES

## 4. INTRODUCTION

The analysis problems which have been considered fall into two broad areas. First, recommendations for future systems in terms of the phase lock loop and the modulation techniques to give improved performance, and second, changes to the existing Apollo USB system which could be made to give improved perforinance with minimum change to the current equipment. Although many other problems and questions can be posed along these lines of consideration, the analyses were constrained by the available time and resouzces.

## 4. 1 PHASE-LOCK LOOP ANALYSIS

The phase lock loop (PLL) receiver, at this point in time, appears to be a neces sary part of any space communications system because of the need to extract a radio carrier of varying frequency for purposes of homodyne detection and doppler measurements. Since the PLL is inherently mathematicaily a non-linear device, analyses tend to be extremely difficult and in many cases are suspect. The past experience with PLL's has been very cautious because of lack of confidence in the technology and in analytical designs. More modern computer techniques have, to a great extent, overcome some of the past difficulties. In addition to the analysis, more practical experience has been gained in the use of PLL, most of which tend to substantiate the analysis recommendations.

The model used for the phase lock loop is described in paragraph 4.1.5.
Open loop bode plots and root locus plots obtained during analysis of the type III loop are presented in paragraph 4.1.6

Paragraph 4.1.7 contains a Bibliography of terms and techniques used in the analysis.

In the Apollo Unified S-Band Transponder, a phase lock loop was used to filter the S-band carrier. This filtered carrier was used to detect the up-link modulation by multiplying the $S$-band modulated signal with the filtered carrier in a product detector. The filtered carrier output was also used to derive the down-link carrier to provide a transmitted carrier phase coherent with the received carrier. For this type of operation the important characteristics are acquisition, speed and phase errors, due to noise and dynamics. For small noise phase errors one criteria is to narrow the loop bandwidth. This, however, leads to high dynamic errors as well as longer acquisition times. One method of overcoming this problem is to employ a second or third order loop. Both of these loops become practical if self-acquistion is used instead of the method used now where the received signal frequency is swept past the natural frequency of the receiver. A further possibility of reducing phase errors due to noise is to use an AGC system instead of hard limiting after the predetection filter.

This analysis was limited to the following possible areas for loop operation improvement:

1. Non-limiting loop operation.
2. Higher order loops.
3. Self acquisition.

### 4.1.1 Predetection Limiting vs Nonlimiting

In the Apollo carrier phase lock loop mechanization, predetection limiting is used to limit the peak signal level applied to the phase detector. Tr s nonlinear operation using perfect limiters degrades the signal to noise ratio by 1.06 db . If linear operation can be used, the possibility exists of effectively gaining $1 \mathbf{d b}$ hetter sensitivity at usable signal levels. Since practical limiters generally convert some of the a-m noise into phase noise, the degradation can be worsethan 1 db . The amount of additional degradation can be held to a minimum by careful design oi the limiter. A well designed limiter typically has less than one degree phase shift per db in limiting. This additional noise is spread over the predetection bandwidth
and has only a minor effect on loop threshold. For this reason this effect will not be considered further in this study. For a Type I loop using no DC amplification, limiting is necessary if highest possible phase gain is desired in the loop. As an example, in the Apollo phase lock loop the predetection bandwidth to loop threshold bandwidth ratio is $20 / 1$. Thus at unity signal to noise ratio in the loop bandwidth, the predetecticn $S / N$ ratio is -13 db . If no limiter is used, the peak design phase detector gain, would have to be 20 db above the threshold detector gain. By using a limiter, the peak design gain to threshold operating gain is determined by $1 / \mathbb{a}_{0}$ wherefore

$$
\alpha_{0}=\frac{1}{\sqrt{1+\frac{4}{\pi} \frac{B_{1}}{2_{B}}}}
$$

the $20 / 1$ bandwidth ratio, $1 / \alpha_{0}=5.14$ or 14.2 db . Thus limiting in this case allows the loop to be mechanized with 6 db more gain over a linear type of operation. By removing the restriction against use of dc amplification, the 6 db gain advantage of the limited loop disappears so that choice of using limiting or linear amplifiers can be made on other criteria. A byproduct of the predetection limiting is the increase in loop gain with increase in signal to noise ratio. This increase in gain increases the loop bandwidth as well as decreases the dynamic errors with increasing signal level. For near earth orbits this "adaption" of the loop is desirable since the velocity and rate dynamics are highest at close range. For linear operation a similar type of loop adaption can be obtained by employing envelope AGC to maintain the rms signal plus noise constant. For this type of operation, the signal suppression factor becomes:

$$
\alpha_{\mathrm{agc}}=\frac{1}{\sqrt{1+\frac{N}{S}}}
$$

If we equalize the gain at loop threshold by lowering the phase detector gain of the AGC loop, then at strong signal, the $\alpha$ of the AGC loop would be less than the limited loop by the amount of the attenuation used to equalize the gains. For the $20 / 1$ bandwidth ratio this would amount to a maximum $\alpha$ agc of 0.89 . For large predetection
to lool: bindwid: : ratios the limit would be $(\pi / 4)^{1 / 2}$. The major effect of this would be $10 \%$ less strong signal bandwidth and $10 \%$ greater dynamic errors. By using Type II or Type III loops, this net effect on the dynamic errors can be made insignificans.

An additional nom. linear element in the phase lock loop is the phase detector. The output of this dotector is equal to the sine of the signal angle relative to the reference. In order to determine the effect of this non-linearity upon the performance of the loop a computer simulation of the loop was utilized. By using identical noise sequences, a comparison of the rms output phas $\geq$ noise versus input signal to noise ratio in a bandwidth equal to the noise bandwistl: of the loop was computed. The results are shown in figure 4-1. As expected, the difforence in output yignal to noise ratio between loops using a limiter and cre without a limiter is approximately 1.1 db in the region where the limiter is operatirit with a negative signal to noise ratio. One surprise, however, was in the performance of the loop without a limiter. The output phase noise compared to the input phase noise shows a slight improvement in the signal to noise ratio range between 2 and 8 db . The maximum improvement of approximately 0.5 db occurs in the input signal-to-noise ratio range of 4 to 6 db . This improvement is due to the non-linearity of the phase detector. The loop tends to lose lock on the input signal plus noise for the duration of the extreme noise peaks. This, in effect, clips the noise peaks off of the signal. At lower signal to noise ratios, loss of lock in the loop occurs with such frequency and duration that the signal to noise ratio is degraded over the input signal to noise ratio. The noise used in this analysis was simulated by using two normally distributed random variables with one of the variables in-phase and one in-quadrature with the signal. This noise simulates the actual noise on the input signal and is not the same as white phase noise assumed by some investigators where unity signal to noise is assumed as an angle variance of one radian.

Figure 4-1. DB SIGNAL TO NOISE RATIO IN AN R-F BANDWIDTH EQUAL TO NOISE BANDWIDTH OF LOOP (2 BL)

### 4.1.2 Higher Order Loops

The present spacecraft Apollo carrier loop is a high gain Type I loop. This type of loop has a velocity error when the signal frequency is different than the natural rest frequency of the vco. With doppler rate dynamics the loop will have a rate error in addition to the velocity error. The total error in degrees of a Rechtin optimized loop is given by

$$
\epsilon=\frac{360 \times f}{K_{v}}+\frac{101,25 \dot{f}}{\left(\alpha / \alpha_{0}\right) B_{L_{0}}{ }^{2}}
$$

where: $B_{L_{0}}$ is one sided loop noise bandwidth at optimization.
$f$ is frequency error in Hz .
f is frequency rate in $\mathrm{Hz} / \mathrm{sec}$.
$\epsilon$ is loop error in degrees.
$\boldsymbol{\alpha}_{0}$ is signal suppression factor of loop at optimiazation.
$\alpha$ is operating point signal suppression.
This equation assumes a linear phase detector and is thus only approximately correct for large phase error of loops using a sine type phase detector. Excessive phase error in the loop degrades the performance of the loop at low signal to noise ratios by increasing the probability of the loop losing lock. At $5 \mathrm{db} \mathrm{S} / \mathrm{N}, 0.1$ radian deg rades the loop by 0.1 db while 0.2 radian will degrade the loop by 0.7 db . $A$ second effect of phase error is to reduce the demodulated signal level by a factor equal to $\cos (\epsilon)$. Thus since the demodulated noise level does not change, the output signal to noise ratio is degraded.

By using a Type II loop where $K_{v}=\infty$, the velocity error is reduced to zero. In practice, without using mechanical resolvers, it is difficult to mechanize a true Type II loop. By using an operational amplifier with high gain to produce an active time constant it is possible to obtain a $K_{v}$ in the order of $10^{11}$. For all practical purposes, this gain is close enough to infinity so that the loop performs in a manner similar to a true Type II. Several operational advantages in addition to the elimination of velocity errors are derived by using the integrating amplifier. One of
these advantages is to reduce the operating level of the phase detector. In the Type I loop with no dc gain the phase detector is operated at the highest level consistent with the diode voltage ratings to obtain as high a $K_{\mathbf{V}}$ as possible in the loop. This high operating level requires high power drivers and presents shielding problems as far as coherent sigral leakage is concerned. Using the active time constant, the phase detector can be operated at the lowest level consistent with diode balance offaet voltage and operational amplifier voltage and current offsets. A second advantage is the frequency memory of the loop. If the loop should lose lock due to momentary loss of signal, the large active time constant will keep the frequency of the loop at the value it had when it lost lock. This allows the loop to regain lock without initiating frequency search if the signal returns within a short period of time.

In substituting a Type II for a Type I loop, a change in acquisition procedure must be made. Acquisition of this type of loop is practically irnpossible if atternpted by sweeping the input signal frequency as is done in the present Apollo System. Self acquisition is quite practical and if used properly, a reduction in the acquisition time can be achieved. dicquisition will be discussed in more detail in the next section of this report.

A further reduction in the dynamic errors can be made by utilizing a Type III loop. As contrasted with the Type II loop, there is not a generally accepted optimized configuration. Three general configurations are discussed in the literature. These are referred to as:

1. Weiner
2. Mallincrodt
3. Pool

Each of these configurations has alightly different characteristics. The Weiner loop was designed to have minimum mean equare error to a frequency ramp. The Mallincrodt loop has the maximum phase margin while the Pool loop is a practical implementation of the Weiner loop using real zeros instead of the complex zeros required in the Weiner loop filter. Since maximum phase error is a criteria of
loop operation when considering minımum acquisition time or minimum probability of unlock in the presence of noise, a Type III loop design was optimized to yield minimum peak error for a frequency ramp. The resulting loop filter for this optimization, like the Weiner loop, contained complex zeros. A second optiminzation restricting the loop filter zeros to the real axis yielded a fifth Type $I$ loop with certain advantages over the original three varieties. As a means of comparing the various loops, the following definitions apply.

1. Loop Transfer function:

$$
\begin{aligned}
H(s) & =\frac{B_{0}+B_{1} S+B_{2} S^{2}}{A_{0}+A_{1} S+A_{2} S^{2} \because A_{3} S^{3}} \\
& =\frac{G\left((S+d)^{2}+\lambda^{2}\right)}{(S+c)\left((S+\sigma)^{2}+\omega^{2}\right)}
\end{aligned}
$$

2. Loop Filter:

$$
F(s)=\frac{G\left((S+d)^{2}+\lambda^{2}\right)}{s^{2}}
$$

3. Transient Behavior (considering phase detector to be linear)
$T$ = Time to peak error for a frequency ramp input $V_{\text {in }}=\frac{1}{S^{3}}$ to a loop with a $B_{L_{0}}=1.0 \mathrm{~Hz}$.
$\epsilon=$ Peak rhase error in radians for a frequency ramp input of $1 \mathrm{rad} / \mathrm{sec}^{2}$ for loop with a $B_{L_{O}}=1.0 \mathrm{~Hz}$.
${ }^{B} L_{0}=$ One sided noise bandwidth of loop in Hz .
4. Stability
$G M=$ Gain Margin in $d b$
PM = Phase Margin in Deg.
The Type III luop comparisons are given in table 4-1.

Table 4-1. Comparison Between Various Types of Type III Loops

|  | Weiner | Mallincrodt | Pool | Min Peak | Approx. Min. Peak (real zeros) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{B}_{\mathrm{o}}$ in rad | 1.72800 | 0.60949958 | 1.245339 | 1.2066443 | 1.0543378 |
| $\mathrm{B}_{1}$ in rad | 2.8800 | 2.7171496 | 3.273935 | 3.1436057 | 3.2556585 |
| $\mathrm{B}_{2}$ in rad | 2.400 | 3.0282637 | 2.151754 | 2.5462450 | 2.5132628 |
| $A_{0}$ in rad | 1.72800 | 0.60949958 | 1.245339 | 1.2066443 | 1.0543378 |
| $A_{1}$ in rad | 2. 8800 | 2.7171496 | 3.273935 | 3.1436057 | 3.2556585 |
| $\mathrm{A}_{2}$ in rad | 2.400 | 3.0282637 | 2.151754 | 2. 5462450 | 2.5132628 |
| $A_{3}$ in rad | 1.000 | 1.0000 | 1.0000 | 1.0000 | 1.00000 |
| G in rad | 2.400 | 3.0282637 | 2.151754 | 2.5462450 | 2.5132628 |
| d in rad | 0.6000 | 0.4489337 | 0.7607598 | 0.6173023 | 0.6476537 |
| $\lambda$ in rad | 0.6000 | 0.0 | 0.0 | 0.30467942 | 0.0 |
| $C$ in rad | 1.2000 | 0.33670031 | 0.5114270 | 0.61829684 | 0.45442006 |
| O i.. $=$ = ${ }^{\text {d }}$ | 0.6000 | 1.3462352 | 0.8201633 | 0.9639741 | 1.0293391 |
| W in rad | 1.0392305 | 0.0 | 1.327539 | 1.0110962 | 1. 1225812 |
| Tinsec | 1.7123577 | 2.3139169 | 1.69366 | 1.7963144 | 1.8047117 |
| $\epsilon$ in rad | 0.28087018 | 0.3047343 | 0.2862066 | 0.2746985 | 0.27484593 |
| $\mathrm{B}_{\mathrm{L}_{\mathrm{o}}} \text { in } \mathrm{Hz}$ | 1.0 | 1.0 | 1.0 | 1.0 | 1.0 |
| $G M$ in db | 12.07 | 22.52 | 15.06 | 16.44 | 17.81 |
| PM in deg | 60.45 | 73.47 | 54.3 | 63.47 | 62.61 |
| Loop Filt Gain | 1.72800 | 0.609499 | 1.24533905 | 1.2066443 | 1.0543378 |

In comparing the loops, it is apparent that the Weiner and M111-Peak loops require complex zeros in the loop filter. These two loops do not offer enough significant advantages over the other three loops to warrant their use due to the added complexity required to provide the complex zeros. Comparing the other three loops, the only advantage that the Mallincrodt loop has is greater phase and gain margin. The higher peak phase error plus the larger tine that the loop remains at maximum error is a definite disadvantage when it comes to threshold performance in the presence of dynamic transient errors. This leaves the tradeoff to be made between the Pool loop and the approximate minimum peak loop. No real significant difference exists in the transient behavior. The Pool loop may have slightly higher phase error, but does not stay at the maximun error as long as the minimum peak loop. The major difference between the loops is in the gain and phase margin. The higher gain and phase margin of the approximate minimum peak loop makes it the most desirable of the two loops for this application.

In using the transient data provided in table 4-1 for determining time and phase error for other than a $B_{L_{o}}$ of 1.0 Hz and a frequency ramp of $1.0 \mathrm{rad} / \mathrm{sec}^{2}$, the time to peak ( T ) varies inversely as the bandwidth while the peak error ( $\epsilon$ ) varies inversely as the square of the bandwidth and directly as the magnitude of the ramp for linear phase detectors. li a sine phase detector is used, significant errors in the magnitude and time to peak will result in using the table modified as above. For sine type phase detector with the approximate minimum peak loop the transient behavior is given in table 4-2.

From table 4-2 it may be seen that the sine detector has little effect on the transient behavior for a ramp of $1.0 \mathrm{rad} / \mathrm{sec}^{2}$. The effect of the nonlinearity is quite apparent at $4.0 \mathrm{rad} / \mathrm{sec}^{2}$. This is the maximum tolerance ramp that the loop will handle without losing lock.

Table 4-2. Transient Behavior of Approximate Minimum Peak Loop with Frequency Ramp Input

## Frequency Ramp in rad/sec ${ }^{2}$

|  | 1.0 | 3.5 | 4.0 (max value) |
| :---: | :---: | :---: | :---: |
| T in sec | 1.80 | 2.10 | 2.55 |
| $\epsilon$ in rad | 0.2782 | 1.2226 | 1.7291 |

A large concern in using a Type III loop is stability since these loops are only conditionally stable (a gain above a minimum amount is necessary for stability). This problem is not as severe as it might at first seem. In the normal mechanization of the loop, the loop gain changes with signal level, with minimum gain occurring at minimum signal level. Since the loop becomes more stable with increased gain, optimizing the loop at threshold signal level will ensure that adequate gain exists to keep the loop stable. In using a sine phase detector, a possibility exists of having a steady phase error sufficient to reduce the detector gain to the instability point. For the approximate minimum peak loop with the gain margin of 17.8 db , the required phase error would be in excess of $82.6^{\circ}$. This erroris equal to 0.99 of the peak phase detector output. At minimum signai level where the lowest amount of gain margin exists, enough noise error would be present to prevent the loop from locking in any case. Above threshold levels, the gain margin increases due to increased signal level. For instability a phase error approaching $90^{\circ}$ would be required. For other reasons, such as threshold bandwidth, the nominal gain of the phase detector and yco are held to close tolerances usually within $10 \%$ or 1 db . Thus, no problem exists due to nominal gain variations. The last stability question is loop operation under transient conditions that produce phase errors traversing the "unstable" phase error region. By observing the transient response, using the sine type phase detector, it is seen that the loop behaves in a normal manner with the only eifect being (1) longer time to maximum peak error, and (2) a larger peak error than that calculated by using a linear de-
tector. The transic.it for a 4.0 rad/sec ${ }^{2}$ ramp is shown in figure 4-2. Thus it is seen that by using reasonable care in setting up the loop only some abnormal failure in the circuitry would allow the loop to become unstable.

Another consideration of a Type III loop is the acquisition problem. It was determined that the loop could be acquircd by sweeping the vco using an error voltage input to the second integrator to derive the sweep provided no offset errors exist at the first integrator. Acquisition with offset errors can be done by acquiring as a Type II loop. This is discussed in more detail in paragraph 4.1.3

The mechanization of either the Type II or Type III loop utilizes operational amplifiers to approximate the required integrators. Figure 4-3 indicates the type of filters used for the Type II or Type III loop. For the third order loops having real zeros it is seen that

$$
\begin{aligned}
& B_{0}=\left(\frac{1}{R_{1} C}\right)^{2} \\
& B_{1}=\frac{2 R_{2}}{R_{1}^{2} C} \\
& B_{2}=\left(\frac{R_{2}}{R_{1}}\right)^{2}
\end{aligned}
$$

With a certain amount of switching it would be easy to change loop types by shorting out the first integ rator capacitor with a resistor as well as changing the value of the resistance in the second integrator.

### 4.1.3 Acquisition

The acquisition procedure for the present Apollo S-band carrier loop requires that the ground transmitter frequency be offset and swept in a triangular sweep so that at the transponder, the received signal frequency will sweep past the receiver frequency and thus allow the loop to lock. After locking to the received signal, the sweep is maintained until the ground receiver acquires the sweeping transponder transmitted signal. For speed of acquisition, high sweep rates are used 4-12

4-3A PHASE LOCK LOOP
BLOCK DIAGRAM
VCO
INPUT 4-3C THIRD ORDER APPROX LOOP FILTER
4-3B SECOND ORDER
APPROX LOOP FILTER病
$\quad F(S) \approx-\frac{R_{2}}{R_{1}}\left[\frac{s+\frac{1}{R_{2} \mathrm{C}}}{S}\right]$
$(35 \mathrm{kHz} / \mathrm{sec})$. This acquisition requires that the loop has to track the sweeping signal. Thus the loop must be designed to operate with the high dynamics of the acquisition signal. The rate dynamics of acquisition is approximately 10 times the normal orbital dynamics. From the formula for phase error, for equivalent errors due to rate dynamics, the bandwidth of the loop must be over three times wider to track the acquisition dynamics as required to track the orbital dynamics. Using self acquisition it is possible to greatly reduce the acquisition time, or loop bandwidth, or both. To accomplish self acquisition, some means is provided to sweep the local oscillator past the signal frequency. In one method, a detection circuit is used to determine when the incoming signal is equal to the local oscillator and stop the sweep allowing the loop to lock. The most common method of acquisition utilizes an error voltage inserted in the input of the integrator or loop filter preceding the vco causing the vco to sweep in a linear frequency ramp until the loop locks to an incoming signal. The locked so develops error voltage at the
 this offset voltage at the phase decetor maser trie loo: wrone prone to unlock in the presence of noise than if it is opera: . unlock is directly related to the $p=0$ : wi w of soidf plas offset voltage exceeding $\pi / 2$ radians of error. The ringe: operating with an offset phase noise, the greater the probability dians will be exceeded. The maximum acquisition rate aller $\quad t \quad$ ity of lock is directly related to the amount of $\mathrm{S} / \mathrm{N}$ ratio in the lo. f as well as the time it takes to recognize lock and remove sweep voltage. This latter fact has not been treated yell in the literature but has been verified experimentally in the lab. In a Type 1 soop, acquisition speed is also affected by loop gain and maximum Srequency offset that the signal has from the natural rest frequency of the vco. This is due to the additional error in the loop due to frequency offset. The general method of detecting lock is to use the output of the loop coherent amplitude detector. The bandwidth of this detector output is set to provide just the necessary probability of detecting lock with the minimum signal level to be encountered. This avoids undue delay in detecting this ${ }^{8}$ signal and removing the sweep voltage.

For fastest acquisition a Type II loop should be used. The Type I loop acquisition speed is degraded by frequency offset error. The Type III loop acquisition is not practical due to offset errors at the input to the loop filter. This also was an early objection to Type II loops since it was felt that any offset error at the input to the integrator would cause the integrator to charge up to maximum voltage and push the vco out of range of the signal. This type of problem in the Type II loop is avoided by using the integrator to generate the sweep waveform. This ic accomplished by injecting a voltage into the integrator. A voltage level detector on the output of the integrator is used to limit the maximum output voltage level. This detector senses this maximum level and reverses the polarity of the input sweep voltage. Thus the output voltage sweeps back and forth between two preset levels. By using a higher input voltage for the retrace than for the sweep, a sawtooth waveform is generated. The normal unbalance and operational amplifier offsets must be kept much smaller than the sweep voltage input. Since these offsets could add or subtract from the sweep input, the sweep voltage must be set so that the maximum offset added to the applied sweep does not exceed the maximum sweep rate. A valid objection in the past agairst Type II loops has been the excessive amplifier offset voltage errors. Since they were random in nature they could not be compensated out so that acquisition and loop behavior was seriously affected. The stability of present day operational amplifiers plus use of self acquisition has eliminated the need to employ a Type I loop for space applications.

As an indication of reacquisition behavior of higher order loops, the relative acquisition speed between the Type II loop and the Type III loop was calculated. This was determined by computing the maximum sweep rate in the presence of no noise, assuming no offset errors. For the Type II loop, it might be surmised by looking at its phase plane plot that the maximum sweep speed would be a function of the relative phase between the signal and vco at the instant of zero frequency error. By analyzing the loop by state variable techniques, this was indeed found to be true. Figure 4-4 shnws two typical phase error trackings of a Type II loop having acquisition sweep applied to the vco. The sweep having a phase error of 1.1 radian at
zero frequency error allowed the loop to lock and track out the sweep voltage. The sweep with 2.5 radians of error had too large a transient error to allow lock. Figure 4-5 indicates the region of acquisition as a function of phase error and sweep rate. It is interesting to compare this chart with one "rule of thumb" used to determine acquisition sweep speed. By this rule, the rate is equivalent to a rate producing 0.5 radian phase error. For a loop with a $B_{L_{o}}=1 \mathrm{~Hz}$, the sweep rate is $1.88 \mathrm{rad} / \mathrm{sec}^{2}$.

For a Type III loop, the first integrator levels off the phase transient effect so that the phase error at zero frequency crossing has little effect on the acquisision rate. The remaining sweep rates are shown in table 4-3. It would appear that the Type III loop would be faster than the Type II loop. However, in the presence of noise much of this difference would be eliminated since the Type II loop has a large region whose higher sweep speeds are allowable and noise would not affect the lock probability as fast due to this region as would the Type III loop which has no such region. The large amount of computing time necessary to determine the probability of lock with noise present, precluded its study. A serious problem in acquiring a Type III loop is the effect of offset bias errors at the input to the first integrator. This error forms a ramp voltage at the integrator output. This output can get quite large so that it overloads the second integrator preventing control of the sweep. The effect of this error was not included in table 4-3. In practice it would be impossible to eliminate this problem so that Type III loops cannot be direc ly acquired. The Type III loop is acquired as a Type II loop by shorting out the cafacitor in the first integrator with a resistor. After acquisition, the resistor shunt is lifted, changing the order of the loop to Type III. The block diagrams of the Type II and Type III acquisition circuit are shown in figure 4-6. The acquisition switching is shown on the Type III loop. As shown in the figure, the zero of the second integratar section must be changed to provide an optimized Type II loop with the same bandwidth as the Type III loop.

4-5 ACQUISITION REGION OF 2ND ORDER PLL
WITH BL $=1.0$ HZ USING FREQUENCY SWEEP





Table 4-3. Maximum Strong Signal Acquisition Sweep Rates

| Type II Maximum Rate | $3.36 \mathrm{rad} / \mathrm{sec}^{2}$ |
| :--- | :--- |
| Type II (90\% probability) | $2.10 \mathrm{rad} / \mathrm{sec}^{2}$ |
| Mallinc rodt Loop | $2.04 \mathrm{rad} / \mathrm{sec}^{2}$ |
| Pool Loop | $2.06 \mathrm{rad} / \mathrm{sec}^{2}$ |
| Approx. Minimum Peak Loop Type II | $2.42 \mathrm{rad} / \mathrm{sec}^{2}$ |

The frequency memory that a Type II loop possesses at time of loss of lock can be utilized to good advantage. Upon loss of lock the acquisition sweep is not reinitiated until such time as the difference between the vco and signal frequencies exceeds the self pull-in range. For near earth orbits, the dynamic plus the nominal offset errors permit a wait time of about 1 second. Using this type of operation, a minimum of unlock time is experienced due to a momentary loss of lock. The Type III loop possesses rate memory as well as frequency memory. Both can be used in a similar manner. The wait time is limited by circuit unbalances which drive the vco beyond the self pull-in range. At that time the loop would revert back to a Type II loop and sweep would be initiated.

### 4.1.4 Conclusions

From the analysis, it may be concluded that to extend the capability of the phase lock loop to the utmost the following steps could be taken:

1. Use self acquisition.
2. Narrow the bandwidth.
3. Use Type II or Type III loop.
4. Use envelope AGC instead of limiters.

For missions out to lunar distances, a Type III loop is not necessary. For these missions, the choice of AGC or limiters is also not critical since only a db in signal threshold is involved. The bandwidth can generally be chosen to optimize the acquisition time since signal to noise densities for these distances are quite high.

For planetary distances the phase lock loop could operate as a Type II with command switching to a Type LII when high rate dynamics are expected.

### 4.1.5 Phase Lock Loop Model

The model for the phase lock loop is shown in block diagram form in figure 4-7. For linear amplifier operation, the noise is added after the phase detector since at that point only one normaily distributed random variable needs to be used. The algorithm for the integrals uses a first order hold so that the integration operator is:

$$
D(z)=\frac{\frac{T}{2}(3 Z-1)}{Z(Z-1)}
$$

The operation is

$$
Y_{k+1}=Y_{k} i \frac{T}{2}\left(3 Y_{k}^{\prime}-Y_{k-1}^{\prime}\right)
$$

where the $Y$ are outputs and the $Y^{\prime}$ are inputs. For a one sided noise bandwidth of 1 Hz , a T of 0.025 second was used. For the loop without noise input, a sample rate corresponding to $T=0.5$ was sufficient to describe the transient behavior within $10 \%$ of the continuous function. The higher sample rate was used to ensure a flat noise spectrum input over the bandwidth. The noise spectrum used was checked by using a Fast Fourier Transfer to provide a square filter equivalent to the noise bandwidth of the loop. The output of this filter was analyzed to ensure its conformance to Gaussian noise.

For the limited amplifier, a different noise input was used to conserve computer time. The noise was inserted as an input signal by choosing numbers at random from a population conforming to the angle density distribution function for a given predetection signal to noise ratio. The input signal to noise corresponded to a bandwidth 16 db wider than the loop bandwidth. To provide the same bandwidth, the phase detector gain was increased by $1 / \boldsymbol{\alpha}_{0}$ where $\boldsymbol{\alpha}_{0}$ is the signal suppression factor due to limiting. Again the noise signal was checked to ensure its conformance to the desired signal.


The same model without noise input was used to check acquisition. For a Type III loop the loop filter consisted of two sections similar to the Type II loop f:lter.

### 4.1.6 Type III Loop

Open Loop Bode Plots and Root Locus Plots
-11220185E C3 HERTZ









 4-28
OOF






[^4]

 M M O N N M N



[^5]
4
4

44





.11220185 E 03 HERTZ





岗岗和 m m O N N m N



©
6




### 4.1.7 Bibliography

1. Jaffe, R. and Rechtin, R., "Design and Performance of Phase-Lock Circuits Capable of Near-Optimum Performance Over a Wide Range of Input Signal and Noise Level", IRE, Transactions on Information Theory, Vol. IT-1, March 1955.
2. Weiner, N., Extrapolation, Interpolation, and Smoothing of Stationary Time Series, The Tec!nology Press and John Wiley and Sons, Inc., 1949.
3. Pool, R. H., A Comparison of Second-Order and Third-Order Phase-Lock Loop Feceivers, Master Thesis, State University of Iowa, 1962.
4. Mallincrodt, A. J., "Passive Ranging Doppler System, Phase Completion Report \#961-R1'", Ballistics Research Lab., Contract DA-04-495-ORD-483, November 2, 1953.
5. Rice; S. O., "Mathematical Analysis of Random Noise", Bell System Technical Journal, Vol. 54, No. 7.
6. Middleton, D., Introduction to Statistical Communication Theory, McGraw-Hill, 1960, pp. 416-417.
7. Charles, F. J. and Lindsey, W. C., "Some Analytical and Experimental PhaseLocked Loop Results for Low Signal-to-Noise Ratios, Proc, of IEEE, Vol. 54, September 1966.
8. Weaver, C. S., "Thresholds and Tracking Ranges in Phase-Locked Loops", IRE Transaction oa Space Electronics and Telemetry, September 1961.

### 4.2 MODULATION ANALYSIS - AN ALL DIGITAL TRANSMISSION SYSTEM

### 4.2.1 Introduction

The present Apollo Unified S-Band Equipment (USBE) Communications Systerr, although probably satisfactory for earth orbital and lunar missions, would be woefully lacking for Mars or other deep space missions. The USBE system is rather inefficient in terms of the power necessary to transmit the given information. More efficient means exist and probably should ive used if the overall system is changed.

The existing system is also piagued by its high susceptibility to phase distortion and non-linear modulation-demodulation equipment. Furthermore the USBE is not really unified but is a bifurcated system. Television informatior is transmitted on a separate carrier from the other inform ation the reby requiring an additional transmitter, modulator, coupling circuits, and other paraphernalia which could possibly be eliminated in another type of system. The USBE system is also hampered b; a lack of flexibility in changing to meet other information transmission requirements. Finally, techniques are available today which were considered impossible or marginally impractical at the inception of the USBE system, and thus could not be exploited at that time.

In light of the above, it seems like a good time to review the requirements placed upon a space-earth communications system. To do this requires an investigation of the information requirements and the constraints that form the framework within which the system must be considered. Using these requirements and constraints as a base, a digital system can be described which will surpass the existing system with regard to both efficiency and performance.

### 4.2.2 System Information Kequirements

4.2.2.1 Up-Link Voice

The present requirement to handle voice with a given intelligibility of $90 \%$ seems reasonable. To achieve this intelligibility requires about 31 db peak signal to rms noise ${ }^{l}$ in a 3 kHz band. Three bit PCM gives a peak signal to rms noise ratio of only 22.8 db due to the quantizing noise. However, compandering ${ }^{2}$ will increase the signal to noise ratio by 9 db , thus meeting the requirement. Little additional noise is added if the probability of error is less than $10^{-3}$. The information rate necessary will be 3 bits/sample, multiplied by two samples per cycle of the highest frequency, or 18 kilobits/second.

[^6]
### 4.2.2.2 Up-Link Data

An allocation of 2 kilobits/second appears to be sufficie.t to handle the present as well as future needs. The bit error rate of $10^{-6}$ which was a previous require ment will be assumed necessary. To be compatible with the up-link voice (in terms of same error rate) simple coding of three symbols per information bit may be employed which will then allow the same error rate. At a bit error rate of $10^{-3}$, the equivalent bit rate is 6 kilobits/second.

### 4.2.2.3 Down-Link Voice

The down-link voice requirement will be assumed the same as the up-link voice requirement thus leading to a rate of 18 kilobits/second with a probability of error of $10^{-3}$.

### 4.2.2.4 Down-Link Data

The present requirement calls for about 50 kilobits/second data rate with a bit error rate of $10^{-3}$. This appears to be sufficient for present and future needs.

### 4.2.2.5 Down-Link Video

Television requirements for the Apollo mission call for two modes, the normal mode of 320 lines, 10 frames/second and a high resolution mode of 1230 lines/frame, . 625 frame per second. With a digital system for other missions, it would seem reasonable and certainly more prudent, to find the information capacity of the channel first, and then tailor a television system to the channel characteristics and limitations. The allocation of bits/second for television will be discussed further after consideration of the transmission system.

### 4.2.2.6 Ranging

There seems to be some question about the efficacy of transmitting a ranging code in an all digital system. However, since no time was allotted to answering this question, it is assumed that a ranging code will be used. In the system considered here (see figure 4-28) the ranging code does not really use any of the trans mitter power after acquisition has taken place. Prior to acquisition, the code must be transmitted alone to lock up the ranging system. After acquisition, the code is modulo-two added with the information data to provide a serial bit stream for

transmission. At the receiver, the serial stream is regenerated and modulo-two added with a replica of the ranging code thus restoring the original information data.

A summary of the system requirements is given in table 4-4 below along with the necessary information capacity and concomitant error probability.

Table 4-4. Information Requirements

| Service | Capacity Required | Max Prob of Error |
| :---: | :---: | :---: |
| Uplink Voice | $18 \mathrm{~kb} / \mathrm{s}$ | $10^{-3}$ |
| Uplink Data | $2 \mathrm{~kb} / \mathrm{s}$ | $10^{-6}$ |
| Downlink Voice | $18 \mathrm{~kb} / \mathrm{s}$ | $10^{-3}$ |
| Downlink Data | $50 \mathrm{~kL} / \mathrm{s}$ | $10^{-3}$ |
| Downlink Video | To be determined | $10^{-3}$ |

### 4.2.3 System Constraints and Limitations

### 4.2.3.1 Power Limitation

Space systems are, for the most part, power limited systems since spacecraft must generate their own power from solar energy for long mission applications. In a recent study, Goldstein ${ }^{l}$ considers 400 watts as a representative estimate of the maximum power to be available on a spacecraft in the future. Increases in power beyond 400 watts, require an increase in the vehicle weight which is considerably larger than the improvement would justify. Considering the usual transmitter efficiency to be about 20 percent sets the transmitter power at about 80 watts maximum.

### 4.2.3.2 System Noise Temperature

In the past, spacecraft communication system noise temperatures of about 2610 degrees Kelvin ( 10 db noise figure) have been the norm. Future systems are expected to have an improved system noise temperature. Current technical prowess ${ }^{2}$ has demonstrated a 7.5 db noise figure front end using silicon transistors and 5.5 db using germanium devices. Further advances are expected to reduce

1. Goldstein, B.S., "Communication from Mars: Requirements and Limitations," IEEE Trans. on Aerospace and Electronics Systems, May 1968.
2. "Advanced S-Band Transponder Concept Review, "Motorola, Inc., May 28, 1968.
this figure to $5 \mathrm{db}\left(1740^{\circ} \mathrm{K}\right)$, the figure which will be used here. The ground terminal has a more elaborate maser front end which allows a system noise temperature of about $30^{\circ} \mathrm{K}$ maximum.

### 4.2.3.3 Antenna Gain

The antenna capability imposes a definite system constraint. The largest antenna considered to date (but not flown) has been a 30 foot erectable paraboloid. The results of anticipated tests on the Applied Technology Satellite should uncover the feasibility of using an antenna with this large an aperture. Other programs in the planning stage at this time propose using phased arrays with an aperture equivalent to the 30 foot paraboloid. The point is, a great deal of current effort is being expended to solve the problems of using large antennas in space. The prognosis appears favorable, and it does not require sophistry to argue that large antennas will be used in the near future. Accordingly, a 30 foot antenna is considered here. For earth-based stations, it does not seem reasonable to expect more antenna gain than would be available from the existing 210 foot antennas ${ }^{1}$ although future needs may require combining a number of the antennas.

### 4.2.3.4 Other Considerations

The selection of frequencies is somewhat limited by certain factors. Increasing frequency would yield an increase in overall received signal if other factors did not enter into the picture. However, increasing frequency usually means a decrease in transmitter efficiency and also requires a better mechanical tolerance on the antenna. As a result, in the near future the frequency will probably be limited to S -band.

### 4.2.4 Transmission Capability

The transmission capacity of a space-earth communication system can now be determined from the assumed conditions which have been elaborated upon earlier. A summary of the system parameters is given in table 4-5.

1. Goldstein, et al.

Table 4-5. System Parameters

| Parameter | Spacecraft | Earth Station |
| :--- | :--- | :--- |
| Transmitter Power | 49 dbm | 70 dbm |
| Receiver Noise Temperature | 1740 degrees K | 30 degrees K |
| Receiver Noise Density | $-166.2 \mathrm{dbm} / \mathrm{Hz}$ | $-184 \mathrm{dbm} / \mathrm{Hz}$ |
| Operating Frequency | 2 GHz | 2 GHz |
| Antenna Gain | 43 db | 60 db |
| Margin | 6 db | 6 db |

Using these parameters results in a signal to noise density ratio ( $\mathrm{S} / \mathrm{N}_{\mathrm{o}}$ ) of 100.4 $\mathrm{db} / \mathrm{Hz}$ and $96.6 \mathrm{db} / \mathrm{Hz}$ for spacecraft to earth and earth to spacecraft links respectively for a distance of 10 million statue miles. A plot of $S / N_{0}$ is given in figure 4-29.

The next question to be answered is what is a reasonable $S / N_{o}$ to give a maximum probability of error of $10^{-3}$. If phase shift keying (PSK) without coding is used, the required predetection $S / N$ is about 7 db . This, however, could be reduced using biorthogonal coding. This type of coding operation is sufficiently simple to be used on the down link. Biorthogonal coding techniques have been demonstrated, ${ }^{1,2}$ and the improvement in performance was shown to correspond to theoretical predictions. The up-link system probably should have a simple PSK modulation format in order to keep the amount of spacecraft equipment as minimal as possible.

1. Barnes, W. P., Reich, B. W., \& Sos, J. W., A Data Handling System with Efficient Synchronization for an 8 -bit, Biorthogonal Telemeter, NASA TM X-563-67-555, November 1967.
2. Saliga, T. V., An 8-bit Biorthogonal Feienster System with Efficient and Flexible Sync for Space Comm unication, NASA TM X-7il-67-76.


In considering the allocation of the channel capacity to the various services, it is apparent that only about $70 \mathrm{~kb} / \mathrm{s}$ are needed for voice and telemetry, and therefore the majority of the capacity can be used for video transmission. For a Mars flight, 5 megabits per second is available for the video. If 5 bit encoding ( 32 discrete levels) of the video is used, about 500 kHz of bandwidth is supportable for the video, which means the Apollo television could be used. At distances larger than Mars-Earth, the frame rate or resolution would have to be decreased.

### 4.2.5 Digital System Description

A simplified block diagram of an all digital communication system is shown in figure 4-28. The received signal is a biphase modulated carrier from which the carricr is retrieved by folding and filtering with a phase-lock loop. A coherent detector and regenerator are used to reconstitute the data and provide buffering for the rest of the system. The incoming serial data is modulo-two added with a replica of the PRN ranging code to provide the original uplink data. Frame synchronization separates the uplink voice from the command data.

The transmitted carrier is derived from the uplink carrier thus providing a coherent turn-around for Doppler purposes. Time division multiplexed streams of digital video, telemetry, and voice are synchronized from a central synthesizer to give a serial data stream. The serial stream of data is modulo-two added with the ranging and with a key generator (if security is desired) and is then encoded in a biorthogonal encoder. The encoded data is used to biphase modulate the transmit carrier for down-link transmission.

As in any digital transmission system, synchronization is of paramount importance, but insufficient time does not permit more than a cursory look at the synchronization and acquisition problems inherent in this type of system. The acquisition can be accomplished initially by locking-up the carrie $r$ and ranging
without transmitting data. After the system is locked up, the data can be transmitted.

There are, of course, a myriad of problems incident to this type of system which have not been covered here. The antenna track, encryption synchronization, and framing are among some of these problems which need to be considered.

### 4.2.6 Conclusions

An all-digital communication system has a great deal to offer in future space missions. Digital systems can be made more efficient, are certainly more flexible, and allow encryption for security purposes. The digital format circumvents many of the non-linear problerns inherent to linear systems. There are many questions as yet unanswered with regard to system problems, but the nverall prognosis seems excellent. Further study is recommended to outline and resolve sonic of the problems. The design and construction of an all digital communication system is well within the present data capability and would seem like a worthwhile project.

### 4.3 ANTENNA ANALYSIS

### 4.3.1 Introduction

Several deficiencies in the LEM and CSM antenna tracking systems were displayed during system testing. Tracking errors of larger than expected magnitude we re experienced when the uplink carrier was modulated. The combination of ranging and voice information caused the largest antenna excursions with the result that the system became unlocked on occasion. Recause these effects were not predicted, a study was undertaken by TRW Systems to determine the causes of the problem and to suggest solutions from the results. Two conclusions were drawn from their analysis: ${ }^{1}$ (1) Reduction of the modulation indices will diminish the tracking errors if no hardware changes can be made; and (2) replacement of

[^7]the coherent amplitude detector with a noncoherent one will reduce the effects if this constraint is removed. Both of these are reasonable, however, neither entirely solves the problem. The first would decrease the energy in the interference, but would not remove it, while the second would reduce the effect at the expense of 'racking threshold. By a few modifications, the present system can be changed to a true monopulse system which will not have the problems described.

The recommended implementation has three significant advantages: (1) The single channel configuration of the present system is retained, (2) Minimal equipment changes are required, and (3) The error signal, including undesired $\mathrm{a}-\mathrm{c}$ components, is proportional to the boresight error. The first of these is provided by the quadrature addition of the sum and difference signals. The error channels must first be phase modulated with a subcarrier so that this difference signal can be phase shifted $90^{\circ}$ and added to the sum channel signal. Because the tracking angle information is now contained in the composite signal phase, the existing wideband phase detector can be used as a demndulator for the tracking signal. Minimal equipment changes would be required to provide phase modulators for multiplexing the azimuth and elevation signals and to provide detectors for determining the error voltages from the wideband output. These hardware changes would provide a difference channel which is made up of the azimuth and elevation signals summed orthogonally on a subcarrier and a sum channel signal which is in quadrature with the difference signal. This total scheme converts the present system to a monopulse tracker without significantly modifying its configuration.

Conversion to the mopulse system nrovides the advantage that the antenna tracking error is proportional to the tracking angle. In the present configuration interfering signals remain in the servo loop bandwidth even when the system has no boresight error. The modified system will provide a nulling of the error signal so that even the undesired a-c components are proportional to the detector null as the systern approaches boresight. This scheme is also insensitive to any incidental AM which may be transmitted by ground station. A wide band AGC loop or, as in
the case of the Apollo equipment, the video limiter provides the mechanism for removing any $a-m$ from: the incoming signal. These advantages associated with the use of most of the existing equipment can provide the antenna tracking service within the constrairts of the Apollo missions. The objective of determining a system configuration which provides usable antenna tracking signals, and the analysis of this mechanization of monopulse scheme are detailed in the succeeding paragraphs.

### 4.3.2 Mechanization for Lunar Missions

As a basis for comparison with the suggested system, the fundamental functions of the LEM and CSM antenna tracking systems are indicated in figure 4-30. The $r-f$ signal inputs from the antenna sum-and-difference network contain the information required to determine the tracking error in the amplitude of the $\Delta$ Elevation ( $\Delta \mathrm{E} 1$ ) and $\Delta$ Azimuth ( $\Delta \mathrm{Az}$ ) signals. Each is multiplied by the appropriate sampling function so that the difference ( $\boldsymbol{\Delta}$ ) signal is composed of alternate pulses of $\triangle \mathrm{El}$ and $\Delta \mathrm{Az}$. The significant difference between the LFM and CSM implementations of this scheme is the shape of the sampling waveform. As shown in figure 4-30, the CSM employs a balanced waveform, whereas the LEM uses only a positive pulse. In either case, the furction performed is to time multiplex $\Delta$ El and $\Delta \mathrm{Az}$. The composite signal when suded to the sum ( $\Sigma$ ) signal becomes an amplitude modulated r-f input to the receiver. The ratio of $\Delta$ energy to $\Sigma$ energy is held constant by the AGC so :hat signal strength should not be a factor in the tracking process. The bandwidth of this AGC function is set so that the sampling a-m remains on the signal from which it can be recovered by the coherent amplitude detector (CAD). Since the initial sampling was done by orthogonal functions, the azimuth and elevation error signals can be determined by multiplying the demodulated $a-m$ by orthogonal demultiplexing functions. The output from each detector should therefore be a dc voltage which is proportionai to the pointing e:ror. It is this output which is used to drive the antenna toward a null in the $\Delta$ signal.

## SYSTEM CSM ANTENNA TRACK <br> 4-30 EXISTING



This system has nominally been termed a single channel monopulse tracker, however, it retains the properties of a sequential lobing system because of the sampling technique. In succession, the receiver input ( $\Sigma+\Delta$ ) contains azimuth information and then elevation information in much the same manner that a sequential lobing technique samples iniormation in each quadrant. The only difference is that $\Delta A z$ and $\Delta$ El signals are formed by the antenna sum-and-difference network instead of by processing the pulse amplitude received from each lobe. As a result, the difficulties encountered can be attributed in part to the inherent problems of sequential lobing schemes. One of particular note is the system sensitivity to $a-m$ other than that produced by the lobing, especially if the frequency components are near the lobing rate. That frequency components exist near the lobing rate can be determined from one of the properties of speech. This trait is the syllabic rate which can be characterized as an envelope on the speech pattern. Therefore, even though the voice channel bandwidth cuts off at 300 Hz , the frequencies ard harmonics of the syllabic rate will be contained in the modulation. These are the low frequency components which will contribute heavily to the tracking error prsjem. This interference together with the interference defined by the previous analyses indicate some of the problems which accompany the existing mechanization for antenna bracking.

Since the large tracking excursions have been shown as an inherent difficulty encountered by the system, any solution which does not change modulation format must convert from the sequential lobing scheme to a configuration of monopulse tracking. In addition to designing a usable system, the number $n$ f changes from existing hardware must also je considered. One design which maintains the same basic configuration is shown in figure 4-32. In this scherne the $\Delta \mathrm{Az}$ and $\Delta \mathrm{El}$ signals are biphase modulated by a clock signal operating at about 800 KHz . The $90^{\circ}$ phase shift in the clock line provides quadrature addition of these error terms. By shifting the composite difference signal $90^{\circ}$, the $\boldsymbol{\Delta}$ and $\boldsymbol{\Sigma}$ signals can also be added orthogonally. Figure 4-31 indicates the spectrum of each prior to their addition into a singie channel. Wideband $A G C$ removes any amplitude variation which has been introduced iy the quadrature summing of $\Sigma$ and $\Delta$. In the
present Apollo receivers this function is performed by a video limiter. The wideband phase detector (WBD) then demodulates the initial modulation and the error signal from the $i-f$ to a baseband and a subcarrier signal. The magnitudes of $\Delta \mathrm{Az}$ and $\Delta \mathrm{El}$ is then determined by phase detectors which use the clock as reference. Thus the proper error voltages are sensed and delivered to the antenna drive hardware. A detailed signal analysis of this system is included in the appendix.


Figure 4-31. Modulation Envelopes of the $\Sigma$ and $\Delta$ Signals

Selection of an appropriate oscillator frequency for the clock is important for the successful operation of this system. It must be chosen so that it falls in a region of the ranging spectrum which contains only a small amount of PRN code energy. An initial analysis indicates that a rang? where spectral components are 40 db below the unmodulated carrier exists near 800 KHz . This frequency falls well within the bandwidth of the exisitng wideband detector; therefore, the additional development of hardwarf for the transponder is not required. An additional constraint on the selection of the clock rate is the bandwidth of the error channels: 4 Hz for the LEM system and 2 Hz for the CSM system. The spectrum near the
4.32 REC

subcarrier frequency will appear as noise in this bandwidth. Three factors which contribute to this ene rgy are: (1) the uplink PRN code spectrum in the region near 800 KHz , (2) the intermodulation terms between the code and the modulated subcarriers, and (3) the code spectrum near d-c. The first two of these are terms which are introduced through the $\Sigma$ channel; therefore, the level is determined by the uplink modulation indices. The third results from modulating the $\Delta$ channel with the subcarrier. The level of this interference will be proportional to the amplitude of the $\boldsymbol{\Delta}$ signal and is determined by the ratio of the interference near the carrier to the carrier power. A judicious choice of subcarrier frequency made by considering the spectrum of the PRN code, the intermodulation terms, and the error channel bandwdith, will provide the capability for ciemodulating the $\boldsymbol{\Delta}$ signal without impairment from the phase modulation transmitted on the carrier.

The reduction of tracking errors can be understood by comparing the spectrum of the suggested scheme with that of the present configuration. In either the intermodulation terms between the PRN ranging spectral components and the modulated suivarriers are present. The time sampling of the $\boldsymbol{\Delta} \mathrm{Az}$ and $\boldsymbol{\Delta}$ El signals by the present system causes spectral lines to occur at 50 Hz and its harmonics. Intermodulation between these components and terms of the signal spectrum easily fall within the antenna servo bandwidth. In the phase multiplexing scheme, there are no spectral lines caused by lobing. which removes this source of tracking error. Another reason that the interference can be reduced is evident when the condition of no boresight error is examined. Because of the demultiplexing function of the present system, spectral lines at 50 Hz and harmonics will still occur thereby generating interference even though no sighting error exists. The result is that the tracking error is not proportional to the angle between boresight and ground transmitter. The subcarrier of the monopulse scheme, however, will null when the angle is zero. This action will also null the interference since it is modulation on this tone. Thus the only noise remaining is the combination of the rmal noise and PRN code spectral lines in the error detector bandwdith. Therefore, the suggested monopulse system decreases the tracking error in two ways: (1) by 4-62
remosing the lobing spectrum, and (2) by making the interference proportional to the tricking angle.

In order to realize this reduction in error, some eqdipment changes will be required. The necessary modifications are restricted to the process cif modulating and demodulating the $\Delta E l$ and $\Delta$ Az signals. A source which operates at approximately 800 kHz is needed to provide the reference signal. This clock can be used as the subcarricr oscillator for the phase modulators and as the reference for the error detectors. The modulating function can be accomplished by switching the $S$-hand signal phase by $180^{\circ}$ at the 800 kHz rate, thus effectively providing a biphase modulated signal. The demodulation processing can be done by using a balanced detector which is fed from the wideband detector output of the receiver and from the clock. In order to accommodate these changes, the tracking outpit must he moved from the coherent amplitude detector output to the wideband detector output. Making these basic changes to the existing equipment will convert the tracking function from a sequential lobing system to monopulse implementation within the basic configuration of the pregent system.

### 4.3.3 Signal Analysis of the Recommended Monopulse System

The three signals received from the antenna sum and difference network can be written:

$$
\begin{aligned}
\Sigma & =A_{\Sigma} \sin \left(w_{c} t+\emptyset\right) \\
\Delta A_{z} & =A_{a z} \sin \left(w_{c} t+\emptyset\right) \\
\Delta E l & =A_{F l}=A_{E l} \sin \left(w_{c} t+\emptyset\right)
\end{aligned}
$$

where denotes the total uplink modulation. The two difference signals are biphase modulated at the subcarrier rate of approximately 800 kHz . At the output of the modulators, the signal terms of interest are:

$$
\begin{aligned}
& \Delta A_{z} \emptyset=A_{a z} \sin \left(w_{c} t+\emptyset\right) \cos w_{s c} t \\
& \Delta E_{\phi}=A_{E l} \sin \left(w_{c} t+\emptyset\right) \sin w_{s c} t
\end{aligned}
$$

Summing these two and shifting the phase by $90^{\circ}$ yields the $\Delta$ signal:

$$
\begin{aligned}
& \Delta=\left(A_{a z} \cos w_{s c} t+A_{E l} \sin w_{s c} t\right) \cos \left(w_{c} t+\emptyset\right) \\
& \Delta=A_{\Delta} \cos \left(w_{c} t+\emptyset\right)
\end{aligned}
$$

This composite is added to the $\Sigma$ signal to form the input to the receiver:

$$
\Delta+\Sigma=A_{\Sigma} \sin \left(w_{c} t+\emptyset\right)+A_{\Delta} \cos \left(w_{c} t+\emptyset\right)
$$

In the receiver this signal is mixed to an $\mathrm{i}-\mathrm{f}$ :

$$
I F=\sqrt{A_{\Sigma}^{2}+A_{\Delta}^{2}} \quad \cos \left(w_{i f .} t+\emptyset-\tan ^{-1} \frac{A_{\Sigma}}{A_{\Delta}}\right)
$$

and then limited:

$$
\begin{aligned}
& I F_{L}= A_{L} \cos \left(w_{i f} t+\emptyset-\tan ^{-1} \frac{A_{\Sigma}}{A_{\Delta}}\right) \\
&= A_{L}\left\{\cos \left(\tan ^{-1} \frac{A_{\Sigma}}{A_{\Delta}}\right) \cos \left(w_{i f} t+\emptyset\right)\right. \\
&\left.\quad+\sin \left(\tan ^{-1} \frac{A_{\Sigma}}{A_{\Delta}}\right) \sin \left(w_{i f} t+\emptyset\right)\right\} \\
&=\frac{A_{L}}{I F_{L}=} \\
& A_{A^{2}+A^{2}}\left\{A_{\Delta} \cos \left(w_{i f} t+\emptyset\right)+A_{\Sigma} \sin \left(w_{i f} t+\emptyset\right)\right\}
\end{aligned}
$$

In the wideband detector, this signal is multiplied by a reference generated by the carrier phase locked loop.

$$
\begin{aligned}
W B D & =\frac{A_{L}}{\sqrt{A^{2}+A^{2}}}\left\{A_{\Delta} \cos \left(w_{:} \cdot+()+A_{\Sigma} \sin \left(w_{i f} t+\emptyset\right)\right\} A_{R} \cos w_{i f} t\right. \\
& =K\left\{A_{\Delta} \cos \emptyset+A_{\Sigma} \sin \emptyset\right\}
\end{aligned}
$$

These two terms represent the tracking signal and the information signal, respectively. The tracing error is then determined in the error detector using the same reference as was used for the biphase modulator:

$$
\begin{aligned}
& \text { El Error }=K^{1}\left\{A_{\Delta} \cos \emptyset+A_{\Sigma} \sin \emptyset\right\} \sin w_{s c} t \\
& =K^{1} \int\left(A_{a z} \cos w_{s c}{ }^{t}+A_{E l} \sin w_{s c} t\right) \cos \emptyset \\
& +A_{\Sigma} \sin \emptyset \mid \sin w_{s c}{ }^{t}
\end{aligned}
$$

By filtering the output, the error signal is:

$$
\text { El Frror }=K_{1} \Lambda_{\mathrm{E} 1} \cos \emptyset
$$

Similarly, the azimuth channel is:

$$
A_{z} \text { Error }=K_{2} A_{A z} \cos \emptyset
$$

Thus the two error voltages are proportional to the amplitude of the difference signals.

## $\therefore 3.4$ Conclusion

By examining the implementation of the antenna tracking function, the basic scheme has been found to be a sequential lobing configuration. The problems attendant with this system lead to the recommendation of converting to a rnonopulse trasker. The result would be a service which will operate within the allowable tracking errors. No change in the configuration of the transponder is required since the tracking information can be derived from the existing wideband phase detector instead of the coherent amplitude detector. The hardware modifications are restricted to the devices required to convert from a time sampling system to one which carries the information in the signal phase. Preliminary analysis of these new functions leads to the conclusion that devices exist which can be used to meet the system requirements. In order to determine how these devices should be mated to the existing hardware, a more thorough study is necessary to define the new hardware and its interfaces with existing equipment.

### 4.4 APOLLO TURNAROUND BASEBAND PROCESSING

### 4.4.1 Introduction

In the Apollo communication system, the up-link Unified S-band carrier is phase modulated by a baseband signal consisting of a linear sum of a $30 \mathrm{kHz} \mathrm{f}-\mathrm{m}$ voice subcarrier, a $70 \mathrm{kHz} \mathrm{f}-\mathrm{m}$ data subcarrier, and a PRN ranging code 1 megabit/ second. The entire up-link baseband signal is detected and modulated on the downlink carrier along with the down-link subcarriers. As a consequence of turning around the unnecessary voice and data subcarriers:

1. The voice and data subcarricrs rob power from the down-link services and ranging.
2. The up-link subcarriers suppress the ranging.
3. The transponder modulator linearity requirements are unnecessarily severe.
4. The down-link turned-around signal modulation index varies with up-link signal to noise ratio.

In addition to these, further inefficiencies can be noted because the less than optimum turnaround ranging bandwidth has the effect of suppressing the ranging signal by excess noise.

It has been known for sometime that removing the up-link subcarriers before retransmission by the transponder could bring about some system improvements. The only previously documented attempt at removing the subcarriers is given in a report entitled "Review of the Unified S-Band System Tests Contract NAS 9-2563," dated June, 1964. In this effort a 100 kHz high-pass filter, which was used, was a complete failure because the filtering created an intolerable distorting effect on the ranging.

The method recommended here to remove the subcarriers is to band-eliminate the energy in the vicinity of the subcarriers either by a direct method of band stop filters or by a modulation cancelling loop. The former has the advantage of less equipment whereas the latter eliminates high order modulation sidebands. A second recommended method of enhancement of the system ferformance is to low pass filter the ranging for the improved performance.

There are numerous advantages to be gained by the removal of the subcarriers and by the proper low pass filtering. Removal of the subcarriers, which have a modulation index greater than the ranging and thus use more carrier power than the ranging, will free some of this carrier power for other services. Additional improvement could be anticipated from the reduction in suppression from the sub-
carricrs. With the subcariers removed, the ranging signal can be subjected to video limiting thus maintaining the modulation index of ranging plus noise at a constant value. Precise quantitative evaluation of expected improvement has not been determined, however a substantial improvement should be expected.

Reducing the ranging bandwidth with a low-pass filter should improve the prelimiting $S / N$ and reduce the concomitant suppression of the ranging, thus producing a more favorable iurned-around signal. Reduction of the bandwidth also causes distortion the reby requiring an increase in $S / N$ which will offset the improvement by filtering.

Distortion causes changes in the correlation function of the ranging which impairs the acquisition capability. A masisure of the distortion is difficull to evaluate by analytical means. Lessentially the mpairment has been evaluated by taking the larger of either the change in the difference in correlation levels or the change is correlation levels. This information is contained in the cross correlation function. For example, if when correlated and not filter, components $X$ and $C$ give levels of .5 and . 25 respectively; and then with filtering the levels are .4 and . 16 , the distortion would be the larger of $5-.41 / 5$ or (. $25-.16) / .25$ or (.5-.25)(. $4-.16$ ) $/(.5-.25)$. For the example, the distortion would be 5.5 db .

The problem considered here is to determine the effects of filtering on the ranging and to find the best bandwidth for the transmission of the ranging. First the problem of separating the up-link subcarriers from the ranging by eliminating the energy in the vicinity of the subcarriers is treated. The effect of the filters on the ranging signal will be determined. Sec ind, the problem of low pass filtering the ranging signal will be considered. The distorting effect of the filter, and the improvement in $S / N$ by the filter will be considered.

### 4.4.2 Filtering Effect on Ranging Code Correlation Function

Thi effect upon the ranging corielation function will be analyzed with Fourier Techniques. A diagram of the system to be evaluated is given below.


The undistorted - (unfiltered) cross correlation function (in this case auto correlation function) is designated by $\mathrm{R}_{x x}(\tau)$ and is symbolically performed as shown in the diagram. However, the identical correlation function can be found by performing an inverse Fourier Transformation on the cross spectrum (or for $R_{x x}$ on the self-spectral density). Thus if the spectral responses are available, then so are the correlation functions.

If the autocorrelation function is represented by $R_{\mathbf{x x}}(\tau)$, the self-spectral density is given by

$$
\begin{equation*}
S_{x x}(w)=F\left[R_{x x}(\tau)\right] \tag{1}
\end{equation*}
$$

where $F$ (.) represents the Fourier Transform of the bracketed quantity. The self-spectral density can also be represented by

$$
\begin{align*}
S_{x x}(w) & =F[X(t)] \cdot F[X(t)] *  \tag{2}\\
& =X(w) \cdot X(w) *
\end{align*}
$$

where * indicates complex conjugate.
If $y(t)$ represents the filtered ranging $x(t)$, then

$$
\begin{equation*}
y(t)=\int_{-\infty}^{\infty} x(t) h(t-\lambda)^{*} d \lambda \tag{3}
\end{equation*}
$$

or taking transforms.

$$
\begin{aligned}
& T(w)=F|h(t)| \\
& y(w)=F|y(t)|=x(w) \quad . \quad T(w)
\end{aligned}
$$

The Fourier Transform of the cross correlation of the filtered ranging gives the cross spectral density

$$
\begin{equation*}
S_{x y}(w)=F^{*}\left|R_{x y}(T)\right| \tag{4}
\end{equation*}
$$

which is also given by

$$
\begin{align*}
S_{x y}(w) & =F[x(t)] \cdot w[y(t)] * \\
& =x(w) \quad Y(w) \div \tag{5}
\end{align*}
$$

From (4) ard (5)

$$
\begin{equation*}
S_{x y}(w)=x(w) \quad, \quad x(w) * \quad T(w) * \tag{6}
\end{equation*}
$$

and taking an inverse transform

$$
R_{x y}(T)=F^{-1}\left[x(w) \cdot X(w)^{*} \cdot T(w) *\right]
$$

or

$$
\begin{align*}
& R_{x y}(T)=F^{-1}\left[S_{x x}(w) \quad \cdot\right. \\
& R_{x y}(T)=F^{-1}\left[\begin{array}{llll}
F_{x} & R_{x x}(T) & \cdot & T(w) *
\end{array}\right] \tag{7}
\end{align*}
$$

From (7) the effect of any transfer function $T(w)$ upon the correlation function may be determined.

### 4.4.2.1 Ranging Model

A model of the ranging code was developed which had some of the attributes of the Mark 1 ranging code although not as long. The model is a composite code having a length of 506 bits. The Mark 1 code is also a composite code but is over 5 million bits in length. The code is made up of a clock, an 11 bit PN sequence (L) and a 23 bit PN sequence ( $M$ ) which are combined by module-two addition, ie:

$$
\begin{equation*}
X=C L \oplus(L M) \tag{1}
\end{equation*}
$$

Part of the a uto correlation function ( $\mathrm{F}_{\mathrm{xx}}$ ) for this code is shown in figure 4-33. This code has about the same correlation levels as the Mark 1 . The effect of filtering upon this code will be investigated.


Figure 4-33. Ranging Code Autocorrelation Function

### 4.4.3 Removing Up-Link Subcarriers

The up-link subca-riers and ranging are transmitted by being summed and then phase modulated on the up-link carrier. After detection in the transponder, the ranging and up-link subcarriers are summed with the down-link subcarriers, and the composite signal is modulated on the down-link carrier for transmission to earth. Some of the penalities incurred from this method are:

1. The up-link subcarriers waste some of the transmitter power since they are transmitted along with the ranging on the down-link.
2. The subcarriers cause suppression of the ranging.
3. Video limiting cannot be used so the modulation index is not constant and the other down-link services are robbed of power when the transponder signal to noise ratio is small.

It has been known for sometime that the system could be improved by the removal of the up-link subcarriers. The only previously documented attempt to remove the subcarriers was when a 100 kHz high pass filter was used with no
success. The method recommended here is to either use band stop filters or to use a modulation cancelling loop. The analysis shows the effect on the ranging code to be less than $1 / 2 \mathrm{db}$.

### 4.4.3.1 Band Stop Filtering

The effect of the filtering upon the ranging code cross correlation function was evaluated with the greatest emphasis placed upon the effect on the acquisition properties: Equation (7) of paragraph 4.4 .2 gives the expression for the cross correlation function after filtering.

$$
R_{x y}(\tau)=F^{-1}\left[\begin{array}{lll}
F\left|R_{x x}(\tau)\right| & T(w) * \tag{1}
\end{array}\right]
$$

The filter function $T(w)$ is the expression for the complex transfer function of the band stop filters.

A prototype low pas: 3 pole Thompson was used to develop the band stop filters needed. The transfer function for the low pass prototype filter is:

$$
\begin{equation*}
T\left(w_{i}\right)=\frac{3}{\left(3-w^{2} / w o^{2}\right)+j\left(3 w / w_{o}\right)} \tag{2}
\end{equation*}
$$

Then applying a banp stop transformation

$$
\begin{equation*}
w_{1}=\frac{1}{a\left(w_{2}+\frac{1}{w_{2}}\right)} \tag{3}
\end{equation*}
$$

where a is the percent bandwidth. The transfer function is normalized for unity delay. The transfer function used for filtering was the product of two transfer functions. The first was a 30 kHz center frequency 30 percent bandwidth band stop filter and the second was a 70 kHz center frequency 30 percent bandwidth band stop filter.

Applying these filter transforms to the correlation function shown in figure 4-33, through the use of equation (7) in paragraph 4.4.2, results in the cross correlation function of the filtered ranging signal. Comparison of the cross correlation function with the undistorted version at all points reveals a maximum degradation of 0.5 db .

There are two approaches to filter the up-link subcarriers from the ranging. One way is to use band stop filters as shown in figure 4-34.


Figure 4-34. Band-Shop Filter
The second method employs a feedback modulation cancelling loop as shown in figure 4-35. In this scheme, bandpass filters allow only the subcarriers to be returned out of phase to cancel the subcarrier modulation before detection.


Figure 4-35. Feedback Modulation Cancelling Loop Filter
The second method provides a better way of removing the subcarriers since it removes all sidebands of the subcarriers as well as the energy in the vicinity of the carrier. The first method, however, is much simpler to implement and will reduce the subcarrier power substantially. Both techniques affect the ranging only by the amount of $1 / 2 \mathrm{db}$ of distortion. The additional delay caused by the filters was not measurable.

### 4.4.4 Low Pass Filtering the Ranging

The ranging signal at the transponder is generally contaminated by thermal noise which has the effect of causing suppression of the ranging by the limiter. If the bandwidth is too large, the ranging is suppressed more than necessary, and the amount of ranging power available for dowr. link transmission is less than maximum. As the bandwidth is reduced, the pre-limiting signal to noise ratio will resease, reaching a maximum in the vicinity of zerobandwidth. Reducing the bandwidth, however, introduces distortion which will offset any further improvements in S/N. This point of diminishing return would be expected to have a dependence on prelimiting $S / N$ and generally would be different for each set of conditions.

The approach taken here to ascertain the band limiting effect is to first evaluate the distortion penalty caused by the band limiting, then determine the improvement in the signal power after limiting. The best bandwidth to use is then determined by finding the maximum value of the ratio of signal power increase to distortion penalty ( $B$ ). The function $B$ is calculated for various filters in terms of the filter noise bandwidth and will be presented with $\mathrm{S} / \mathrm{N}$ as a parameter.

### 4.4.4.1 Distortion From Band Limiting

The effect of band limiting on the ranging correlation function is determined in the same manner as before. The 506 bit ranging code is used to generate an autocorrelation function $R_{x x}(\tau)$ as shown in figure 4-33. The cross correlation $R_{x y}(\tau)$ between the band limited code and undistorted code is then found using the expression given by equation (7) of paragraph 4.4.2.

$$
R_{x y}(\tau)=F^{-1}\left[\begin{array}{lll}
F\left|R_{x x}(\tau)\right| & T(w) *
\end{array}\right]
$$

where $F$ and $F^{-1}$ represent the Fourier and inverse Fourier transforms respectively, and $T(w)$ is the filter transfer function.

Four different filters were arbitrarily chosen to be used for the band limiting; an RC low pass, a $1 / 2 \mathrm{db}$ ripple Chebyshev 5 pole, a $1 / 2 \mathrm{db}$ ripple Chebyshev 3 pole, and a Thompson 3 pole.

The distortion was evaluated by calculating the cross correlation function and comparing with the undisiorted correlation function in the manner which was described earlier. Plots of distortion as a function of the noise bandwidth of several of the various filters are given in figure 4-36.


Figure 4-36. Filter 1)istortion

### 4.4.4.2 Signal Improvement From Band Limiting

Band limiting should improve the pre-limiting signal to noise ratio, and concomitantly reduce the noise suppression of the signal due to the amplitude limiter. The suppression factor ( $\alpha^{2}$ ) is approximately

$$
\alpha 2=\frac{1}{1+\frac{4 \mathrm{~B}_{N-\alpha}^{\mathrm{S}_{\mathrm{T}}}{ }^{\varphi\left(\mathrm{B}_{N}\right)}}{}}
$$

$$
\begin{equation*}
\alpha_{0}^{2} \frac{1}{11 \frac{\pi}{\pi}_{0}^{\frac{1}{S_{0}}}} \tag{5}
\end{equation*}
$$

The increasc in signal power suppression with increasing bandwidth is given by:

$$
\begin{equation*}
\alpha_{s}^{2}{\frac{\alpha^{2}}{2}}_{\alpha^{0}}^{\left.1+\frac{4}{\pi} S_{T} \frac{1+\frac{4}{\pi} \frac{\alpha}{o}^{\varphi} \alpha_{0}}{N_{N}}\right)} \tag{6}
\end{equation*}
$$

The term $\varphi\left(\mathrm{B}_{\mathrm{N}}\right)$ is evaluated by calculating the normalized autocorrelation function $R_{x x}(T)$ of the filtered ranging and evaluating at zero delay.

$$
\begin{equation*}
\varphi\left(B_{N}\right)=R_{y y}(0) \tag{7}
\end{equation*}
$$

The function $\boldsymbol{\alpha}_{s}^{2}$ for the 5 pole, $1 / 2 \mathrm{db}$ ripple, Chebyshev filter is given in figure $4-37$ below. The $S / N$ that is specified on the graph is defined as the ratio of the total signal power to the noise power in a 1 MHz bandwidth.


Figure 4-37. $\boldsymbol{\alpha}_{\mathrm{s}}^{2}$ for 5 Pole, 1/2.db Ripple, Chebyshev Filter

## t.4.4.3 Optimum Bandwidth

The optimum for the turn a round ranging can now be found eince the effect of the low pass filter on the disiortion and on the signal suppression have been identified. The optimum bandwidti: will occur at the maximum of the (suppression distortion) relation. Defining this as the useful signal power (B):

$$
B=\alpha_{s}^{2}(d b)-\operatorname{dist} .(d b)
$$

Curves of $B$ versus Noise Bandwidth are shown in figure 4-38 for the four filters. The $S / N$ given is ratio of the total signal power to noise power in a 1 MHz Band.


67941
Figure 4-38. B ve Noise Bandwidth.

The 5 pole Chebyshev appears to give the best ranging performance of the filters considered. The best noise bandwidth for the case of large noise/signal ratios occurs at 700 KHz . This filter offers about 2 db better performance than the 1.5 MHz low pass now implemented in a Block II Transponder for low $\mathrm{S} / \mathrm{N}$ ratios. The three pole Chebyshev offers almost the same improvement and will not increase the delay as much.
4.4.5 Summary

Removal of the up-link subcarriers from the turned around baseband by band rejection filtering in the vicinity of the subcarriers can bring about significant improvements in the present Apollo system without severely impairing the ranging. Removing the subcarriers allows: (1) the use of video limiting, thus maintaining a constant modulation index; (2) the release of power which had been necessary to transmit the subcarriers; (3) the elimination of suppression of the ranjing; and (4) the rediction of linearity constraints on the systern. After removal of the subcarriers, a further improvement in the ranging is possible by proper low pass filtering. A 5 pole Chebyshev low pass with a noise bandwidth of 700 kHz will improve the ranging signal by 2 db over the present system.

# SECTION V <br> RELIABILITY 

## 5. INTRODUCTION

This section describes reliability atudies conducted during the Advanced S-Band Transponder study program. Since the purpose of the program was to investigate a general purpose, state of the art, transponder with no definite specifications, a maximum ambient temperature had to be assumed for the purpose of performing a reliability estimate.

The report is divided into four subsections. In the first, results of the stress analysis and reliability estimate are discussed and a comparison made with that of the present USBE Transponder. The estimated failure rate of the USBE Transponder was $3.05 \% / 1000$ hours; that of the advanced transponder, $2.73 \% / 1000$ hours. The second subject discussed is redundancy, active and standby, and the advantages of each as applied to the driver, PA and $X 2$ multiplier modules of the tranamitter. Military ER (Established Reliability) Specifications were the basis for the general parts procurement policy which is presented in the third subsection. In the last subsection, Failure Mode and Effect, Stress, and Compute. Circuit Tolerance Analyses are discussed with respect to the future development of a hi-rel transponder.

Two areas in the report that are inconclusive and suggest additional investigation in order to obtain more accurate reliability estimates are:

1. What multiplying factors should be applied to semiconductors with junction temperatures exceeding the $80-90^{\circ} \mathrm{C}$ range?

The miltiplying factors used in this report (assigned by Collins Radio to the USBE Transponder) resulted in the semiconductors accounting ior over 75 percent of the failure rate assigned to the transmitter, which is higher than experience indicates.
2. What are the junction temperature rises above case of the TRW 6694 power transistors used in the driver and PA modules of the transmitter? These temperatures are usually estimated by multiplying the device power dissipation by the thermal resistance ( ${ }^{\circ} \mathrm{C} /$ watt) rating of the device. For most semiconductor device types, Motorola's measurements of thermal resistance agree with the vendor's. However, on these particular devices, correlation with the vendor has been unsuccessful to date.

### 5.1 RELIABILITY ESTIMATE

### 5.1.1 Failure Rate Calculations

The failure rate, $\boldsymbol{\lambda}$, for the advanced S-Band Transponder was estimated to be $2.733201 \% / 1000$ hours. The reliability logic diagram and modular failure rates are shown in Figure 5-1, while the failure rates assigned to the individual parts are summarized in Tables 5-1a through 5-1c.

The failure rate for the present USBE Transponder and the associated power amplifier developed for the Apollo Block II program was estimated to be $3.053347 \%$ / 1000 hours. The reliability logic and failure rates for the USBE Transponder are shown in Figure 5-2. Failure rates for the receiver, transmitter and associated power supply modules of the transponder were obtained from the "Reliability Prediction and Apportionment Report for the Apollo USBE Block II Program", prepared by Motorola. Failure rates for the attenuator, TWT and associated power supply of the power amplifier were obtained from Collins Radio Company.

The following assumptions were used in preparing the failure rate for the Advanced S-Band Transponder.

1. The transponder failure rate is constant.
2. All parts are considered in series and, as such, any part failure will cause failure of the system.
3. Failure rates assigned to the individual parts were those used for the USBE: Transponder Reliability Estimate and were initially determined by Collins Radio. These failure rates are detailed in Tables 5-2a through 5-2e.

Figure 5-1. Reliability Logic Diagram for the Advanced S-Band-「ransponder


Total Failure Rate $=\lambda_{1}+\lambda_{2}+\ldots \lambda_{6}=3.053347 \% / 1000 \mathrm{hrs}$

[^8]Tahle 5-1A
RFC.CIVER
FAILURE RATE APPORTIONMENT

PART TYPE

fallure rate apportionment


Table 5-18


## FAILURE RATE APPORTIONMENT



Table: 5-1C (cont)
Power Supply for Transmitter

PART' TYPE
failure rate apportionment


Table 5-2A. Predicted Failure Rates in \%/1000 Hours for Inductive Devices (Class S or Grade B)

| Part Type | Body Temperature in ${ }^{\circ} \mathrm{C}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $56-70$ | $71-80$ | $81-85$ | $86-90$ |
| RF Chokes |  |  |  |  |
| Powdered Iron Chokes | .0014 | .0017 | .0022 | .0027 |
| Other than Powdered Iron | .00028 | .00034 | .00044 | .00054 |
| I- F/R-F Coils | .014 | .017 | .022 | .027 |
| Transformers |  |  |  |  |
| I-F/R-F | .014 | .017 | .022 | .027 |
| Audio | .014 | .017 | .022 | .027 |
| Power | .042 | .051 | .066 | .081 |

Table 5-2B. Predicted Failure Rates in \%/1000 hours for Resistors

| Part Type | Body Temperature in ${ }^{\circ} \mathrm{C}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 61-70 | 71-80 | 81-85 | 86-90 |
| Carbon Composition | . 000052 | . 000064 | . 000084 | . 00092 |
| Carbon \& Metal Film | . 00013 | . 00016 | . 00021 | . 00023 |
| Thermistor | . 013 | . 016 | . 021 | . 023 |

Table 5-2C. Predicted Failure Rates in \%/1000 hours for Semiconductors

| Junction <br> Temperature in C | Part Type |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Transistor (Silicon) |  |  | Diode (Silicon) |  |  |  |
|  | $\begin{aligned} & \text { Signal } \\ & <1 \mathrm{w} \end{aligned}$ | $\begin{aligned} & \text { Med Pwr } \\ & <10 \mathrm{w} \end{aligned}$ | Power $>10 \mathrm{w}$ | Signal | Power | Zener, <br> Varac. | Rectifier |
| 51-60 | . 00008 | . 00114 | . 00684 | . 000114 | . 0057 | . 00228 | . 00342 |
| 61-65 | . 0000945 | . 00135 | . 0081 | . 000135 | . 00675 | . 0027 | . 00405 |
| 66-70 | . 000105 | . 0015 | . 009 | .00015 | . 0075 | . 003 | . 0045 |
| 71-75 | . 000126 | . 0018 | . 0108 | . 00018 | . 009 | . 0036 | . 0054 |
| 76-80 | . 000189 | . 0027 | . 0162 | . 00027 | . 0135 | . 0054 | . 0081 |
| 81-85 | . 000266 | . 0038 | . 0228 | . 00038 | . 019 | . 0076 | . 0114 |
| 86-90 | . 000357 | . 0051 | . 0306 | . 00051 | . 0255 | . 0102 | . 0153 |
| 91-95 | . 000525 | . 0075 | . 045 | . 00075 | . 0375 | . 015 | . 0225 |
| 96-100 | . 0007 | . 01 | . 06 | . 001 | . 05 | . 02 | . 03 |
| 101-105 | . 00105 | . 015 | . 09 | . 0015 | . 075 | . 03 | . 045 |
| 106-110 | . 0014 | . 02 | . 12 | . 002 | . 10 | . 04 | . 06 |
| 111-115 | . 0021 | . 030 | . 18 | . 003 | . 15 | . 06 | . 09 |
| 116-120 | . 00294 | . 042 | . 252 | . 0042 | . 210 | . 084 | . 126 |

Integrated Circuits

## Monolithic:

a. Transistors and diodes: assign a failure rate $1 / 3$ that of a discrete signal transistor or diode at the appropriate temperature stress.
b. Capacitors and Resistors: asssign a failure rate of a diode as described in (a) above.

Hybrid:
a. Transistors and diodes: assign a failure rate of a discrete signal
transistor or diode at the appropriate temperature stress.

Table 5-2C. Predicted Failure Rates in \%/1000 hours for Semiconductors (cont)
b. Silicon Dioxide Capacitor Chips: assign a failure rate of a glass capacitor at the appropriate voltage and temperature stress.
c. Ceramic Capacitor Chips: assign a failure rate of a discrete ceramic capacitor at the appropriate voltage and temperature stress.
d. Resistor chips: assign a failure rate of a discretefilm resistor at the appropriate temperature stress.

Table 5-2D. Predicted Failure Rates in \%/l000 Hours for Capacitance

| Part Type | \% of Rated <br> Voltage | Body Temperature in ${ }^{\circ} \mathrm{C}$ |  |
| :---: | :---: | :---: | :---: |
|  |  | $66-70$ |  |
| Tantalum, Foil | 40 | .000048 | .00008 |
|  | 60 | .00024 | .0004 |
| Tantalum, Solid | 80 | .00096 | .0016 |
| Glass, Fxd. \& Variable | 20 | .000024 | .00004 |
|  | 40 | .00048 | .0008 |
| Ceramic \& Mica | 60 | .00192 | .0032 |
|  | 20 | .00000064 | .0000009 |

Table 5-2E. Predicted Failure Rates in \%/l000 Hours for Miscellancous Farts

| Part Type | Failure Rate $(\% / 1000$ 1/ours) |
| :--- | :--- |
| Crystal | 0.001 |
| Relay | $0.0002 \% / 10,000$ cperations |
| Connector | $0.0001+0.00005$ perpin |
| TWT | 0.94 |

4. The exception to (3) above, was IC's (integrated circuits). No failure rates had been assigned to $I^{\prime}$ s by Collins; consequently, the following general rules were used: for hybrid circuits, the chips were treated as discrete parts; for monolithic circuits, the resistors and capacitors were considered as diodes, and diodes and transistors were assigned failure rates $1 / 3$ that of the discrete semiconductor. Details are given in Table 5-2.
5. The part timperatures for the USBE Transponder were obtained by thermal measurements of critical areas with a cold plate temperature of $48^{\circ} \mathrm{C}$. For the advanced transponder thermal measurements obviously were not possible in the final package configuration. Consequently, the following assumptions were made based upon thermal experience with similar packaging: cold plate temperature $48^{\circ} \mathrm{C}$; receiver and synthesizer modules, $7^{\circ} \mathrm{C}$ rise above cold plate; transmitter modules, $20^{\circ} \mathrm{C}$ rise above cold plate; and transmitter power supply, $12^{\circ} \mathrm{C}$ rise above cold plate.

The junction or case temperatures of the parts were determined by calculating the temperature rise caused by the power dissipation and then adding this rise to the assumed modular temperature.
6. Electrical stresses were obtained from design calculations and from measurements performed on breadboard circuits where available.
7. Power supplies for the receiver and transmitter were not designed during this phase of the program. However, in order to compare the advanced transponder with the USBE system which contained 3 power supplies, it was necessary to consider compatible supplies. Consequently, supplies from another presently designed receiver and transmitter were selected for the reliability analysis. Since the power supply used for the transmitter had been designed for $150^{\circ} \mathrm{C}$ maximum junction temperatures of the semiconductors, it was assumed for this estimate that any semiconductors with junction temperatures in excess of $40^{\circ} \mathrm{C}$ rise above case would be paralleled and that this would halve the temperature rise.
8. Zero iailure rates were assigned the loaded isolators, mechanical filters and strip-line tuning screus as they were mechanical in nature. (This policy was also followed on the USBE estimate.)

Because of the unspecified requirement of the mission, no firm derating limitations were stated to govern the application of parts for the advanced transponder. All parts except some semiconductor devices are operated much below their rated stress levels and, given a moderate operating ambient, could meet any reasonable derating policy.

Although no semiconductors approach the manufacturer's junction temperature limits, the junction temperatures of some devices do exceed the limit of $80^{\circ} \mathrm{C}$ imposed on the USBE Block II program. The amount of derating imposed on any part is a matter of engineering judgement influenced by the type of mission, money available, penalty for failure, and other factors. Junction temperatures can often be lowered by design changes, parallel operation, or relocation. However, this is not always feasiole in hifh power applications such as the transmitter and the associated power supply. The impact of junction temperatures for semiconductors in the transmitter is discussed in more detail in the following section.

### 5.1.2 Failure Rate Discussion

Semiconductnrs account for 75.4 percent of the total failure rate assigned to the advanced transpo..eer. Their percent contribution per assembly is shown in Table 5-3. A distribution of the number of semiconductors vs junction temperature rise above ambient is shown in Table 5-4.

The principle reason for the large contribution by the semiconductors to the total failure rate is the high penalty imposed for junction temperatures above $80^{\circ} \mathrm{C}$ when using the Collins failure rates. For example, a semiconductor operating with a junction temperature of $100^{\circ} \mathrm{C}$ is assigned a failure rate 3.7 times that of one with a $80^{\circ} \mathrm{C}$ junction temperature. At $110^{\circ} \mathrm{C}$, the railure rate assigned is 7.4 times the $80^{\circ} \mathrm{C}$ rate. By comparison, MIL-HDBK-217A assigns a failure rate at $110^{\circ} \mathrm{C}$ of only 1.6 times that of a device with a: $80^{\circ} \mathrm{C}$ junction temperature. This comparison shows 5-14

Table 5-3. Percent Contribution of Semiconductor Devices to Total Failure Rate

|  | Discrete Transistors <br> and Diodes | Monolithic <br> IC's | Hybrid <br> IC's | Total |
| :--- | :---: | :---: | :---: | :---: |
| Receiver | 21.9 | 2.3 | 5.3 | 29.5 |
| Synthesizer | 1 | 83.4 | - | 84.4 |
| Transmitter | 83.2 | - | - | 83.2 |
| $\quad$ Transmitter (No Pwr Supply) | 92.0 | - | - | 92.0 |
| $\quad$ Transmitter Pwr Supply | 58.5 | - | - | 58.5 |
| Complete Transponder | 70 | 4.6 | 0.8 | 75.4 |

Table 5-4. Distribution of the Quantities of Semiconductor Vs. Junction Temperature Rise

| Function (Ambient) | Junction Temperature Rise Above Ambient or Case, ${ }^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 5 | 10 | 15 | 20 | 25 | 30 | 35 | 40 | 45 | 50 |
| Receiver ( $55^{\circ} \mathrm{C}$ ) | 35 | 28 | 4 | 4 | 10 | 1 | 5 | -- | -- | -- |
| Synthesizer ( $55^{\circ} \mathrm{C}$ ) | 5 | 1 | -- | 1 | 2 | 6 | 16 | -- | -- | -- |
| Transmitter $\left(68^{\circ} \mathrm{C}\right)$ (except Pwr Supply) | 3 | -- | 5 | -- | 1 | 1 | 5 | -- | 2 | 5 |
| Transmitter $\left(60^{\circ} \mathrm{C}\right)$ Power Supply | 25 | 8 | 8 | 16 | 5 | 1 | -- | -- | -- | -- |

the large difference of upinion existing concerning the assignment of failure rates to parts and illustrates the importance of using the same fallure rates in comparing reliability estimates.

In the PA (power amplifier) modules of the transmitter, four power transistors are operated in parallel. The junction temperature was calculated to be $51^{\circ} \mathrm{C}$ above the case temperature. In the driver modules of the transmitter, the calculated junction temperature rise for the two transistors in parallel was $34^{\circ} \mathrm{C}$ and for the series transistors $28^{\circ} \mathrm{C}$. These calculations were based upon Motorola's measurement of thermal resistance of $5^{\circ} \mathrm{C} /$ watt, performed on 3 devices. However, the vendor has
reported somewhat higher values, which point out a problem of correlating measurement techniques, and a possible inaccuracy in assumption of the operating junction temperature of the seven transistors discussed above.

In order to obtain lower junction temperature rises in the PA and driver, it would be necessary to use additional transistors in parallel. This would require additional couplers both before and after the transistors. The couplers induce a loss of approximately 0.1 db each; thus, lower junction temperatures for these power transistors in the PA and driver can be obtained, but at the cost of power efficiency. This power loss is described in more detail in the redundancy section that follows.

The second type of parts that were a major contributor to the total failure rate were the five transformers in the transmitter power supply. These contributed 36.6 percent of the failure rate of the power supply and 7.7 percent of the system. These transformers were calculated to have less than $10^{\circ} \mathrm{C}$ temperature rise over ambient; thus, reducing the rise would have negligible effort on the assigned failure rate. (As noted previously, the power supply for the transmitter has not been designed and a similar supply was considered in order to complete a reliability estimate for the entire transponder.)

### 5.1.3 Comparison of the Two Systems

The estimated failure rate of the new system is $2.73 \% / 1000$ hours, which compares quite favorably with the estimated failure rate of the present system (PM Mode -- No TLM) which is $3.05 \% / 1000$ hours. It should be realized that the failure rate estimate of the advanced transponder is based on the specific parts complement and design of a breadboard model and that future changes to meet different requirements would alter this failure rate.

The failure rate improvement was due to design improvements including:

1. Use of a receiver frequency scheme that reduces susceptibility to selfjamming, thus requiring less shielding and fewer filter and isolation circuits.
2. Designing the synthesizer as a separate, switchable assembly, resulting in reduced duty cycle ard power consumption. (In the USBE Transponder the synthesizer function was integrated within the receiver.)
3. Use of S-band amplification which eliminates certain functions such as the second mixer.
4. Substitution of semiconductor devices for the short-lived TWT in the power amplifier, thus eliminating high voltage, corona and replacement problems.
5. Use of stripline, thus reducing the number of discrete reactive devices.

### 5.2 REDUNDANCY

### 5.2.1 General

By the use of redundancy at the part, circuit, or system level, a significant degree of reliability improvement can often be obtained. However, this improvement requires a compromise among several factors, the common ones being weight, power and cost which must be balanced against the importance of a successful mission. In many instances, firm upper limits exist for some of these factors, further restricting the tradeoff. However, since no specific limits have been defined for this program, tradeoffs involved with various combinations of redundancy will be examined but no specific recommendations will be developed.

The reliability of a part, circuit, or equipment, that is, the probability that it will not fail in " $t$ " hours, is a function of $\lambda$ (the failure rate of the part, cirruit, or equipment, normally stated in $\% / 1000$ hours). For a non-redundant equipment built with parts having an exponential survival characteristic, that is, a constant failure rate (the usual assumption), $R=\exp (-\lambda t)$ where $\lambda$ is the sum of the part failure rates. In this case, either $R$ or $\boldsymbol{\lambda}$ satisfactorily describe the reliability characteristics. However, the survival characteristic of a parallel combination of parts, circuits, or equipments is not exponential and the failure rate of the combination is not constant. Therefore, redundant configurations should be compared in terms of $R$. To do this it is necessary to assume a value for " $t$ ", the mission time, as will be done in the examples to follow.

The failure rate of the transmitter is quite large when compared to those of the receiver and synthesizer (see Figure 5-1). The exciter, driver, power amplifier, power multiplier, and power supply modules are the major contributors to the transmitter failure rate. The power supply and the exciter will not be considered for the application of redundancy; the power supply was an assumed supply and not designed for this project, and the exciter, because of its high parts count, does not lend itself to redundancy at the parts level. The driver, power amplifier, and power multiplier modules do, however, have high failure rates associated with low parts count and lend themselves to examining redundancy at the parts level. These circuits will be considered in some detail with respect to redundancy.

Figure 5-3 illustrates the arrangement used for power amplification in the transmitter of the advanced transponder (the basic system). The semiconducter devices in the multiplier are varactor diodes; those in the driver and power amplifier are power transistors. Each rectangle drawn with a solid line represents a module weighing approximately 0.4 pounds.

The nature of the circuits is such that if one of the semiconductors in parallel fails, the power output of that module is reduced by approximately half; that is, the remaining semiconductor does not receive the extra drive and correspondingly, increase its output. For example, failure of one transistor in the power amplifier would cause a $50 \%$ reduction in output power of that module but only a $25 \%$ reduction in the output power of the power amplifier.

The failure rate of the basic transmitter was calculated to be $2.20 \%$ per 1000 hours (see Figure 5-1) of which the power amplifier accounts for $45 \%$ of the total. The parallel devices were not considered redundant; the parallel configuration is necessary for power sharing and failure of any device comprises transmitter failure in this calculation. For a 1000 hour mission, $100 \%$ duty cycle, the reliability of this transmitter is calculated to be . 978. However, if the performance requirements were defined such that a loss of $25 \%$ of the output power of the transmitter is acceptable; that is, one of the four transistors in the power

amplifier were allowed to fail, (see Figure 5-3), then the reliability as calculated in example 5.1 would be .988 and the contribution of the power amplifier to the transmitter unreliability would be negligible. (The power supply module would then be the largest contributor to the transmitter failure rate; $45 \%$.) If a single failure occurred : $n$ the second stage driver module or the power multiplier module instead of the power amplifier, the transmitter output power would decrease by approximately $50 \%$. Therefore, the probability (reliability) of the transmitter retaining at least $50 \%$ of its initial output power for a 1000 -hour mission, $100 \%$ duty cycle, would be . 991. Consequently, the probability is quite high that if the transmitter fails, the failure will be caused by a semiconductor in the second stage driver, power amplifier, or power multiplier, in which case the transmitter power output will decrease by one-fourth if the failure occurred in either of the power amplifier modules or one-half if it occurred in the second stage driver or power multiplier modules. However, the probability that two semiconductor failures will occur in these modules during a 1000 -hour mission is negligible compared to the probability of a failure in the rest of the transmitter.

### 5.2.2 Augmented System

From the previous paragraph it is seen that when parts are in parallel, a considerable increase in reliability is observed when one semiconductor is allowed to fail. If in the basic transmitter a 25 or 50 percent loss of output power is unacceptable but the advantages of increased reliability are desired, then an obvious solution is to use more semiconductors in parallel. Not only will the loss of a semiconductor result in a smaller reduction in output power, but the probability of the first failure is reduced because the increased sharing of the load reduces the individual semiconductor junction temperature. There are, of course, disadvantages.

The stripline characteristics are such that it is desirable to add semiconductors in pairs. Each pair represente a module weighing approximately 0.4 lbs . In addition to the weight penalty there is also the cost of the added parts. Power loses are also introduced; these are discussed later.

## EXAMPLE 5-1

(See Figure 5-4)

Reliability of the Basic Transmitter allowing one transistor, or associated circuit, failure in the PA.

The reliability, $R_{T}$, of the transmitter using the failure rates from Figure 5-1, allowing one transistor or associated circuit failure in the PA, and assuming a mission time ( $t$ ) of 1000 hours, 100 percent duty cycle is:

$$
\begin{aligned}
& R_{T}=R_{T}^{\prime} \cdot R_{P A}=(.9884)(.99996)=.98836 \\
& R_{T}^{\prime}=\exp (-\lambda t)=.9884, \text { the reliability of the transmitter exclusive of the }
\end{aligned}
$$ PA with a failure rate of $1.17 \% / 1000$ hours.

$$
R_{P A}^{\prime}=R_{P A}{ }^{4}+4 R_{P A}{ }^{3}\left(1-R_{P A}\right)=.99996
$$

where $R^{\prime}$ PA is the reliability of the PA allowing one transistor failure. This is the probability that no devices fail plus the probability that any one of the 4 devices fail and the remaining 3 devices work. The probability of a device failing is ( $1-R_{P A}$ ). $R_{P A}=e^{-\lambda t}=.9974$ is the reliability of a single transistor and associated circuitry with a failure rate one fourth of the PA or $0.255 \% / 1000$ hours.

Figure 5-4 shows a scheme in which the basic transmitter of Figure 5-3 has been augmented by an additional PA module in parallel. In this scheme the loss of one transistor in the PA represents a 16.7 percent output power loss instead of the 25 percent loss in the basic transmitter as discussed previously. Adding this third module requires additional stripline couplers which introduce power losses of 0.1 db apiece. To maintain the same transmitter output power would require an additional 1,45 watts of prime power from the transmitter power supply; an increase of $1.6 \%$. Because of the characteristics of the stripline couplers, a fourth PA module could be added with no increased losses.

The scheme of parallel modules is not restricted to the PA. Another module could be added in parallel with the second stage driver with negligible power losses or with the power multiplier, which would require approximately a 4 percent increase in prime power to maintain the same transmitter output power.

### 5.2.3 Standby Redundancy

The type of redundancy just discussed is often referred to as active or parallel redundancy. Another type of redundancy makes use of "stand-by" units, generally non-operating until used to replace a unit that fails. The advantage of such a system over the active system is that the same degree of reliability is generally obtained without incurring performance degradation. A disadvantage is that the stand-by system normally requires failure-sensing and switching devices which, in a complex unmanned system, may limit the reliability of the stand-by redundant system to the reliability of the switch.

Figure 5-5 illustrates a scheme in which a typical stand-by switching arrangement has been applied to the PA modules of the basic transmitter. Diode type switches and sampling and switching logic were assumed. As previously discussed, the reliability of the basic transmitter for a 1000 -hour mission was . 978. With a stand-by PA module, as calculated in example 5-2, the reliability increases to .9875 , the same (.988) as the previous example that allowed 25 percent degradation in the PA power output. It should be noted that although the

d37800 0
Figure 5-4. Transmitter Scheme Augmented by an Additional Power Amplifier Module

Figure 5-5. Typical Transmitter Standoy Switching Arrangement
reliability of the PA with stand-by redundancy is .99995 , the reliability of the switch and associated logic reduced the achieved reliability of the PA to .99971 . The switches used in the example introduce 0.2 db power loss each which amounts to an additional 3.6 watts of prime power required to maintain the same power output.

To summarize, in the example of the $P A$, stand-by redundancy provided the same increased transmitter reliability as parallel redundancy without the disadvantage of degradation of power output, but with the disadvantage of introducing more than twice the power losses.

### 5.2.4 Conclusion

Many different arrangements of redundancy could be investigated, each one resulting in a unique mix of reliability, weight, size, power requirement and, of course, cost. In the case of stand-by redundancy the reliability results would depend heavily upon the type of switching methods required. For example, manually operated toggle switches, if feasible, might be more reliable than the diode switches discussed above. Also, redundancy can be applied to the switches.

When considering redundancy for a specific application, maters not specifically discussed herein may be important. For instance, in considering power losses one cannot ignore the effects of the additional heat generated. With respect to the reliability of the associated parts, compensating for losses by increasing the power output would result in increased operating temperatures and also reflect upon che reliability of the power supply. When considering the addition of redundant modules, the weight of the additional modules is appreiable; also weight may be added because of a resultant increased size of the equipment case and cover, or increased cabling requirements.

## EXAMPLE 5-2.

(See Figure 5-5)
Reliability calculations for Standby Redundant PA module configuration.
The reliability, $\mathrm{R}_{\mathrm{T}}$, of the basic transmitter using the failure rates of Figure 5-1, using a third PA module as standby (Figure 5-5), and assuming a mission time of 1000 hours, $100 \%$ duty cycle, is:

$$
R_{T}=R_{I} R_{S} R_{P A}^{\prime}=(.9884)(.99976)(.99995)=.98811
$$

where

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{T}}^{\prime}=.9884 \text { from example 5.1 } \\
& { }^{Q_{S}}=\exp -\left(2 \lambda_{1}+2 \lambda_{2}+\lambda_{3}\right) t=.99976 \\
& \lambda_{1}=.007544 \% / 1000 \text { hours } \\
& \lambda_{2}=.015544 \% / 1000 \text { hours } \\
& \lambda_{3}=.001003 \% / 1000 \text { hours }
\end{aligned}
$$

$\mathrm{R}_{\mathrm{S}}$ is the reliability of the switches and logic used to sample the output and switch the standby unit in case of failure.

$$
\begin{aligned}
R_{P A}^{\prime} & =\{\exp (-2 \lambda t)][1+2 \lambda t\}=.99995 \\
& \lambda=\text { failure rate of one PA module }=.509137 \% / 1000 \text { hours }
\end{aligned}
$$

$R^{\prime} P_{A}$ is the reliability of the PA with one module with zero failure rate while nonoperating performing as standby to either of the 2 PA modules. Mission success requires the operation of two modules.

NOTE 1. The expression for $R_{P A}^{\prime}$ is an approximation since the dc power would be applied to the third module during standby. However, the transistors are operating Class $C$ during standby which results in low power dissipathor and correspondingly negligible failure rates in comparison with the
operating modules. The correct expression is:

$$
R_{P A}^{\prime}=\left[\frac{\lambda b+2 \lambda a}{\lambda b}\right] \exp (-2 \lambda a t)-\left[\frac{2 \lambda a}{\lambda b}\right] \exp (-2 \lambda a t+\lambda b t)
$$

whare $\lambda$ a is the failure rate of the operating units and $A$ is the failure rate of the standby unit during standby.

If $\lambda b=\lambda a$ the expression immediately reduces to $R^{\prime} \mathrm{PA}^{\prime}=3 \exp$ $(-2 \lambda t)-2 \exp (-3 \lambda t)=3 R^{2}-2 R^{\hat{3}}=R^{3}+3 R^{2}(1-R)$ which is the expression for three units in active parallel redundancy where one failure is allowed.

If $b=0$, it can be shown in the derivation of the above expression that $R=e^{-2 \lambda t}(1+2 \lambda t)$ which was the expression used in the example.

NOTE 2. The analysis of the switch reliability was performed using worst case conditions, that is, any switch failure was assumed to cause system failure--an untrue assumption. In this example the switch reliability was such that it had little effect on the final transmitter reliability. For example, assumption of a perfect switch would change the transmituer reliability estimate from . 98811 to .98835 . However, if one were interested in only the PA, the switch would not be negligible since it would reduce the PA reliability from .99995 to .99971 . If this situation were critical in the overall estimate, then a more realistic estimate of the switch reliability could be obtained by the aid of a failure mode and effect analysis. For example, in Figure 5-5, a failure of any of the diode switches in the open mode does not fail the system, but merely prevents that branch from being switched out and the standby unit switched in. All combinations should be considered, probabilities of open open and shorted diodes assigned, and the switch reliability timate upgraded.

### 5.3 PART PROCUREMENT POLICY

### 5.3.1 Scope

For reliability commensurate with a hi-rel mission (critical, manned, or long duration in space), it is desirable to obtain the highest reliability parts that are practically available. The military established reliability (ER) part specifications appear a suitable choice for use in the procurement of such parts. (For this discussion, TX Specifications for semiconductors are considered as ER specifications.) However, ER specifications are not presently available for al types of parte and in some instances qualified suppliers are non-existent or are qualified to only the highest failure-rate level. Even with the assumption that these corditions improve with time there remains certain areas where clarification is needed or improved techniques should be considered. For these reasons a review of ER specifications was conducted.

Following are general and specific guidelines that should be used in applying ER and other specifications to the procurement of parts for this type program.

### 5.3.2 General

### 5.3.2.1 Quality Conformance Inspection

5.3.2.1.1 Inspection Lot. The definition of a lot should be determined for each part type at the time procurement documents are being prepared. For high usage items, such as film resistors or ceramic capacitors and where qualified suppliers exist for low failure rate level parts it may be sufficient to define a lot per the applicable ER specification. For special parts or part types for which no qualified suppliers exist, it may be necessary to define a lot as consisting of only the units manufactured to a particular purchase order.
5.3.2.1.2 Traceability. Unless otherwise noted in the individual discussions of part types, all parts should, as a minimum, be traceable to a production lot, (exceptions: carbon composition resistors and connectors). The vendor should
be required to maintain adequate records to identify all of the types of materials, parts and types of processes utilized in the production of the end item.

### 5.3.2.1.3 Screening. It should be required that 100 percent screening (Group A,

 subgroup l of most ER specifications) be imposed for all parts. Where more than one level of screening is available per the ER specification, parts should be purchased to the lowest failure rate levels (i.e., that which provides the strictest screening requirements).5.3.2.1.4 QC (Quality Conformance) Sample Inspection. For most part types it should be required that the $Q C$ sample inspection involving the electrical and environmental tests be performed on samples from each lot purchased. Exceptions to consider are high usage parts such as metal film resistors where much test data has been accumulated on automated production.

For part types not qualified to a sufficiently low failure rate level or where the vendor has insufficient history in producing parts to ER specifications the sample size should be substantially increased and; or life tests should be required.
5.3.2.1.5 Qualification. For special part types, parts with unique applications, or parts for which no ER specifications exist, qualification of the parts should be considered. Sample sizes and tests required should follow that of the closest ER specification. Where qualification is required, selecting samples from the same lot as offered for acceptance to a purchase order should serve as fulfilling the requirements for $Q \subset$ sampling inspection.
5.3.2.1.6 Test Plans. For ER parts requiring special acceptance or qualification testing and for all non ER parts, a test plan containing details such as testing methods, procedures, test equipment, etc. should be submitted by the vendor for approval prior to the start of part testing.

### 5.3.2.2 Vendor Selection

Vendors qualified (or in the process of being qualified) to the lowest failure rate levels should be selected. Preferential consideration should be given to
vendors using separate production facilities for hi-rel parts. Where qualification does not exist or a qualification to a desired failure rate level is non-existent, first consideration again should be to vendors who have developed special production lines, inspection, procedures, etc. for hi-rel parts.

All vendors, including those qualified, should be required to meet the workmanship requirements of the purchaser's $Q A$ department prior to procurement.

### 5.3.3 Specific

### 5.3.3.1 Transistors, Diodes

Where available, TX devices should be specified with the addition of 100 percent visual "pre-cap" inspection at 30 power magnification and 100 percent $X$-ray. (Glass diodes and devices using internal aluminum bonding wires may be excluded from X-ray). For some applications it may be necessary to tighten the requirements on the delta limits and/or require higher power dissipation during the burnin tests.

Manufacturers who have developed their own hi-rel programs should be considered first for devices for which TX specifications do not exist.

### 5.3.3.2 Integrated Circuits Including Multi-Chip and Hybrid Types

The same philosophy applies as for transistors except that, at the conclusion of the screening tests, electrical measurements shotild be required at high and low temperatures.

### 5.3.3.3 Connectors, RF

Screening should consist of, as a minimum, visual pxamiration, continuity, and time-domain-reflectometer measurements of VSWR. When applicable, dielectric withstanding voltage (DWV), X-xiy, and hermetic seal tests should be included.

For connectors that are received unassembled, the initial screening should consist of visual examination under magnification. After assembly to the cable,
all assembly should be checked for VSWR and, if applicable, DWV. Samples of the cable assembly should then be randomly selected, potted, and sectioned so that the internal cross sections of the assembly may be inspected for workmanship.

### 5.3.3.4 Connectors, Power

Screening should consist of, as a minimum, insertion-withdrawal force, contact resistance, pin diameter measurements, $D W V$ and hermetic seal when such tests are applicable.

### 5.3.3.5 RF Coils, Molded

In-process inspection should be performed on all parts prior to sealing, molding or encapsulation. All parts should then be subjected to the Group $A$ and $B$ inspection requirements. The temperature cycling test of Group A should be extended to 10 cycles.

### 5.3.3.6 RF Transformers, Molded

Although no ER specifications exist for RF transformers, these parts should be procured to the same general requirements as the $R$ F coils except that the electrical measurements should be modified to correspond to the transformer requirements.

### 5.3.3.7 Transformers, Audio and Power

In-process inspection should be performed on all parts prior to sealing, molding or encapsulation. All parts should then be subjected to the Group A and B inspection requirements. A temperature cycling test ( 10 cycles) should be added to Group A inspection.
5.3.3.8 Coils (Reactor) Audio and Power

Although no ER specifications exist for these parts, they should be procured to the same general requirements as the Power Transformers except that the electrical requirements should be modified to correspond to the coil requirements.
5.3.3.9 Resistors, Special: Thermal, Termination, etc.

Screening requirements should consist of, as a minimum, short time overload, temperature cycling ( 10 cycles), and 150 hours soak at high temperature.

### 5.3.3.10 Relays, Crystals, Filters, etc.

These parts are often used for special applications; consequently the qualification, acceptance and screening tests should be modified to the specific application.

For some complex assemblies, such as filters, it may je required that inprocess inspection be performed by the purchaser's inspector prior to encapsulation or sealing.

### 5.3.3.11 Capacitors

At the present it is Motorola's philosophy to subject all capacitors to 168 hours of voltage conditioning (also called voltage aging or voltage stabilization). The ER specifications range from 24 hours to 100 hours. Data is continually being analyzed by the capacitor part specialist at Motorola to determine what the optimum time period should be. Consequently, the voltage stabilization time on capacitors may be increased over the ER requirements for some capacitors, depending upon the data available at the time of procurement.

For mica capacitors (MIL-C-39001) the high voltage stabilization voltage and the dielectric withstanding voltage should be changed from 1000 volts to twice rated.

### 5.3.3.12 Non-ER Parts

Procurement requirements for which no ER specifications exist should be consistent with the nearest applicable ER specification and the additional requirements discussed above. under general requirements. Screening requirements and sample quantities may need to be increased, depending upon factors such as the part/vendor history, similarity to approved parts, and construction techniques.

As a minimum, each procurement document should require that the part conform to the application requirements during and after exposure to the environmental conditions specified for the program.

### 5.3.3.13 Microwave Printed Wiring Boards (Stripline)

No military or industry specifications presently exist concerning extra reliability requirements for this type part. Consequently the tests and examinations listed below are suggested. (Electrical measurement of the sheet laminate (raw stock) is to assure that the desired electrical properties are as specified. The purpose of repeating the se measurements on samples of the finished boards is to assure that the manufacturing processes have not changed these properties beyond acceptable limits.)

Identification of the finished boards to the sheet laminate may be required depending upon the confidence in the supplier and the stability of his processes.
I. Sheet Laminate (raw stock)
A. Fabricate a disc, 0.5 +.000 inch diameter, from each of the four corners of each sheet of the raw stock.
B. Determine the DC (dielectric constant) and DF (dissipation factor) by the re-entrant cavity method at 500 MHz .
II. Finished Boards
A. 100 percent Inspection - Every finished board shall be subjected to the following examination:

1. Measure copper line width and spacing of critical areas on the board.
2. Measure thickness, warp and twist of the boards.
B. Sample Inspection - Sample boards shall be subjected to the following examination:
3. Fabricate disks, $0.5 \begin{gathered}+.000 \\ -.010\end{gathered}$ inch from areas of the board where; a) no copper exists, b) complete copper coverage exists on one side, and c) complete copper coverage exists on both sides (for double sided boards).

Three samples of each type coverage shall be obtained.
2. Repeat step IB.

## 5. 4 RECOMMENDATIONS FOR ANALYSES

### 5.4.1 Failure Mode and Effect Analysis (5MEA)

The Failure Mode and Effect Analysis (FMEA) is performed to identify the principle modes of failure of all parts, to assign a probability of occurrence, and to determine the effect and criticality that each failure mode will have on the functional performance of the system. As a result of the FMEA, potentially critical failure areas may be determined in the equipment so that steps can be taken to minimize them through circuit redesign, selction of different parts, redundancy, isolation, or other techniques as appropriate.

The thoroughness of a FMEA should be suited to the reliability requirements of the mission and the complexity of the equipment. It is particularly important in redundant configurations. For example, in parallei active redundancy, a shorted part in the first unit might also short out the input signal to the other unit, failing both units. In standby units, a poorly designed switching circuit may result in the same problem, the failure in one unit causing the standby unit to become inoperative.

EMEA is also important with respect to interfaces between functions. For instance, failure of the transmitter should not effect the receiver function, and vice-versa.

In most instances, eliminating the failure interface between two components or units by circuit redesign will result in a considesable increase in reliability even though additional parts may be required.

As a minimum, it is recommended that a FMEA be performed on the interface betweer any redundant units, and on the interface between major equipment functions.

### 5.4.2 Stress Analysis

The reliability estimate and stress analysis included in this report were based on design calculations and available electrical measurements on breadboards. Upon the decision to build transponders for a definite mission, the stress analysis should be updated using known voltages and currents arj using ambient and part temperature estimates verified by thermal measurements in critical areas.

### 5.4.3 Computer Analysis of Circuits

Computer analysis of circuits has proven to be very advantageous and should be applied, as appropriate, to the advanced transponder design when it progresses beyond the feasibility study phase. These circuit analysis methods utilize a digital computer to analyze the effects of nominal part parameter value and of variations therein on the performance of electronic circuits. The analysis is accomplished by constructing a mathematical model of an equivalent circuit that simulates the actual circuit and by applying appropriate analytical methods to obtain the desired solutions. These analysis methods are Worst Case, Moment, and Monte Carlo, the last two being probabilistic methods.

### 5.4.3.1 Objectives

The objectives of applying circuit analysis methods during the design phase are to:

1. Aid the design engineer in optimizing circuit design by evaluating circuit performance and performance variability as functions of selected component parts.
2. Assure that each equipment is designei ior producibility by assuring that random selection of parts will not cause out-of-specification performance.
3. Assure that interchangeability or reliability is not impaired by component tolerance build-up, environmental effects or aging.
4. Increase reliability by reducing the number of part replacements and adjustments required.
5. Determine worst case component part stress levels.

### 5.4.3.2 Modes of Analysis

All circuit analysis methods are dependent on the existence of a valid mathematical model. DC, AC or tiansient modes of circuit operation $c$ an be analyzed, with each mode of operation requiring a specific type of equivalent circuit.
5.4.3.2.1 DC Analysis. The DC analysis of circuits is performed primarily to determine the effect of part parameter drift and tolerance limits on the stability of transistor circuits and component part stress levels. The important criteria for the analysis are transistor bias stability, power dissipation of asinative parts, voltage stress on certain types of parts, and total power consumpicion.
5.4.3.2.2 AC Analysis. The AC analysis of circuits is performed primarily to determine the effect of component part parameter values on such steady state performance characteristics as gain, power output, input impedance and frequency response.
5.4.3.2.3 Transient Analysis. The transient analysis of a circuit is perforined to determine the effect of component part parameter values on nonsinusoidal circuit waveforms. Important performance criteria generaliy iclude rise time, overshoot, droop, and delay time of the waveform.

### 5.4.3.3 Applicable Circuits

5.4.3.3.1 DC Analysis. Circuit analysis methods should be applied to all circuits which can be represented by linear DC equivalent circuits. This should include bias circuitry for transistors. A worst case DC analysis should be performed to determine component part stress ievels. The results of this analysis
should be used to verify that the part derating limits are not exceeded under worst case conditions.
5.4.3.3.2 AC Analysis. Circuit analysis methods should be applied to all circuits which can be accurately represented by an AC linear equivalent circuit. Circuits operating at very high frequencies (avove 10 megacycles) usually cannot be analyzed, since effects of stray capacitance and coup!ing often make the development of a valid equivalent circuit extremely difficult.
5.4.3.3.3 Transient Aralysis. Transient circuit analysis methods should be applied to circuits that can be represe ted by piecewise linear equivaleni circuits. These circuits should include only those which are in critical applications and have a large effect on the equipment reliability.

### 5.4.3.4 Documentaticn

The following information should be prepared for each circuit analyzed.

1. A brief description of the circuit and its function in the equipment.
2. A schematic drawing of the circuitry being analyzed and the resulting equivalent circuits.
3. A result sheet showing component part number, nominal part type or value and tolerance, and relative contribution of the component part to performance variability. The appropriate worst-case DC stress levels for each part should also be incluted.
4. A brief narrative summary of the analysis, stating the circuit function and the criteria for its successful performance, the most critical part parameters, and any changes made as a result of the analysis.

### 5.4.4 Reliability Trade-Off Analyses

Reliability trade-off analyses should be performed whenever alternate circuit design approaches are available. The objective should be to select the optimum design approach considering reliability, performance, weight, size and power
consumption factors. Whenever possible trade-off analyses should be made using figures of merit, representing the relative importance of each parameter under consideration.

### 5.5 INTENT OF ANALYSIS AND PARTS PROGRAM

At such time as a definite specification is invoked, it would be expected that the tradeoff analysis of 5.4 .4 and the guidance of subsection 5.2 would be of value in arriving at decisions regarding redundancy. When the advanced transponder design is relatively firm the other analyses of subsection 5.4 could be important in obtaining a highly reliable design. The parts program of subsection 5 . 3 would assure the procurement of high reliability parts and materials consistent with the design intent.

## SECTION VI <br>  <br> 6. INTRODUCTION

This section describes problems pertinent to packaging a phase locked loop transponder. The main topics analyzed or discussed are environmental criteria, packaging techniques, structural design, and shielding and housing requirements.

### 6.1 ENVIRONMENTAL

### 6.1.1 Selection of Environmental Design Criteria

The selection of a set of environmental conditions to be used as design criteria for the advanced transponder assumed that its most probable use would be on Apollo type hardware and that the environments defined in the specifications for the LEM S-Band Transceiver, the Block II CSM Transponder, and the Saturn IV-B S-Band Transponder are representative of the environments that would be imposed on any flights using Apollo type hardware.

It should be noted that there is some question about the validity of such an assumption, specifically in the case of the LEM Transponder. The vibration profiles currently imposed se the LEM Transponder are unique to the transponder in that they were derived fiom tests with a mockup of the transceiver and a secondary structure simulator. There is some indication that subsequent testing of a mockup of the LEM aft equipment bay resulted in levels in excess of those currently imposed. In any event, tests on a secondary structure simulator with a iighter weight unit, or imposition of vibration levels taken from a mockup containing a different transceiver could result in significantly different levels than those presently defined. It does not appear that a similar situation exists with either the Block II or S-IVB Transponders as the vibration spectrums for the se programs appear to be generalized rather than specific.

### 6.1.2 Environmental Design Criteria

## $\rightarrow$ -

 transponders and of their general mounting provisions indicates that, $w i t h$ the exception of the thermal environments, there is sufficient similarity in the specifications to allow making a worse case composite without imposing any undue restraints on the electrical design.The thermal environments present a problem, not so much because of their severity, as because of the various derating policies that were imposed on the three existing systems. The major area of difficulty lies in the maximum allowable junction temperatures for semiconductor devices and also in the maximum allowable pirts case temperature allowed on the LEM Transceiver. These are as follows:

1. For Block II CSM Trankponder:

Transistors $<3$ watts $=75^{\circ} \mathrm{C}$ maximum junction
Transistors $>3$ watts $=80^{\circ} \mathrm{C}$ maximum junction
2. For LEM Transponder

Maximum junction temperature $=100^{\circ} \mathrm{C}$
Maximum case temperature $=71^{\circ} \mathrm{C}$
3. For Saturn IVB Transponder

Maximum junction temperature $=150^{\circ} \mathrm{C}$
(Motorola imposed criteria)
4. Heat Sink Temperature Range

Block II CSM
LEM
Saturn IVB
$17^{\circ}$ to $48^{\circ} \mathrm{C}$
$2^{\circ}$ to $57^{\circ} \mathrm{C}$
$-50^{\circ}$ to $85^{\circ} \mathrm{C}$

From the preceding, it can be seen that the Saturn IV-B heat sink exceeds the junction temperature allowed on Elock II CSM and the maximun case temperature allowed on the LEM. Similariy, a unit designed to meet the $43^{\circ} \mathrm{C}$ sink to junction rise allowed on the LEM would not be acceptable under the Block II CSM derating policy which would allow only a $27^{\circ} \mathrm{C}$ or a $32^{\circ} \mathrm{C}$ sink to junction temperature rise.

The most realistic solution appears to be to use the LEM derating policies as a design guide. Such an approach would give conservative temperatures for the S-IVB version and slightly excessire temperatures under the CSM Block II policies. The effect of the slightly excessive temperatures will probably only show up on higher dissipation devices and the net effect can be determined from the system reliability numbers.
6.1.3 Flight and Pre-Launch Environments

### 6.1.3.1 Heat Sink Definition

In order to allow for realistic derating, it is necessary to define all three heat sink conditions. The LEM heat sink will be used for design considerations. 6.1.3.1.1 Block II, CSM, S-Band Transponder. The heat sink is defined as maintaining the cold plate mating surface temperature between $62.5^{\circ} \mathrm{F}$ and $118^{\circ} \mathrm{F}$ while the ambient varies between $32^{\circ} \mathrm{F}$ and $150^{\circ} \mathrm{F}$. The unit shall be designed to operate within performance specifications with the heat sink maintained at $140^{\circ} \mathrm{F}$ for a period of 15 minutes. Derating policies are not applicable during this period of high temperature operation.
6.1.3.1.2 LEM S-Band Transponder. The heat sink is defined so that the flange root temperature of the mounting flanges is maintained between $35^{\circ} \mathrm{F}$ and $135^{\circ} \mathrm{F}$ while the ambient varies between $0^{\circ} \mathrm{F}$ and $160^{\circ} \mathrm{F}$. The preceding definition is true for heat densities along the cold rails that do not exceed 2.25 watts per linear inch of cold rail.
6.1.3.1.3 Saturn IV-B Transponder. The heat sink is defined such that the temperature of the heat sink will vary between $-50^{\circ} \mathrm{C}$ and $+85^{\circ} \mathrm{C}$.
6.1.3.1.4 Cooling Method. The thermal design shall be based on heat transfer by conduction to the heat sink only.

### 6.1.3.2 Pressure Range

The unit shall be designed so that all specifications are met while the pressure varies between sea level and $10^{-14} \mathrm{~mm} \mathrm{Hg}$. All vacuum tests shall be conducted at $10^{-4} \mathrm{~mm} \mathrm{Hg}$ or better. The unit shall be operated during any pressure cycling.
6.1.3.2.1 Thermal-Vacuum. The unit shall be designed to operate within specification under any combination of pressure and teniperature defined in parapraphs 6.1.3.1 and 6.1.3.2.

### 6.1.3.3 Random Vibration

The design shall be such that the unit will operate within specification while subjected to the following random noise vibration for a period of 15 minutes in each plane.

| $20-59 \mathrm{~Hz}$ | Constant $0.049^{2} / \mathrm{Hz}$ |
| :--- | :--- |
| $59-126 \mathrm{~Hz}$ | $9 \mathrm{db} /$ octave linear increase* |
| $126-700 \mathrm{~Hz}$ | Constant $0.49^{2} / \mathrm{Hz}$ |
| $700-900 \mathrm{~Hz}$ | $18 \mathrm{db} /$ octave linear decrease* |
| $900-2000 \mathrm{~Hz}$ | Constant $0.099^{2} / \mathrm{Hz}$ |

*Linear is defined as a linear on a $\log -\log$ plot of spectral density versus frequency
6.1.3.3.1 Criteria for Use of S-IVB Random Vibration Envelope. Plots of the qualification test random vibration levels are shown in Figure 6-1. These plots represent the inputs to the primary transponder mounting structure. These inputs are then modified by the dynamic response of the mounting structure into loads on the structure and components. In the absence of any specific response 6-4

RANOM VIBRATION
QUALIICATON LEVELS
data for use in modifying the input, a common technique is to assume a resonance with a transmissibility of 10 at any frequency within the spectrum. The use of this technique gives Figure 6-2 which represents load curves based on the three inputs. Figure 6-2 is plotted in terms of RMS g's ( $\sigma$ ) but stress analysis is based on $3 \sigma$ limits.

It is evident from an examination of Figure 6-2 that the load curve for the LEM input gives much higher loads at specific frequencies than does the S-IVB, however, response data from a LEM Transceiver indicates a resonance at about 400 Hz and it is reasonable to expect a response for any repackaging in the LEM configuration to lie between 400 and 1000 Hz . The effect of a response in this frequency range is to eliminate the peaks at 1900 and 90 Hz shown in Figure 6-2. With these peaks eliminated, a load curve based on the S-IVB input is sufficiently representative for design purposes in that a system designed to meet that load curve could reasonably be expected to survive any of the three inputs.

### 6.1.3.4 Maximum Transmissibility

The design shall be such that transmissibilities shall not exceed 10 for any structural element used to mount electronic components. A maximum transmissibility of 25 is acceptable for non-structural items such as covers and EMI shields.

### 6.1.3.5 Acoustic Noise

The design shall be such that all specifications are met white the unit is subjected to the following acoustic noise levels:

| Center Band <br> Octave Frequency <br> $(\mathrm{Hz})$ | Sound <br> Pressure I Level <br> $(\mathrm{db})^{*}$ |
| :---: | :---: |
| 11.2 to 22.4 | 113 |
| 22.4 to 45 | 121 |
| 45 to 90 | 127 |
| 90 to 180 | 127 |


| Center Band <br> Octave Frequency <br> $(\mathrm{Hz})$ | Sound <br> Pressure Level <br> $(\mathrm{db})^{*}$ |
| :---: | :---: |
| 180 to 355 | 126 |
| 355 to 710 | 127 |
| 710 to 1400 | 129 |
| 1400 to 2800 | 131 |
| 2800 to 5600 | 125 |
| 5600 to 11,200 | 118 |
| Overall | 137 |
| * 0.000 dynes $/ \mathrm{cm}^{?}$ |  |
| re 0.02 |  |

### 6.1.3.6 Shock

The unit shall meet all specifications after being subjected io 3 shocks in each of six directions. The shock pulse shall be a 78 g sawtooth with $11 \pm 1 \mathrm{~ms}$ rise time and $1 \pm$ ms decay time for a total of 18 shocks.

### 6.1.3.7 Accelcration

The unit shall meet all specifications while subjected to a sustained acceleration of 100 g 's. The duration of the acceleration shall be l minute in each of the six planes.

### 6.1.3.8 Humidity

The unit shall meet all specifications after being exposed to an atmosphere containing $95 \% \mathrm{O}_{2}$ at $95 \%$ relative humidity for 120 hours. The temperature cycle shall be as defined in MIL-STD-810, Method 507, Procedure I.

### 6.1.3.9 Fungus

The unit shall mect MII-STD-810, Method 508, Procedure I. Certification by the contrador in lied of testing is acceptable.

### 6.1.3.10 Explosion Proof

The unit shall be designed to meet MIL-STD-810, Method 511.

### 6.1.3.11 Other Environments

The unit shall be designed to meet such other environments as may be required by specific missions. Radiation and meteoroids are two such environments. These levels of exposure can only be defined in terms of specific mission requirements.

### 6.2 PACKAGING TECHNIQUES

### 6.2.1 General Packaging Philosophy

Since the three existing Apollo Transponders were designed, there have been improvements in packaging techniques and devices that will allow equivalent transponders to be built in less volume at less weight.

Preliminary estimates, based on the breadboard unit, indicate that there will be no problem in adapting the techniques to any of the three envelopes specified for the existing transceivers. See Figures 6-3 through 6-5 for a comparison of the envelopes.

The advanced transceiver could be packaged using either the LEM or the CSM Block II techn ques and meet all specifications. However, these approaches were somewhat inefficient in their use of weight and volume when compared to the efficiencies obtainable by using techniques and devices presently available. See Table 6-1 for a comparison of the predicted weight and volume versus the weight and volume for the existing units.

Most of the effort in packaging has been expended in developing techniques that will allow a modular configuration that will adapt to almost any configuration. The breadboard receiver is packaged in four basic modules and the breadboard 18 watt transmitter is packaged in seven basic modules. Additional modules can be added as required to provide other functions and the output power of the tranemitter can be varied by minor changes in design.
OLD ENVELOPE
CHEW ENVELOPE

FENTATIVE LEN COS CONFIGURATION
IS MATT TROASCNIVE

Table 6-1. Weight/Volume Breakdown

| U.NIT | $\overline{\text { SGLS }}$ |  |  | LEM |  |  | S-IVB |  |  | ADVANCED |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Vol | W t | Pwr | Vol | W t | Pwr | Vol | W t | Pur | Vol | W t | $P_{w}$ |
| Single Receiver | 33.7 | 3.31 | - | 89.3 | 3.31 | - | 159.2 | - | - | 38 | 2.12 | - |
| Single Transmitter | 123 | 4.17 | 3.0 | 61.6 | 3.65 | 0.75 | - | - | 0.25 | 55 | 3.69 | 18.0 |
| Overall | 540 | 17.9 | 3.0 | 697 | 19.6 | 0.75 | 704 | 21.5 | 0.25 | 160 | 12.0 | 18.0 |
| Configuration | Single |  |  | Redundant |  |  | Single |  |  | Single |  |  |
| Vol $=$ in $^{j}$ |  |  |  |  |  |  |  |  |  |  |  |  |
| Wt = pounds |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { Pwr }= \mathrm{RF} \text { out min. } \\ & \text { (watts) } \end{aligned}$ |  |  |  |  |  |  |  |  |  |  |  |  |

### 6.2.2 Module Size

The envelopes allowed on the three existing systems permit wide latitude in selecting a standard module size. This, coupled with reduction in size obtained with higher component densities, would allow the selection of a module configuration to be almost an arbitrary choice. However, some basic ground rules were established. These are:

1. Module Complexity: The number of functions per module would be similar to Block II to avoid unnecessary complication of module testing.
2. Adaptability: A survey of recently specified envelapes would be made and a size chosen that would adapt to most of the envelopes.
3. Parts Count: A module si\%e would be chosen that would allow about 120 to 160 discrete components per module.

The packaging approack used on the advanced transponder will allow 15 to 20 discrete components per square inch of board area. The modules used on Block I. contained from 100 to 150 parts/module. The above yields a number somewhere between 5 and 10 for the number of square inches of board area required. Based on the assumptions that (1) a layout will expand to fit any area allowed, and (2) some of the circuits will be packaged utilizing chip and wire techniques, the number of square inches of board was chosen as approximately eight.

See Taole 6-2 for a tabulation of the various envelopes used to select the module configuration. It is evident that a module 2-3/8 inches in height will conform to most envelopes. The selection for width is not quite so evident, however, a 4 inch wide module would fulfill the area requirements noted abov. Therefore, the module size chosen is $2.38 \times 4.00$ overall which yields a printed circuit board area of about $8.3 \mathrm{in}^{2}$.

Table 6-2. Module Physical Dimensions

|  | Net Envelcpe |  |  | Height |  | Width |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Nomenclature | W | H | L | 2-3/8 ${ }^{\prime \prime}$ | 3-3/8' | $4^{\prime \prime}$ | 5' |
| 2 Watt Xmtr | 3.25 | 3.38 | 8.75 | X | X |  |  |
| P-95 | 3.25 | 2. 38 | 9.25 | X |  |  |  |
| P-110 | 5.75 | 2.38 | 8.75 | X |  | X | X |
| 1 Watt Xmtr | 5.25 | 0.38 | 5.25 |  |  | X | X |
| FM Xmtr | 5.75 | 3.88 | 6.25 | X | X | X | X |
| UHF Xmtr | 5.25 | 1. 38 | 4. 25 |  |  | X | X |
| TLM Xmtr | 5.25 | 3.38 | 5.75 | X | X | X | X |
| Type 13 | 9.95 | 398 | 11.25 | X | X | X | X |
| 20 Watt Xnitr | 7.75 | 3.88 | 11.75 | X | X | X | X |
| 10 Watt Xmtr | 5.35 | 1.75 | 8.25 |  |  | X | X |
| 2 Watt Xmt - | 5. 25 | 2. 38 | 5.25 | X |  | X | $X$ |
| 10 Wectt Xmtr | 7. 75 | 3.88 | 11.75 | X | X | X | X |
| LEM | 4.5 | 7.38 | 16.00 | X | X | X |  |
| S-IVB | 8.0 | 4.88 | 14.15 | X | X | X | X |
| Block II | 8.45 | 5.38 | 19.95 | X | X | X | X |
| CTLI | 5.25 | 2.38 | 8.75 | X |  | X | X |
| Wideband | 6.75 | 3.88 | 11.25 | X | X | X | X |
| Poseidon | 4.25 | 2. 38 | 4.25 | X |  | X |  |
| SGLS | 6.5 | 4.18 | 21.25 | X | X | X | X |
| 8 Wat ${ }^{\text {X }}$ Mtr | 3.88 | 2.38 | 3.88 | X |  |  |  |
| (20) |  |  |  | 17 | 11 | 17 | 15 |

Gross envelopes have been reduced by the following:

1. On length and width: Allow $3 / 4^{\prime \prime}$ for Sealing Flanges.
$\therefore$ On height: Nllow 5/8' (1/4' for cover and base, $3 / 8^{\prime \prime}$ for interconnects)

The breadboard transmitter is currently packaged in a $3 \times 4$ inch module. An examination of the layouts indicates that to conform to a 2-3/8 inch height, the module containing the 70 MHz amplifier and X 8 multiplier will have to be split into two modules and the module containing the 560 MHz amplifiers and phase modulator will have to be split into two modules. The functional breaks are clean and no problems are anticipated. The breadboard receiver is currently in $2 \times 4$ inch modules and consequently no problems are anticipated.

### 6.2.3 Mounting Arrangement and Typical Modules

The most advantageous mounting arrangement is one where the modules are all individually mounted to a mounting plate and heat sink as shown in Figure 6-6.


Figure 6-6. Preferred Module Mounting Arrangement

With the modules mounted in this manner, the module size being $2-3 / 8 \times 4$ inches with varying thickness and with there being nine modules for a PM transmitter and four for the basic receiver, rough layouts of the various existing transceivers using the new design are represented by Figures 6-3 through 6-5.

Typical modules are represented by Figure $6-7$ for stripline modules and Figure 6-8 for foamed, printed circuit modules.

### 6.2.4 Component Density Comparison

As previously noted, it is possible to obtain parts densities on the order of 15 to 20 parts per square inch of board area. Layouts of the receiver modules have been made with parts densities of about 19 parts/in ${ }^{2}$ with no particular problems.

Tables 6-3 through 6-5 represent parts densitie;s obtained on the existing Apollo Transponders. The data for SGLS was silystituted for Block II data since SGLS represented a generation beyord Block II and presumably yielded higher parts densities.

### 6.3 GENERAL STRUCTURAL DESIGN

All the environments specified have some effect on the design of the transceiver, however, the following environments have little or no effect on the structure.

1. Acoustic Noise: Acoustic noise has little effect on small, stiff structures although severe damage is possible on large, flat panels.
2. Fungus: The requirement that the transceiver be non-fungus nutrient has considerable effect on ..rateral selection bu: has no effect on the structure.
3. Explosion Proof: The requirement that the transcciver not ignite an explosive mixture is met by eliminating any switching contacts or any material that could react with the mixture. Thermal design requires surface temperatures well below the ignition temperature of the mixture. The requirement then has no effect on the stracture.

The ervirouments that must be considered are vibration, shock, acceleration, temperature, pressure and humidity. Vibration and temperature are covered in


Figure 6-7. STRIPLINE MODLLE


Figure 6-8. PC Zomcd MoDuce

| R F <br> Design | Module | Parts | Mcunting Area | Module <br> Volume | $\begin{aligned} & \text { Parts } \\ & \text { in }^{2} \end{aligned}$ | $\begin{gathered} \text { Parts } \\ \text { in }^{3} \end{gathered}$ | Total Volume | $\begin{gathered} \text { Par }^{3} \mathrm{~s} \\ \text { in }^{2} \end{gathered}$ | $\begin{gathered} \text { Weight } \\ \# \end{gathered}$ | $\begin{gathered} \text { Pounds } \\ \text { in }^{3} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Receiver |  |  |  |  |  | (3) | (3) |  | (3) |
| Al | RF Converter | 65 | 24.2 | 19.0 | 2.7 | 3.4 | 22.9 | 2.8 | 0.49 | . 021 |
| A2 | Wideband Det. | 144 | 21.9 | 10.6 | 6.6 | 13.6 | 12.8 | 11.2 | 0.38 | . 030 |
| A3 | Signal Cond. | 159 | 22.2 | 11.8 | 7.2 | 13.5 | 14.2 | 11.2 | 0.34 | . 024 |
| A4 | IF Ampl/Mixer | 169 | 21.9 | 10.6 | 7.7 | 15.9 | 12.8 | 13.2 | 0.42 | . 033 |
| A5 | Freq Synthesizer | 135 | 22.2 | 11.8 | 6.1 | 11.4 | 14.2 | 9.5 | 0.34 | . 024 |
| A6 | Ref Generator | 144 | 21.9 | 10.6 | 6.6 | 13.6 | 12.8 | 11.2 | 050 | . 039 |
| A7 | Nar. Band Det. | 168 | 21.9 | 10.6 | 7.7 | 15.9 | 12.8 | 13.1 | C. 65 | . 051 |
| A8 | VCO | 100 | 22.2 | 11.8 | 4.5 | 8.5 | 14.2 | 7.1 | 1.03 | . 073 |
| A9 | Pwr Cinverter | 79 | 24.2 | 19.0 | 3.3 | 4.2 | 22.9 | 3.4 | 0.69 | . 030 |
| -- | EMI Assembly | 29 | 17.5 | 7.6 | 1.7 | 3.8 | 7. 6 | 3.8 | 0.43 | . 057 |
|  | Tolail | 1192 | 220.1 | 123.4 | --- | -- | 147.2 | ---- | 5.27 | ---- |
|  | Average | ---- | ----- | ---- | 5.4 | 9.6 | --- | 8.1 | ---- | . 036 |
|  | Revr Only (l) | 1084 | 178.4 | 96.8 | 6.1 | 11.2 | 116.7 | 9.3 | 4.15 | . 036 |
|  | LEM Equiv. Rcvr (2) | 781 | 134.3 | 74.4 | 5.8 | 10.5 | 89.7 | 8.8 | 3.31 | . 037 |

[^9]Table 6-3. SGLS Transponder (cont)

| $\begin{gathered} \mathrm{RF} \\ \text { Desig? } \end{gathered}$ | Module | Parts | Mounting Area | Module Volume | $\left\lvert\, \begin{gathered} \text { Parts } \\ \text { in }^{2} \end{gathered}\right.$ | $\begin{aligned} & \text { Parts } \\ & \text { in }^{3} \end{aligned}$ | Total Volume | $\begin{aligned} & \text { Parts } \\ & \text { in }^{3} \end{aligned}$ | Weight \# | $\begin{aligned} & \text { Pounds } \\ & \text { in }^{3} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Transmitter |  |  |  |  |  |  |  |  |  |
| Al | Multiplie. | 27 | 22.0 | 14.5 | 1.3 | 1.8 | 14.5 | 1.8 | 0.69 | . 047 |
| A2 | Power Amplifier | 47 | 22.0 | 14.9 | 2.1 | 3.2 | 14.9 | 3.2 | 0.83 | . 056 |
| A3 | Exciter/Mult | 51 | 22.2 | 11.8 | 2. 3 | 4.3 | 14.2 | 3.6 | 0.36 | . 025 |
| A4 | Aux Osc/Phase Mod | 116 | 22.2 | 11.8 | 5.2 | 9.9 | 14.2 | 8.2 | 0.36 | . 025 |
| A5 | Pwr Converter | 160 | 29.1 | 38.0 | 5.5 | 4.2 | 45.8 | 3.5 | 1.11 | . 024 |
| -- | EMI Assembly | 50 | 14.8 | 16.8 | 3.4 | 3.0 | 16.8 | 3.0 | 0.64 | . 038 |
| -- | Filter | 5 | 5.4 | 1.6 | 0.9 | 3.4 | 2.8 | 1.8 | 0.18 | . 064 |
|  | Total | 456 | 187.7 | 109.4 | --- | --- | 123.2 | --- | 4.17 | --- |
|  | Average | --- | --- | - | 2.4 | 4.2 | --- | 3.6 | -- | . 034 |
|  | Baseband |  |  |  |  |  |  |  |  |  |
| A1 | Power Converter | 90 | 23. 3 | 15.8 | 3.8 | 5.7 | 19.0 | 4.7 | 0.49 | . 026 |
| A2 | Subcarrier Cont. | 67 | 22. 4 | 12.6 | 3.0 | 5.3 | 15.2 | 4.4 | 0.32 | . 021 |
| A3/A4 | PRN Range Ampl. | 135 | 21.9 | 10.6 | 6.2 | 12.2 | 12.8 | 10.5 | 0.33 | . 026 |
| A5/A6 | 170 MHz Subcar. | 75 | 21.9 | 10.6 | 3.4 | 7.1 | 12.8 | 5.9 | 0.27 | . 021 |
| -- | Pwr \& Sig. Dist. | 61 | 24.4 | 12.8 | 2.5 | 4.8 | 15.6 | 3.9 | 0.79 | . 051 |
|  | Total | 428 | 113.9 | 295.2 | - | - | 75.4 | -- | 2.20 | --- |
|  | Average | --- | - | --- | 3.7 | 6.9 | --- | 5.8 | =-- | . 030 |

Table 6-4. LEM Transceiver

| Ref Design | Module | Parts | Module Volume | $\begin{aligned} & \text { Parts } \\ & \text { in }^{3} \end{aligned}$ | Total Volume | $\begin{aligned} & \text { Parts } \\ & \text { in } 3 \end{aligned}$ | Weight | $\begin{aligned} & \text { Pourrds } \\ & \text { in }^{3} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | (2) | (2) |  | (2) |
| Al | Phase Modulator | 105 | 22.6 | 8.6 | 28.2 | 6.9 | 1.056 | . 037 |
| A2 | Freq Modulator | 208 | 22.6 | 9.2 | 28.2 | 7.2 | 0.744 | . 026 |
| A 3 | RF Amplificr | 1-6 | 31.5 | 5.6 | 38.5 | 4.6 | 2. 374 | . 062 |
| A4 | Output Combiner | --- | --- | --- | --- | --- | --- | --- |
| A5 | Pwr Combiner | 180 | 31.1 | 6.0 | 35.0 | 5.3 | 2. 533 | . 072 |
| A6 | VCO | 171 | 17.3 | 9.0 | 21.3 | 8.0 | 0.770 | . 036 |
| A7 | Detector | 202 | 14.7 | 13.7 | 18.4 | 11.0 | 0.678 | . 037 |
| A8 | 9.5 MHz IF Ampl | 229 | 20.0 | 11.4 | 24.6 | 9.3 | 0.843 | . 034 |
| A9 | 47.5 MIHz IF Ampl | 164 | 20.5 | 8.0 | 25.0 | 6.6 | 1.019 | . 040 |
| Al0 | VCO | 171 | 17.3 | 9.9 | 21.3 | 8.0 | 0.770 | . 036 |
| Al1 | Detector | 202 | 14.7 | 13.7 | 18.4 | 11.0 | 0.689 | . 037 |
| Al2 | 9.5 MHz IF Ampl | 229 | 20.0 | 11.4 | 24.6 | 9.3 | 0.843 | . 034 |
| Al3 | 47.5 MHz IF Ainpl | 170 | 20.5 | 8. 0 | 25.0 | 6.6 | 1.032 | . 041 |
| Al 4 | EMI Assembly | 72 | 23.5 | 3.1 | 23.5 | 3.1 | 1.116 | . 047 |
| Al 5 | Pwr Converter | 186 | 31.1 | 6.0 | 35.0 | 5.3 | 2.533 | . 072 |
|  | Total | 2561 | 307.4 | --- | 367 | --- | 17.000 | --- |
|  | Average | --- | - | 8.3 | --- | 7.2 | - | --- |
|  | Rcvr Only (1) | 766 | 72.5 | 10.8 | 89.3 | 8.7 | 3.31 | . 037 |

(1) Singie receiver consists of $A t, A 7, A 8$, A9.
(2) Includes mounting and interconnections.
Table 6-5. Saturn IV-B Transponder

| Ref Design | Module | Parts | Mounting Area | Module Volume | $\begin{aligned} & \text { Parts } \\ & \text { in }^{2} \end{aligned}$ | $\begin{aligned} & \text { Parts } \\ & \text { in }^{3} \end{aligned}$ | Total Volume | $\begin{aligned} & \text { Parts } \\ & \text { in }^{3} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | (2) | (2) |
| Al | RF Converter | 46 | 7.82 | 4.85 | 5.9 | 9.5 | 6.4 | 7.2 |
| A2 | Preamplifier | 97 | 19.015 | 16.34 | 5.1 | 5.9 | 19.1 | 5.1 |
| A3 | 1st IF Ampiifier | 106 | 21.44 | 16. 34 | 4.9 | 6.5 | 19.1 | 5.5 |
| A4 | 2nd IF Amplifier | 103 | 26.00 | 16.34 | 3.8 | 6.1 | 19.1 | 5.4 |
| A5 | $\phi$ Det/Lonp Filter | 81 | 21.44 | 16.34 | 3.8 | 5.0 | 19.1 | 4.2 |
| A6 | VCO | 118 | 25.67 | 16.34 | 4.6 | 7.2 | 19.1 | 6.2 |
| A7 | Freq. Divider | 121 | 21. 50 | 16.34 | 5.6 | 7.4 | 19.1 | 6.3 |
| A8 | Ampl/Detector | 114 | 23.46 | 16.34 | 4.9 | 7.0 | 19.1 | 6.0 |
| A9 | $\boldsymbol{\phi}$ Det/Modulator | 112 | 19.29 | 16.34 | 5.8 | 6.8 | 19.1 | 5.9 |
| Al0 | Command Demod. | 106 | 27.20 | 16.34 | 3.9 | 6.5 | 19.1 | 5.5 |
| All | Aux. Osc. | 119 | 23.06 | 16.34 | 5.2 | 7. 3 | 19.1 | 6.2 |
| Al 2 | Freq Mult/Xmtr | 170 | 35.00 | 32.80 | 4.9 | 5.2 | 39.0 | 4.4 |
| Al 3 | Power Converter | 134 | 77.58 | 44.82 | 1.7 | 3.0 | 46.5 | 2.9 |
| Al 4 | SCO \& Biphase Mod | 65 | 29.63 | 16.34 | 2.2 | 4.0 | 19.1 | 3.4 |
| Al 5 | TLM Iso. Ampl. |  | --- |  | --- | --- |  | --- |
|  | Total | 1492 | 377.05 | 700.00 | --- | --- | 302.0 | --- |
|  | Average | --- | --- | --- | 4.1 | 5.7 | -- | 4.9 |
|  | Revr Only (1) | 898 | 185.6 | 135.7 | 4.8 | 6.6 | 159.2 | 5.7 |

(1) Receiver only is Al thru A9
(2)
separate areas and pressure/huinidity are covered in the general discussion on the housing.

The steady state acceleration level of 100 g 's and the maximum single degree of freedom response to the 78 g sawtooth shock of about 100 g 's are significant but they are less severe than the vibration load of 186 g 's ( 3 v value from Figure $6-2$ ) that would be used in any stress analysis and therefore test and analysis was limited to vibration for this program. Since no housing was developed on this program, test and analysis of vibration was limited to the module level.

Since no housing was developed, no stress analysis was made as it is the housing and its mounting that are critical in terms of allowable stress levels. Thermal considerations tend to make the modules and their supporting harduare vastly oversized in terms of allowable stress levels and need not be analyzed.

### 6.3.1 Vibration

### 6.3.1.l Transmitter Modules

With the modules mounted in the manner shown in Figure 6-6, it is necessary to restrain the unsupported long edge of the module to obtain adequate vibration characteristics in a plane rormal to the plane of the modules. Figures 6-9 and 6-10 are transmissibility curves taken from two mockups of a typical transmitter module. The combination of low resonant frequency and high transmissibility results in large displacements (approximately $\pm .05$ inch for a 3 g input) which are unsatisfactory in electronic equipnent.

The methods for restraining the unsupported edge of the module range from no support (as represented above) to a rigid support. A rigid support could be expected to yield an increase in resonant frequency. provided that some of the modules being tied together are of stiffe: construction, but very little decrease in transmissibility. Figures 6-11 and 6-12 show the results of rigifly tying two modules together where one has a $1 / 16$ inch heat sink and one has a $3 / 16$ inch


thick heat sink. This represents a more satisfactory arrangement than no support at all due to the higher resonance since the transmissibility remained essentially unchanged. The displacement has been reduced to about $\pm .005$ for a three $g$ input.

The recommended method of support is one where the resonance can be raised and the tyansmissibility reduced. This can be achieved by the use of a resilient support. Figures 6-13 and 6-14 show the results of the use of such a system. The displacement remains at $\pm .005$ for the $3 / 16^{\prime \prime}$ heat sink module but has been reduced to $\pm .002$ for the $1 / 16^{\prime \prime}$ heat sink module for a 3 g input.

The method used to obtain the damping was simple but effective and requires only $2-3 / 8^{\prime \prime}$ diameter areas on each module. Figure 6-15 shows a cross section view of the isolation system. Further refinement in choice and size of materials will probably yield a more effective system. Some degree of improvement is aiso available in the location and quantity of supports used.

### 6.3.1.2 Receiver Modules

Most of the testing was based on transmitter modules, however, the results can be applied to the receiver modules. It can reasonably be expected that similar tests on a receiver mockup will yield similar results. The major difference that will occur is a shift in resonance point to around 1000 Hz . The shift in resonance will occur for several reasons:

1. The resonant frequency is greatly influenced by the end conditions at the mounting surface. The receiver modules are much wider than the transmitter modules with the result that the end condition looks more built in than simply supported with a resulting increase in resonant frequency.
2. The receiver modules are of a stiffer and lighter weight construction than the transmitter module. The increase in stiffness, and the reduction in mass will also tend to increase resonant frequency.


### 6.3.1.3 Foaming

The use of foam as a means of supporting circuitry has been well established. It is desirable because it provides a rigid light weight structure that will survive in some of the rnore severe dynamic environments. On the Apollo Transponders, a rigid, $\mathrm{CO}_{2}$ blown, polyurethane foam with density in the $6-9 \mathrm{lb} / \mathrm{ft}^{3}$ range was used. The foam was chosen primarily for it excellent dielectric properties.

The use of stripline in the higher frequency portions of the transmitter has considerably eased the need for the use of a foam with extremely good dielectric properties. It is now possible to consider the use of other techniques that will reduce the cost and maintainability problems inherent in the use of a blown foam and at the same time yield improved dynamic response characteristics.

The encapsulation system that is recommended is one that utilizes loose, phenolic microballoons and a syntactic foam. A module encapsulated with this system will have a cross section similar to that shown in Figure 6-16.


Figure 6-16. Recommended Module Encapsulation System

The use of loose microballoons has two advantages. The first is that rework is simplified and the possibility of damage juring a repair or rework cycle is greatly reduced. The second, and perhaps the most important, is that the loose microballoons provide damping during vibration which givas lowe e G levels on the components.

Figure 6-17 is a transmissibility curve taken from a module mockup entirely encapsulated with a syntactic foam. Resonance occurred at 1400 Hz with a transmissibility of 10 . Figure 6-18 is a transmissibility curve for the same mockup using loose microballoons and syntactic foam. Resonance occurred at 1300 Hz with a transmissibility of 5.5 which represents a reduction in G levels of about $50 \%$.

The chief purpose of the syntactic foam is to provide a rigid cover to restrain the loose microballoons. In order for the syntactic foam to survive handling, it must be conformally coated to provide a film that will withutand abrasion since the individual cells do not adhere well to each other.

### 6.3.2 Thermal Design

The most severe environment from a design standpoint on any hi-rel prograni is generally the thermal environment. This usually becomes the design criterion due to a severe restriction on semiconductor junction temperatures coupled with the need for a:s extremely light weight system. A: a general rule, low junction temperatures will require mass in excess of that required to fulfill structura! requirements.

### 6.3.2.1 Receiver

No particular problems are expected in the receiver since the techniques used in packaging are generally similar to those used on the Block II CSM Transponder and power dissipation is lower. The transmitter and power supply will present the most difficulty; however, since no power supply was developed for this progran, thermal analysis was limited to the transmitter.
PRO:ECT 3433 UNIT MODNLE SER. NO_-

### 6.3.2.2 Transmitter

The dual amplifier module presents the worse thermal problem due to the high dissipation ( 20 watts) and a high case to junction rise ( $\Theta_{\mathrm{jc}}=4.8^{\circ} \mathrm{C} /$ watt) for the PT6694 transistors. Since there is nothing that can be done through packaging to reduce the case to junction temperature rise, it is essential that all other temperature rises affecting junction temperature be minimized.

Taking the mounting plate for the modules as a reference point, the temperature rise to the semiconductor junction is expressed as:

$$
\Delta_{t}=\Delta_{t_{1}}+\Delta_{t_{2}}+\Delta_{t_{3}}+\Delta t_{c-j}
$$

where $\quad \Delta_{t}=$ rise of junction to sink
$\Delta_{t_{1}}=$ rise at module/sink interface
$\Delta_{t_{2}}=$ conduction rise from base of module to transistor heat sink
$\Delta_{t_{3}}=$ sink/case rise for transistor mounting
$\Delta_{t_{c-j}}{ }^{3}=$ case to junction rise
Figure 6-19 shows that except for $\Delta_{t_{2}}$ all temperature rises are essentially constant. $\Delta_{t 2}$ can be varied by two methods: (1) By increasing the area in the thermal path and/or (2) by using a material with a higher thermal conductivity. Figure 6-19 shows the effect of both of the above variables on the overall mounting plate to junction rise.

Another item to be considered is the effect on weight and dynamic response due to variations in the module heat sink. Figure 6-20 shows the effects, although the effect on resonance shown is for comparison only and has no relation to the absolute value since end restraints were not considered. The optimum heat sink for the dual amplifier is seen to be a $3 / 16$ inch thick aluminum plate.

Figure 6-21 gives the expected junction temperature rises for typical devices in the transmitter. Thickness of the heat sink required to achicve these temperatures is also indicated. The absolute temperatures of the junctions are not noted, only the rise over the mounting plate. In the case of Block II CSM, it
I.




Noneting Plate


PT 6604 SIWK TO CASE $=10 \mathrm{C} / \mathrm{WnTr}$
WAC 8118/2SINK TO CASE $=1.0^{\circ} \mathrm{C} /$ WADT

$$
\begin{aligned}
& \text { PrGGoc } S_{, ~} \text {, }=4.8^{\circ} \mathrm{C} / \text { warr } \\
& \text { VAB } 8 / 2 \theta_{j}=110 \mathrm{C} / \mathrm{c}^{\circ} \mathrm{OT}
\end{aligned}
$$

Deniee Digentioc Piate to Jlinetion It


Figure 6-21. Heat Sink Thickress and Junction Temperature Rise
does represent the rise over the heat sink temperature $\left(62.5^{\circ} \mathrm{F}\right.$ to $\left.118^{\circ} \mathrm{F}\right)$ but for the LEM and S-IVB an additional rise due to conduction through the mounting plate to the cold rails or the mounting feet must be included. This additional temperature rise has not been calculated since it is largely a tradeoff between weight and temperature rise and can best be determined during the design phase for each specific configuration.

### 6.4 ALTERNATE MOUNTING ARRANGEMENTS

The module mounting methods described in paragraph 6.2.3 are recommended largely on the basis of an overall desirability. Other possible configurations were examined in order to determine their effects on size and temperature.

### 6.4.1 Transmitter

The limiting module in selection of a module height suitable for the transmitter has been the dual 1100 MHz amplifier. This occurs :hiefly because of the couplers used to parallel devices and the necessity for maintaining phase relationships while interconnecting the individual devices.

The most desirable arrangercet eisctrically would be for all four stages and the $\operatorname{six} 3 \mathrm{db}$ couplersto be on a single buara; however, this would require a module roughly $6 \times 4$ inches which is not comestible with most envelopes.

The other extreme, which is desirable for a maximum flexibility, is to place each device in a separate module with the input and output couplers being in separate modules as shown in Figure 6-22.

This would allow wide variation of output power by changing or eliminating the coupler modules and selecting the quantity of amplifiers desired; however, the large number of interconnecting cables with their connectors makes it extremely difficult to maintain phase relationships. An effective compromise has been achieved in the present design by the use of a dual amplifier module as in Figure 6-23.


Figure 6-22. SINGLE STAGE AMPLIFIER MODULES


Figure 6-23. DUAL AMPLIFIER MODULES

An alternate mounting arrangement that is immediately obvious is to place all the couplers and amplifiers in a single $6 \times 4$ inch module and to stack the modules horimontally with respect to the mounting plate. The primary difficulty with such an arrangement is that more thermal interfaces are added and thermal conduction paths are lengthened. Figure 6-21 shows a layout based on this approach and a comparison of temperature rises in this configuration versus those expected for the recommended mounting arrangement.

It should be noted that the temperatures given are from simplified calculations. Normal design practice would be to construct a nodal temperature pattern throughout the transmitter using a three dimensional computer analysis, however, at this time the data effecting thermal design is not sufficiently well defined to justify the use of such a technique.

Other configurations were analyzed using similar comparisons. One approach involving the use of both vertical and horizontal stacking techniques would have yielded a slightly lower junction temperature for the PT6694 transistor; however, this approach was discarded because it made assembly virtually impossible. A horizontal stacking arrangement will, in general, yield a lower profile assembly at the expense of assembly time and thermal design. Such a tradeoff may be desirable under some circumstances but does not appear to be desirable for this program.

### 6.4.2 Receiver Modules

The receiver modules are not nearly so adaptable to variation in mounting arrangements as are the transmitter modules. They may be stacked horizontally in a manner similar to that used in the transmitter tradeoffs, however, this requires volume from the module that is not generally as available from printed circuit board modules as it is from stripline modules. The tradeoffs involved in the munting configuration of the receiver are largely those of space, weight and cost rather than thermal since thermal dissipations are at least an order of magnitude lower for the receiver than for the transmitter.

The configuration used on the LEM Transceiver represents one of many possible versions for stacking modules (see Figure 6-24). The relative fabrication and assembly costs of LEM versus Block II modules was roughly $2: 1$ which makes a Block II type module very desirable. A Block II type of module could be stacked horizontally by redesigning the module as shown in Figure 6-25.

The approximately $1 / 2$ inch chamfered corners are dictated by the \#8 or \#10 screws and washers required to tie down the stacked modules and also to serve as a good thermal path to the mounting plate. The slight (. $007 \pm .005$ typ) elevation at the corners is required to ensure that there is intimate contact between the interfaces in the thermal path. The reduction in area on the printed circuit board is about. $5 \mathrm{in}^{2}$, or about a $6 \%$ reduction, or about $8-9$ parts that rc.om must be found for. The added weight represents approximately. $05 \mathrm{lbs} /$ module. ' 1 hese do not appear to be drastic penalties to pay; however, assuming a five module receiver and a redundant system as on LM and Block II will give about a 0.5 lb . increase in weight, which would have been significant on either program.

Other items to be included in consideration of a hori\%ontal mounting arrangement are: (1) The thermal penalty of successive interfaces in the thermal path, (2) the maximum length of the tie down bolts (about 3 inches for 2000 Hz vibration) and (3) the generai adaptability of the system to adding and deleting functions on ansrequired basis.

Consideration of the above leads to the choice of a vertically mounted module, similar in construction to a Block II module, for use on this program. The selection is seen as being optimum from a weight, volume, cost and adaptability point of view.

### 6.5 SHIELDING

The packaging approach used on the CSM Block II and SGLS Transponders represents considerable improvement in cost and flexibility over LM and S-IVB Transponders, however, some improvements in shielding of modules is mandatory




Figure 6-25. BLOCK II CSM MODULE Modified For Horizontal Mounting
for the single conversion receiver and a reduction in cost and weight is desirable if it can be achieved at no sacrifice in performance.

Figures 6-26 and 6-27 show the attenuation available through the use of conductive adhesive and conductive paint as used on the Block II CSM Transponder. Figures 6-28 and 6-29 give comparisons between various copper shields and the paint. Figures 6-30 and 6-31 give the attenuation available for various combinations of aluminum foil compared to the paint. It can be seen from Figures 6-30 and 6-31 that the use of aluminum foil with EC-56C will give a significant improvement in shielding.

A cursory examination revealed that a 3 M aluminum foil with conductive adhesive backing had been used on space programs by other manufacturers of space hardware, however, no data was available from any source on the effects of vacuum and humidity on the foil and its adhesive.

The weight loss of the adhesive was determined to be $1.62 \%$ after four days at $10^{-6} \mathrm{~mm} \mathrm{Hg}$ at temperatures between 150 to $260^{\circ} \mathrm{F}$. This appears to be excessive when compared to weight loss data for other Apollo approved materials but by itself does not constitute adequate grounds for not using the foil.

The effects of humidity were determined by preparing 12 samples of two strips each and subjecting six samples to humidity with the remaining six used as control samples. The results of tne $=$ tests are tabulated in Table 6-6.

The results of the humidity tests indicate the necessity of conformally coating the foil to protect it from humidity. Selection of a low outgassing coating would also serve to protect the adhesive during exposure to high vacuum, however, the test results indicate the unsuitability of the foil for shielding use due to the wide variation in resistance at $D C$ of identical samples of foil. It was noted during the tests to obtain base line data that the resistance of any sample was extremely sensitive to any pressure on the foil or to any flexing of the sample. While resistance at $D C$ is a poor indication of performance 28 an $r-f$ shield, the indication is clear that there is considerable risk and diffinclty involved in the use of the foil in an as-supplied condition.

## Table 6-6. Humidity Test

Test Condition: 11 days, MIL-STD-202, Method 106
Specimen: (1) $2,2-1 / 2 \times 2-1 / 2$ samples 3 M Xl 170 Al Foil/Panel.
(2) 2 , $1 \times 3-1 / 8$ samples $3 \mathrm{M} \times 1254$ Copper Foil/Panel.

Test Panel: $\quad 1 / 16^{\prime \prime}$ Thick Aluminum Sheet, Perforated with $7 / 64^{\prime \prime}$ dia. holes on 3/32 centers, alodyne finish

Resistance: Measured at 0.1 amp DC.
Peel Strength: Weight to pull $1 / 2^{\prime \prime}$ wide strip perpendicular from test panel surface.

|  | Sample | MTL | Test | Resistance ( 0 ) |  | Peel Strength (\#) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ) |  |  |  | Initial | Final | Strip \#1 | Strip \#2 |
|  | 1 | 1 | Humidity | 1.16 | 0.69 | 1.40 | 1.42 |
| 1 | 2 | 1 | Humidity | 4. 53 | $\boldsymbol{\alpha}$ | 1.32 | 1.31 |
|  | 3 | 1 | Humidity | 0.62 | $\alpha$ | 1.46 | 1. 44 |
| 1 | 4 | 1 | Humidity | 0.74 | 3.53 | 1.13 | 1. 26 |
|  | 5 | 1 | Humidity | 0.32 | $\propto$ | 1.28 | 1.24 |
|  | 6 | 1 | Humidity | 0.97 | 1.68 | 1.42 | 1. 45 |
| T | 7 | 1 | Control | 1.42 | 1. 48 | 1.08 | 1.13 |
|  | 8 | 1 | Control | 0.29 | 0.30 | 1. 14 | 1.17 |
| I | 9 | 1 | Control | 2. 80 | 0.29 | 1.11 | 1.11 |
|  | 10 | 1 | Control | 4. 10 | 4.29 | 1.16 | 1.17 |
| 1 | 11 | 1 | Control | 4. 39 | 1.16 | 1.16 | 1.16 |
|  | 12 | 1 | Control | 0.75 | 0.75 | 1.16 | 1.17 |
| T | 13 | 2 | Humidity | 0.47 | 1.84 | See Note 1 |  |
|  | 14 | 2 | Humidity | 2. 75 | 2.18 | " | " |
| I | 15 | 2 | Humidity | 2. 79 | 0.52 | " | 11 |
|  | 16 | 2 | Control | 1. 15 | 1.06 | " | 11 |
| 1 | 17 | 2 | Control | 1. 31 | 1.25 | " | " |
|  | 18 | 2 | Control | 1. 30 | 1.60 | " | 11 |

Note 1: Samples 13-15 all lifted during humidity and peel strength tests not made.





The recommended method for obtaining an EMI shield is to use an aluminum foil with no adhesive backing. The foil will be bonded to the chassis with EC-56C or an equivalent adhesive. The foil will also be bonded to the Sylgard and foam surfaces with a nonconductive adhesive to secure the foil during handling and vibration in order to establish a fixed ground plane.

### 6.6 HOUSING

There are many approaches that will yield a light weight housing capable of surviving the specified environments. The configuration of the housing is dependent upon many items, one of which is the form factor desired. Another item to be considered is whether the transponder is to be supplied as a transponder or as a separate transmitter and receiver. Since the current program was limited to construction of a breadboard transceiver, no effort was expended to select an opt'num housing configuration and no testing was done; however, there are several generalizations that can be made that will be reflected in any firm design.

The transmitter will have to be housed in a sealed package. A sealed unit is required primarily to protect the stripline circuitry from moisture, which has severe effects on the stripline dielectric material being used. There are stripline materials not subject to this problem but they are extremely difficult to use and, in any event, the presence of moisture on the circuitry itself degrades performance. It may also be necessary to seal the unit to prevent corona in the output filter. It may become necessary to use an interdigital filter to achieve small volume and in that event either the filter or the housing must be sealed.

The receiver is capable of operating in no housing at all except for EMI. However, it is desirable to place the receiver in a sealed housing for protection against fuel spillage, radiation, micro meteroids, etc.

The housings can be vented to ambient through the use of a double acting pressure relief valve operating over a 2 or 3 psi pressure differential, however, the reduction in weight theoretically realizable through reduction in stress levels by venting
is offset by the weight and volume requirements for the valve and also by practical limitations on the thinness of the wall sections.

The housing recommended for any firm design is one that will generally conform to that shown in Figure 6-32. The figure is that of a 3 watt transmitter developed for LMSC on the SGLS program. Figure 6-33 shows how this basic design was adapted to provide a sealed housing for the LEM S-Band Transceiver.



## SECTION VII <br> BREADBOARD TEST RESULTS

## 7. INTRODUCTION

The Advanced $S$-Band Transponder was tested at room temperature in accordance with the "Test Plan For Breadboard S-Band Transponder". A copy of the test plan is included at the end of this report as Appendix A.

At the time this test was performed the transmitter was not available in complete form. It is believed that the results of the test of the transmitter are reasonably representative of the final configuration except for power output. A block diagram of the transmitter configuration used in the test is shown in figure 7-1. Test data for the complete transmitter can be found in Section 3 of this report.

Some of the tests performed deviated slightly from the test plan. These deviations plus a aiscussion of the results are presented ahead of each group of test data. The individual test is identified by the same paragraph number as in the test plan.

The results of the test are generally satisfactory. Sufficient data is included in the results to allow adequate characterization of the transponder for ordinary purposes.

Additional special tests not specified in the Test Plan were performed. These tests are presented in subsection 7. 2.

### 7.1 TEST RESULTS

### 5.1 Receiver Dynamic Range and AGC Linearity

A plot of the receiver AGC characteristic is shown in figure 7-2. As can be seen in the plot, the AGC characteristic is relatively linear from -127 dbm to -60 dbm . From -60 dbm to -30 dbm the characteristic starts to flatten out because the diode atteruators in the AGC IF Amplifier are operating in a nonlinear region.


REPRODUCIBILITY OF THE ORIGINAL PAGE IS POOR


## 5. 2 Receiver Acquisition Threshold

The acquisition threshold for the receiver measured -127 dbm . The phase lock loop is optimized at $+6 \mathrm{dbS} / \mathrm{N}$ in the noise bandwidth $2 \mathrm{~B}_{\mathrm{LO}}=1000 \mathrm{~Hz}$. With a noise figure of 11 db the calculated optimization point is -127 dbm , therefore measured results are in agreement with calculations.

The sweep rate $=24.8 \mathrm{kHz} / \mathrm{sec}$ and the sweep range is +58.1 kHz and -60.8 kHz from receiver center frequency. The receiver center frequency is defined as the frequency at which the receiver static phase error (SPE) is zero. This frequency (referred to S -band) is 2106.380256 MHz . The transponder was designed for the Block II Apollo specified center frequency of 2106.406250 MHz .

This means the breadboard receiver center frequency is offset - 25.994 kHz from the specified center frequency. At the time these tests were performed, it did not seem important to trim out this offset since the STE had adequate range to test the acquisition range of the receiver.

## 5. 3 Receiver Acquisition Range

The receiver acquires a carrier that is actually beyond the sweep range limits by the amount shown below.

| High Side | 10.5 kHz |
| :--- | ---: |
| L.ow Side | 8.0 kHz |

### 5.4 Receiver and Synthesizer Lock Range

The receiver and the synthesizer both remain locked out to the full carrier frequency limits of the STE. This test shows that the receiver and synthesizer will track an r-f carrier out to at least +180 kHIz and -202 kHz from the receiver center frequency.

### 5.5 Wideband Channel Frequency Response

The frequency response through the wideband channel of the transponder was measured three ways. The three measurements are: (1) receiver wideband
channel only, (2) transmitter wideband channel only, and (3) receiver and transmitter response through the complete ranging loop. These three response curves are shown in figure 7-3.

The curve that shows the combined response, labeled TRANSPONDER may appear to be inconsistent with the other two curves in the range of 100 Hz to 3 kHz . However, the rise at 100 Hz and the dip at 1 kHz in the response is due to the transmitter being modulated through the ranging channel as well as through the coherent transmitter drive. The phasing of these two modulation sources cause the rise and tho dip in the response.

### 5.6 Wideband Channel Output Linearity

The measurement of the "transmitter only" output linearity deviated from the test plan. The measurement was made with steps in modulation voltage instead of specified modulation indices since the modulation sensitivity of the transmitter was not known at cach of these indices. The output linearity was measured through the 10 kHz and 500 kHz bandpass filters on the Test Receiver.

Plots of the Test Data for the receiver and transmitter wideband channel linearity at 500 kHz are shown in figures $7-4$ and 7-5. Each plot shows a $\pm 10$ percent envelope as was specified in the Block II Apollo USBE specification. In each case the measured data was within the $\pm 10$ percent envelope.

Additional data was taken to determine the transmitter modulation sensitivity at indices that can be identified by observing the spectrum. This data is shown below.

| $\frac{\text { Index }}{(\text { radians })}$ | Spectrum | $\frac{\text { Modulation Sensitivity }}{\text { (radians/volt })}$ |
| :---: | :---: | :---: |
| 1.42 | $\mathrm{~J}_{0}=\mathrm{J}_{1}$ | 0.72 |
| 1.84 | $\mathrm{~J}_{0}=\mathrm{J}_{2}$ | 0.72 |
| 2.4 | $\mathrm{~J}_{0}=$ null | 0.74 |





## 5. 7 Receiver Wideband Channel S/N Ratio Versus Signal Strength and Receiver Noise Figure

This test was performed by measuring the $\mathbf{S} / \mathrm{N}$ ratio versus signal strength in an 18.4 kHz equivalent noise bandwidth using a 30 kHz subcarrier. When the noise through the filter was being measured the subcarrier was moved out to 100 kHz to assure that it did not add to the noise measured through the passband of the 30 kHz filter. A plot of the test data is shown in figure 7 r.

This data could be related back to front end noise figure, however there are uncertainties that make this determination questionable. A direct measurement of front end noise figure was made and the results of this test are given in the last section of this test report.

## 5. 8 Residual Phase Noise

To provide more data for future reference and comparisons, the phase noise was measured in both the 21 Hz and 400 Hz bandwidth of the Test Receiver. A photograph of the oscilloscope trace of the noise is shown in figure 7-7. A spectral analysis of the phase noise was made with a HP 302A Wave Analyzer from 10 Hz to 30 kHz in each case. Plots of this data are shown in figures 7-8 through 7-13.

It is obvious from a study of the oscillographs and the spectra! photo that the transponder does make a significant contribution to the total phase noise. The harmonics of the 60 Hz power frequency are clearly predominant. As discussed elsewhere, the sensitivity of the circuitry to the strong 60 Hz fields and extraneous voltages is a serious problem, requiring further investigation. Also, there is a significant noise level in the band from 100 Hz to 20 kHz which appears to be due to the transponder. This is thought to be generated in the digital synthesizer, although this has not been proven conclusively. This should be studied further with at least the following questions considered:

1. What is the cause of the noise and what is the maximum practical limit to which it can be improved by further design?


$10 \mathrm{MS} / \mathrm{CM}$
a) STE Receiver Bandwidth, $2 B_{L}=21 \mathrm{~Hz}$

b) STE Receiver Bandwidth, $2 \mathrm{BL}_{\mathrm{L}}=400 \mathrm{~Hz}$

Figure 7-7. Residual Phase Noise, Oscillograph




2. In what way does this characteristic degrade overall system performance?

## Test Data

| Residual Phase Noise | Test Receiver Bandwidth |  |
| :---: | :---: | :---: |
|  | 400 Hz | 21 Hz |
| STE Residual Phase Noise | 0.6 | 3. 6 degrees rms |
| Coherent Mode |  |  |
| Peak Phase Noise | 5.0 | 6-8 degrees peak |
| FMS Phase Noise | 2.1 | 3.3 degrees rms |
| Non-Coherent Mode |  |  |
| Peak Phase Noise | 2.0 | 6-8 degrees peak |
| RMS Phase Noise | 0.9 | 2.9 degrees rms |
| Test Receiver - DPE Sensitivity |  | $49.5 \mathrm{mv} /$ degrees |

### 5.9 Receiver Acquisition Characteristic

The receiver acquisition characteristic (plotted in figure 7-14) shows that an abnormal condition exists within the receiver loop. This is illustrated by the asymmetry of the curve and the fact that there is considerable spread between the error voltage at -100 kHz and the error voltage at +100 kHz . After some investigation it was decided that the cause of this condition is the feedback pair amplifier following the crystal filter (in the PDIF) which is being driven into limiting during strong signal acquisition. The feedback pair amplifier is not a phase stable amplifier when driven into limiting, therefore, its phase characteristic will contribute to the phase shift around the receiver loop and affect the acquisition characteristic.

This theory was fortified by performing the acquisition characteristic test as in paragraph 5.9 of the test plan, except with external AGC applied sufficiently to reduce the signal level into the PDIF to -40 dbm . This curve is shown in figure 7-15. The proposed correction of this problem is to replace the feedback pair amplifier with a liniting type amplifier which has a stable phase characteristic.

A

Although this condition is undesirable, the tests performed did not reveal any degradation of transponder performance as a result of it.


### 5.11 Line Voltage Sensitivity

$-5 \%$ supply voltage

Coherent Mode
Transmitter Output Power
Transmitter Output Freq.
Transmitter Output Spectrum
OK
1.0 watts

2287, $500,310 \mathrm{~Hz}$
3.4 watts

2287, $500,230 \mathrm{~Hz}$
OK

Non-Coherent Mode
1.05 watts $2287,440,600 \mathrm{~Hz}$

1. 2 MHz sidebands due to output oscillator instability
3.4 watts 2287, 441, 000 Hz OK
5.12 Transmitter Power Output Versus Load Phase Angle (VSWR $=1.5$ )

Power Delivered to the Load
Load Phase Angle Position
(Each position is a $\Delta$ of approximately $45^{\circ}$ )
0
2.3 w
OK
2.0
OK

|  | Power Delivered <br> to the Load |
| :---: | :---: | :---: |

5.13 Input Power

Power (watts)

|  | Receiver | Synthesizer | Transmitter |
| :--- | :---: | :---: | :---: |
| Mode 1 | 0.9 w | - | - |
| Mode 2 | 1.2 w | - | - |
| Mode 3 | 1.2 w | 3.79 w | 50 w |

5. 14 Spurious and Harmonic Levels at Transmitter Output

| Frequency | Relative Output Level (db) |
| :--- | :---: |
| ${ } }$ | 25 db down |
| 4.56 GHz | 30 db down |
| 6.9 GHz | 33 db down |

5.15 Self Lock (Ring-Around) Test

Description of Results:
There were no false lock indications.
5.16 Transponder Time Delay

Signal Level
(dbrn)
Ranging Time Delay (nsc)
$-60$
401

- 80

405

| Signal Level <br> (dbm) | Ranging Time Delay <br> (nsec) |
| :---: | :---: |
| -100 | 409 |
| -115 | 411 |

### 7.2 SPECIAL TESTS

Additional tests that were not prescribed by the test plan were performed on the transponder. A description of the se tests and the test results are presented in the following paragraphs.

### 7.2.1 Wideband Detector Dephasing

As the received signal strength is varied, the signal level the limiters in the wideband channel is held constant by the AGC system. However, the noise level increases and eventually exceeds the signal level, as the received signal level is reduced below about -96 dbm . In the actual limiters, there may be some phase shift of the signal as this noise level increases. Such phase shift, if it occurs will cause dephasing at the detector and consequent distortion in signal strengih.

A single test was made to determine the extent of such phase shift. The test signal was modulated at 0.5 radian with a 1000 Hz sinewave. The ranging output level was measured with a selective voltmeter, and the detector dc test point dc voltage was measured winle varying the signal level from - 40 to -124 dbm . The ranging output at 1000 Hz is plotted in figure $7-16$. Figure 7-16 also shows the theoretical suppression (simplified expression) which would be expected to occur due to the limiters operating with a negative signal-to-noise ratio. As can be seen on figure 7-16, the measured data matches the theoretical curve very closely, indicating that any dephasing is insignificant. A varying dc output voltage is shown in the data tabulation below, its exact significance is not clear.

Measurements of the effect of signal level variations on the wideband detector phasing:


| Test Data Tabuiation |  |
| :--- | ---: |
| RF Level | WBD <br> -40 |
| -50 | +.024 |
| -60 | +.026 |
| -70 | +.026 |
| -80 | +.026 |
| -90 | +.0245 |
| -100 | -.016 |
| -110 | -.031 |
| -120 | -.041 |
| -124 | -.044 |

(0. 5 Radian Modulation, 1000 Hz )
Ranging Output Relative
Mvrmis

193
1.0
1.0
1.0
1.0
0.975
0.845
0.445
0.16
0.052
0.032

### 7.2.2 Transponder Polarity

It is generally desirable to use a positive transponder ranging polarity so that the low frequency and high frequency components of the transponded signal will not be reversed. Obviously, the dc and low frequency response of the transponder has positive polarity because the iransmitted carrier and the received signal are coherent. When the modulation through the ranging channel is phased positive, the overall frequency response has a dip near the crossover frequency - about 1100 Hz - as shown in the data of Test Flan paragraph 5.5.

It is interesting to look at the transponder square wave response to see how this polarity is observable. Figures $7-17 \mathrm{~A}, \mathrm{~B}$, and C , show the response to a $100 \mathrm{~Hz}, 0.5$ radian modulation, under three conditions. (A) shows the response with positive polarity ranging, (B) shows the response with negative polarity ranging, and ( $C$ ) shows the response with the ranging channel open. ( $C$ ) in other words, is the response of the carrier phase lock loop only. In reality, of course, all the pictures include the response of the $t \in s t$ transmitter, the receiver, the

A) Channel $I=100 \mathrm{~Hz}$ square kiva modulation input to test transaitter. Chanesl $2=$ Emodulatid 1 CO Hz square wavo out of test recsiver with nomal positiva ranging polarity.

B) Channel $1=100 \%$ guara wave meduation input to tost teansinter. Channel $2=$ Demodilated 100 Hz sguars wave out of test recoiver with phase reversal in ranging channol.

C) Channsl $1=100 \mathrm{~Hz}$ square wave modulation input to test transmitter. Channel $2=$ nowodicted 100 tis surure wave out of test recoivor with rangiry chej :3] cimeznoetad.

Figure 7-17. Transponder Square Wave Respor.ses
synthesizer, and the test receiver. Therefore, even thcugh the transponder response extends down to $d c$, the dc response is not retained in the test receiver output.

### 7.2.3 Noise Figure

The receiver front end noise figure was measured directly using a HP-349A Noise Source and a HP J28-340B Noise Figure Meter. AGC voltage was applited to the receiver from an external source to simulate the effect of various signal strengths. A plot of the measured results is shown in figure 7-18.

The plot shows that the noise figure is relatively constant at about 11 db for weak signals, then at strong signals it increases rapidly. The rapid increase in noise figure at signal levels above -80 dbm rasults from the increase in i-f noise figure as AGC is applied.

Noise figures of 8 to 10 db were achieved during the project, however, the configuration, available at the time this test was made, had a noise figure of 11.4 db at weak signal.
T.2.4 I-F Filter Characteristics

The frequency response of each of the i-f filters was measured at the module level. The bandwidth of the rest of the circuits in the i-f are broad enough so that the overall response is determined by thest too filters. The i-f input filter is located at the input of the AGC i-f module. Its frequency response is shown in figures 7-19 and 7-20. The crystal filter is located in the PDIF module just after the point where the wideband and narrowband channels split. Its frequency response is shown in figure 7-21.

### 7.2.5 I-F Limiter Suppression Characteristic

The limiter suppression characteristic was measured in the wideband and narrowband channels. This was measured with a 2 kHz beat note at the output of each detector and exirernal AGC applied to correspond to the infut signal level. A plot of this characteristic is shown in figure 7-22.


$$
3-24<8 \quad シ む
$$

0
$r_{k}$
(90) $=41017=1011$


Figure 7-20. I-F Amplifier Frequency Response


Figure 7-22. I-F Limiter Suppression
and Phase Detectors Usin
Figure 7-22. I-F Limiter Suppression Characteristic Measured Through Wideband and Phase Detectors Using a 2 kHz Beat Note
$--$

F

### 7.2.6 Loop Bandwidth vs. Signal Strength

An attempt was made to measure loop bandwidth as a function of signal strength. This was done by measuring the modulation frequency response through the transponder with the ranging loop open. The test setup block diagram and test results are shown in figure $7-23$. The curves clearly show the effect of bandwidth narrowing as signal strength decreases.

There is a problem in determining the actual loop bandwidth accurately from these curves. The noise bandwidth ( $2 \mathrm{~B}_{\mathrm{L}}$ ) should be given by $2 \mathrm{BL}=2$ ( 3 db bandwidth) $\pi / 2$. The problem is in determining the 3 db bandwidth from the curves since the reference level is not clearly defined. The curves appear to level off at 100 Hz , however, the loop response typically has a peak in this region and there is a measurement problem in getting more data pointe below 100 Hz .

### 7.2.7 Ranging Turn-Around Ratio

Figure 7-24 shows a plot of ranging turn-around ratio vs. signal level. This characteristic was measured by modulating the uplink at a given index, measuring the downlink modulation index and taking the ratio. This data was measured as a function of signal level to show the effect of suppression by noise in the wideband bandwidth.

### 7.2.8 Acquisition Test with Doppler

This test was performed to determine the effect of doppler on the acquisition probability. The test was performed by the same method described in paragraph 5.2 of the test plan, except tha. - test transmitter carrier is swept at a rate of $3.5 \mathrm{kHz} / \mathrm{sec}$. The results of this twot indicate that the acquisition threshold is not degraded by the doppler. Recorder traces from these tests are shown in figures 7-25 and 7-26.

$\begin{array}{ll}\text { Figure 7-24. Ranging Turn Around Ratio vs Signal Level Measured with a } \\ & 500 \mathrm{kHz} \text { Tone at an Index of } 0.5 \mathrm{R} \text { adians on the Up-Link }\end{array}$ $\begin{array}{ll}\text { Figure 7-24. Ranging Turn Around Ratio vs Signal Level Measured with a } \\ & 500 \mathrm{kHz} \text { Tone at an Index of } 0.5 \text { Radians on the Up-Link }\end{array}$




$$
9-25-68
$$

RECEIVER ACQUisition ThReshold TEST With TEST TRANSMITTER SWeeping $\pm 30 \mathrm{KHz}$ at a rate of $3.5 \mathrm{kHz} / \mathrm{sec}$. REcEIVER input Level - 127 dbm .


Figure 7-25. Receiver Acquired Lock 16 Times in 16 Trials

REGEVER ACGUISITION ThREShold TEST WITh TEST TRANSMIITEK SWeeping $\pm 30 \mathrm{KHz}$ at a kate of $3.5 \mathrm{KHz} / \mathrm{sec}$. Receiver in jut LEVEL - 128 ibm

$$
\text { TIME SCALE } 1 \text { SEC } M m
$$

Figure 7-26. Receiver Acquired Lock 14 Times in 14 Trials
I
!
[
I
APPENDIX A
STATEMENT OF WORK

## EXIIBIT "A"

Statenent or work

### 1.0 INTRODUCITON

The planned analysis and circuit investigation will be directed to improving performance of the Apollo S-bend system for advanced missions. The areas of investigation will inclule extending the operating environmental range, rejucing poser consumption in the receiver, improving receiver operating thres'iold, as well. 9 a increasing transmitter power output and information bandwidtil. The investigetion will also include a modulation analysis to better optimize the link for increased data handing capability. The analysis will include both theoreticol invesicigations and breadboard circuit evaluation to arrive at a more optimum mechorization of the transponder equipment taking full advantage of the acivancegents in the state of the art that have occurred since the concept of the present unificd S-band Equipment (USBE).

### 1.1. PROGRAM DESCRIPTION

The program shall include an overall analysis and investigation of circuit design areas. The results of the various analyses and investigations shall be used to arrive at a transponder conifguration which will be breadboarded and tester to verify the analysis. An output of Phase I shall be an end-to-end specification for an engineering model transponder.

### 2.2. ANALYGIS

The anelysis task shall consist of theoretical and breadboard circuit investigation of the following areas:
a. Transponder Block Diagram
b. Modulation Analysis
c. Operational Range Extension
d. Reilability inalysis
e. Packaging
f. Commonality
E. Antenna System Analysis
h. Transporder Circuit Problem Areas
i. Recommended Transponder Design
j. Iransponder Breadkcard
k. Engineering Model End-to-End Specification

The extert of the investigation in these various areas is described in detail under each sub-tasis heading.

### 1.2.1 Block Diauram Analysis

The block diagram analysis shall consist of a trade study to determine if a more optimized block diagram can be arrived at to provide wider information bandwiths, minimize ranging ielay variations and zrovice more comonality between COM and LV circuitry, and dual satio transponders.

Since the original concept of the present USBE configuration, many advancements in the state of the art have been made which may make other mechanizations more attractive as far as performance, weight, and power consumption are concerned. Certain of these advancements include practical s-band amplit fications with a low noise figure, practical power amplification at 500 ilz and higher, higker frequency crystal filters permitting a higher frequency selective i-f amplifier, stripline techniques, and high performence integrated circuits. All of these advanced techniques will be considered in arriving at a configuration yielding increased performance with adequate margin for reproducibility.

Some of the possible block diagrams to be considered for the transponder will consist of the following configuration:
a. Variable frequency receiver i-f amplifiers whose center operating fre-
quency is coherent to the received frequency. This conifiguration incluaes the present USBE where the first i-f is now $5 / \hat{c} 21$ of the received frequency. An example of an alternate configuration would be to increase this ratio to $11 / 221$ to achieve better image rejection and reduced local oscillator radiation problems.
b. Semi-fixed frequency receiver i-f amplifiers whose center opereting frequency is a fixed offset plus a coherent ratio of the received irequency. This configuration allows quite a bit of freedom in selecting the i- $\hat{i}$ oferating frequency but has added complexity in synthesizing the local oscillator frequency since it is produced by mixing a fixed freçency source with the coherent voltage controlled oscillator (vco).
c. Fixed frequency i-f amplifiers where the center frequency is not coherent to the received frequency. This is accomplished by using an "offset oscillator" for the phase detector reference and mixing the coherent vco with this oscillator to produce a variable local oscillator injection source that follows the incoming frequency variations in a manner to produce a constant frequency output from the mixer. This arrangement allows a major portion of the transponder receiver desien to be fi:ied and relatively independent of operating frequency to facilitate greater commonality between LM, CSM, and dual ratio transponders.

Other configurations involving combinations of these types as well as tradeoffs between one i-f versus two i-f frequencies will be evaluated. In the transmitter, tradeoff studies will be performed considering multiplication sequence, point of power amplification, and modulation. A spurious signal analysis will be done on the most promising configuration.

### 1.2.2 Modulation Analysis

The modulation analysis shall consist of two parts. (a) Investigation of methods to improve the modulation efficiency and minimize existins problems utilizing the present modulation spectrum. This analysis of the first part shall consist of the following:
a. Kodulation sensitivity variation analysis.
b. Modulation linearity requirements.
c. Adjacent Channel interference.
d. Turnaround ranging.
(b) Investigation of other modulation schemes that could provide increased data. rates, minimize adjacent channel and cross modulation interference problems.
1.2.2.1 PART A MODULATION ANALYSIS

### 1.2.2.1.1 Modulation Sensitivity Variation

The first part of this investigation shall be to identify the major sources of variation. Although the Block II CSM transponder has actual performance variations which are minor over its present operating environmental range, extending this range may result in intolerable variations. Tests, shall be made to determine the extent of the variations to be expested when operating over a wider environmental range. Methods to reduce these variations as well as the expected practical residual variations may be an output of this analysis.

### 1.2.2.1.2 Modulation Linearity

An analysis of the erfect of modulation linearity on the cross modulation inference problem shall be made. A major source of modulation nonlincarity is in the phase nonlinearities of the filters following the modulator. As the information bandwidth is widened, this nonlinearity can be the limiting factor upon performance. Utilizing all pass type of modulators, wider linear deviations can be obtained in the modulator stage allowing the modulation to be done closer to the final output frequency. The results of the linearity requirement analysis will be used.to determine an optimum point to modulate the transmitter.

### 1.2.2.1.3 Adjacent Channel Interference

The adjacent channel interference problem existing when simultaneous transmissions are made to the IM and CSM transponders shall be investigated in detail to determine if more optimum filtering can be done to reduce this problem. Narrow band r-f or i-f filters tend to generate a potential range code time delay variation problem. The major effects of the interference shall be determined and methods to minimize these effects will be explored.

### 1.2.2.1.4 Turnaround Ranging Channel.

The ranging channel in the transponder shall be analyzed to determine methods to improve the operation of the ranging function. in the present configuration, the base bandwidth of the ranging function
ic about 1.5 MHz . Since essentially all the ranging information is contained in less than l-Miz bandwidth, the optimum bandwidth is less than the present 1.5 Miz . The up-iink voice and command subcarrier information is also contained in the turned around ranging spectrum and subtracts power from other dom-link channels as well as providing potential interference spectrum innes. Combination of filtering, processing, and limiting shall be considered to determine a more optimum ranzing channel.

### 1.2.2.? PART B MODULATION TECHNIQUES

### 1.2.2.2.1 Multiplexing Analysis

> The present use of subcarriers combined with direct modulation on the carrier for the range function does not result in the most efficieli, utilization of the transmitted power. Cross modulation interference occurs between the different function channels, separation of the desired dowr-link ranging infornation from the up-link voice and com: mend is difficult, and troublesoane adjacent channel interference spectrum lines are generated. Various different methods of multiplexing shall be studied and evaluated as to their capability of reducing these effects as well as providing capability for exparded downink data rates and reducing sensitivity to modulator noninearities and drift problems. The methods included shall be aigital encoding and multiplexing so that the carrier can be dfrectly modulated by the digital stream, subcarrier techniques, and hybrid cominations of these two techniques.

### 1.2.3 Operational Range Extension Analysis

### 1.2.3.1 Introduction

To effectively extend the range of the presest transponder, a reduction must be made in the system noise figure as well as an increase in effective power output of the transmitter. Nedium power output amplifiers exist in the present equipment and high power amplifiers are under development in the industry that could be used to further increase this power output. However, it would be highly desirable to provide medium power output as an integral part of the transponder to avoid addine the extra complexity of a separate power amplifier to satisfy the medium output power level requirements, as well as providing the exciter for the hizh power requirements.

### 1.2.3.2 Noise Figure Reduction

Advencements in the state of the art that have occurred since the design of the presen', USBE provide the means to significar.tly reduce the system noise figure of the transponder. One of the methods that could be used is low noise r-f amplification before mixing. This method when used in conjunction with higher frequency cristal filters could result in a
receiver with a single conversion, with a
resultant possible simplication of the receiver. Oother methods of re: ducing the noise figure such as choosing the optimum i-f and optimizing the mixer/i-f amplifier combination shail be investigated.

The most promising method resulting from the initial analysis and trade study shall be breadboarded to verify the results of the analysis.

### 2.2.3.3 Mcdium Output Power Wideband Transmitter

A study shell be made to determine the feasibility of operating the power amplifier at higher than the present USBE design frequencies to reduce weight, size, and number of components required.

A trade study shall be made to determine the operating frequency for the phase modulator.

During the breadboard phase, a strip transmission line phase modulator may be developed. Power output efficiency will be optimized for minimum. prime power requirements.

### 1.2.4 Reliability Analysis

This analysis shall include methods of increasing the reliability of the transponders for long duration missions, and shall also include the following:
a. Identification of the parts with the lowest reliability that are used in the present transponder.
b. Determination as to which to these parts can be replaced with more reliable parts which are now available.
c. Recommendation of methods of increasir. performance reliability where no satisfactory substitutes are available.
d. Provision of a recomrended high-rel parts list that could be used in design with the view of reducing the type and total number of components.

### 1.2.5 Packaging Analysis

The objective of the packaging study shall be to develop a standardized packaging concept which shall meet the CSM, LM, and SIV-B/IV environmentel requirements. Weight and volume trade studies shall be mede and documented for the various packaging concepts.

A thernal and vibration analysis shall be performed on the resultan.t package. The output of this analysis shail be a recomended design concept.

### 2.2.6 Componality Analysis

Using the resulte of the block diagram studies and packaging analysis, a sumary trade study shall be performed to determine the maximum practicel commonality utilizing interchangeable modules that could be achleved between LM a:d dual ratio transponders.

This analysis may also utilize the results of the transmitter part of the program to determine whether a simple low weight FM transmitter could be achieved to :allow inclusion in the LM transponder envelope restrictions.

### 1.2.7 Antenna System Analysis

Methods of obtaining antenna track error signals such as monopulse shall be investigated along with sequential lobing and electronic steering as to their comparative performance and practicality. Also included in this trede study shall be various techniques such as automatic selection of optimum signal path, cross correlation and diversity reception.

### 1.2.8 Transponder Circuit Investigation

This effort shall include an analysis of various circuits where sigrificant performance improvement can be made. In the receiver portion of the transponder, the major effort shall be expended on the phasc-lock loop Anction. In the transmitter portion, it shall consist of work on the multiplier/ modulator circuitry.

### 1.2.8.1 Fhase-Lock Loop

Alternate methods of improving receiver performance shall be investigated. These methods shall include the following:
a. Third order loops
b. Use of a discriminator to ald phase tracking
c. Self-acquisition
d. Use of limiting in place of AGC

Promising techniques resulting from the analysis will be breadboarded and tested to provide experimental performance data to back up the analysill effort.

### 1.2.8.2 Transmitter

A transmitter circuit investigation shail consist of breadboarding a transmitter and phase modulator utilizing the latest techniques.

### 2.3 BREADBOARD MODEL TRANSPONDER

The conclusions derived from the analysis and circuit investigation efforts shall be used to derive a preliminary transponder configuration. A complete electrical breadboard transponder, except for the power supply, will be assembled. A test
program shall be conducted to check critical parameters and verify the soundneas of the transponder configuration.

### 1.4 DOCUNENTATION

The documentation requirements of this program shall conalat of the following:
a. Monthly Reports (includine Cost Reports)
b. Finisl Report - In additional to the requirements of clause co, the final report will include, but wil not be linted to the following:

1. Results of analysis, trade studies, circuit investigations of:
a. Transponder Block Diegram
b. - Modulation Analysis
c. Operationai Range Extension
d. Reliability Analysis
c. Packaging
f. Commonality
g. Antenna System Analysis
h. Transponder Circuit Problem Areat
2. Reconmended Transponter Design
3. Results of evaluation of breadboard transponder
4. End-to-End specification for engineering model transponder
c. Test plan (two weeks prior to intended use for review)

## 1:5 DESIGN REVIEW

The Contractor shall conduct a conceptual design review at his facility for MSC personnel. This design review shall be conducted at the approximate midpoint of the program.


APPENDIX B
COMPARISON OF ADVANCED DESIGN TO APOLLO BLOCK II USBE TRANSPONDER

## APPENDIX B

## COMPARISON OF ADVANCED DESIGN TO

 APOLLO BLOCK II USBE TRANSPONDER
## Receiver

Type

Noise figure
Acquisition
Time

Acquisition
Threshold
Tracking
Threshold

Acquisition
Range

Apollo Block II<br>Transponder

Double Conversion,
Type I phase lock loop

10 db

By sweeping ground
transmitter, $>30$ seconds at -114 dbm
$-114 \mathrm{dbm}$
$-127 \mathrm{dbm}$
$\pm 90 \mathrm{kHz}$

Dynamic Range

## Ranging

Bandwidth

Transmitter

Power output Efficiency
.275 to .400 watts
4 to $7 \%$
$\pm 70 \mathrm{kHz}$
Advanced
Transponder

Single conversion, Type II phase lock loop (velocity error reduced to zero)

4 db (projected)

By automatic self acquisition, 6.5 seconds at $-127 \mathrm{dbm}$
$-127 \mathrm{dbm}$
$-127 \mathrm{dbm}$
$-$
-40 to -127 dbm

2 MHz

13 to 18 watts
13 to $18 \%$

## APPENDIX B (CONT)

## Transmitter

Modulation
bandwidth

Modulator
frequency

Power amplifier
frequency

Power amplifier circuitry

General

Power Output

Input power (based on redundant transponders)

Extent of change
required for new
input frequency,
output frequency or
trans pond frequency
ratio

Reliability,
failure rate

Size
Weight
3.05\%/1000 hrs.

1923 cu . inches
62 lbs
$1.5 \% / 1000 \mathrm{hrs}$.

630 cu. inches
30 lbs.

Apollo Block II
Transponder

1. 5 MHz

76 MHz

152 MHz
1144 MHz

Stripling

20 watts (with TWT PA)

120 watts $R-T$
10 watts $R$
(with TWT PA)

Redesign
Slight modifications


### 3.0 PERFORMANCE

3.1 FUNCTIUNAL CHARACTERISTICS

The equipment shall perform per the functional characteristics detailed
in the following paragraphs and generalized as follows:
(1) Receive a phase-modulated $r-f$ carrier in the frequency range between 2030 and 2120 MHz from an antenna system.
(2) Transmit a phase-modulated r-f carrier in the frequency range between 2200 and 2300 MHz which is coherent with the received raf carrier when operating in the coherent mode, or derived from an auxiliary oscillator when operating in the noncoherent mode.
(3) Detect a ranging code signal modulated on a received r-f carrier and phase-modulate the transmitted carrier with this signal, maintaining the polarity and phase-coherency with the received signal.
(4) Detect subcarrier signals modulated on the received $r-f$ carrier.
(5) Phase-modulate telemetry or other data in the frequency range between 1 and 2 MHz on the transmitted $r-f$ carrier.
(6) Upon command inputs, provide switching to the various modes of operation.

### 3.2 FLECTRICAL POWER SOURCE

The equipment shall operate from a source with the characteristics specified below.

### 3.2.1 Input Power

The equipment shall operate on vehicle unregulated 28 Vdc power except that the voltage level may vary between 22.0 and 29.5 Vdc. The

MOTOROLA INC.
Government Electronics Division
AEROSPACE CENTER 8201 EAST MCDOWELL ROAD SCOTTSDALE, ARIZONA


12-P08050A
SHEET 2
equipment shall withstand application of up to 30 vdc of the reverse polarity. When receiving and transmitting, the nominal dc power drain shall be 160 W. When receiving only, the nominal dc power drain shall be 2 watts.
a. Maximum voltage
29.5 Vdc
b. Nominal voltage
24.5 Vdc
c. Minimum voltage
22.0 Vdc

### 3.2.2 ON/OFF Control

The equipment shall have power applied continuously. ON/OFF control shall be supplied to the equipment as specified in the appropriate parts of this document, When in the OFF state, no power shall be drawn by the equipment from the unregulated 28 Vdc power source.
3.2.3 Isolation

The input prime power circuits and the command input circuits shall be isolated from the unit case, all other circuits, and each other. The isola-
tion shall be 1 megohm de minimum $w i t h \pm 50$ Vdc applied between isolated functions.

### 3.3 INPUTS/FUNCTION

The equipment shall operate with the Inputs/Functions herein under the following headings:
a. RF Input (Coaxial)
b. Command Inputs
c. Composite Baseband Channel
d. PRN Ranging Channel



#### Abstract

3.3.1 RF Input

The equipment shall receive any preselected frequency within the range 2033 to 2122 MHz . The center frequency shall be as specified. The input frequency variations shall be within $\pm 84 \mathrm{KHz}$ of the spec.ified center frequency. The input frequency rate of change shall not exceed $\pm 0.00019 \%$ per second (approximately $3.5 \mathrm{KHz} /$ second).


### 3.3.1.1 Input Impedance

The input impedance at the $r-f$ input shall be 50 ohms nominal with a maximum VSWR of $1.3: 1$ at the specified center frequency.

### 3.3.1.2 Source Impedance

The equipment shall perform as specified herein when driven from a source impedance of 50 ohms nominal with a maximum VSWR of $2: 1$.

### 3.3.1.3 Susceptibility of Interfering Signals

The equipment shall perform as specified herein when subjected to an interfering received r-f carcier separated 5 MHz or more from the specified r-f carrier. The interfering r-f carrier shall be angle-modulated at one radian index with a simuleted PRN ranging code. The aignal power of the interfering signal shall not exceed that of the specified r-f signal.
3.3.1.4 RF Input Level

The operating dynamic range of the r-f carrier shall be -40 dbm to -126 dbm. No damage shall result from r-f carrier input levels up to -3 dbm. The equipment shall operate normally when the r-f carrier input level varies up to 15 db peak-to-peak at a rate of 5 Hz or less.

| SIZE |  |
| :---: | :---: | :---: |
| A | CODE IDENT NO. <br> 84990 |
| SCALE | REVISION |

12-P08050A

AV-2-A -199H

### 3.3.1.5 RF Carrier I'hreshold

For any input frequency within the limits speciried in 3.3.1, the $r-f$ carrier threshold shall be -127 dbm or lower. The r-f carrier threshold is defined as the carrier signal level for which the equipment will maintain lock for one minute with a $90,{ }^{\prime}$ probability.

### 3.3.1.6 Carrier Acquisition

When an unmodulated r-f carrier meeting the requirements of 3.3 .1 and 3.3.1.4 is applied at the r-f input, the phase lock acquisition shall have a $90 \%$ minimum probability of occurring within 6.5 seconds.

### 3.3.1.7 Modulation Characteristics

The ranging and subcarrier modulation indices range shall each be between 0.1 and 1.0 radian. The ranging and subcarrier modulation shall be on separately or simultaneously.
3.3.2 Command Inputs

The equipment shall accept the following command inputs:
a. 'Iurn-On Command
b. Turn-Off Command
c. Ranging Squelch On (prohibits equipment from unsquelching ranging channel)
d. Ranging Squelch off (allows equipment control of renging channel)
e. Coherent Mode On (allows equipment control of RF Output)
f. Coherent Mode off (prohibits equipment from operating in coherent mode)

### 3.3.2.1 Command Characteristics

Each input command shall have the following characteristics:


| a. False | 0 to 1 Vde <br> True |
| :--- | :--- |
|  | +22 to 29.5 Vdc |
| b. Pulse width |  |

### 3.3.2.2 Command Input Impedance

Each command input circuit shall have an input resistance of 200 ohms minimum. l'he circuit time constant ( $L / R$ ) shall be 1.5 miliiseconds maximum.

### 3.3.3 PRN Ranging

The equipment shall:
(1) Coherently demodulate the ranging signal to baseband.
(2) Band limit the demodulated signal.
(3) Combine this signal into a composite baseband signal to phase modulate the transmitted carrier.

### 3.3.3.1 Renging Delay

The time deley of a satellite range code through the equipment shall be 2600 nanoseconds maximum over all environmental conditions. The time delay variation shall not exceed 100 nanoseconds over the combined conditions of $(a)$ the specified flight environmental conditions, (b) changing the $r-f$ input modulation index from 0.1 to 1.0 radian, and (c) changing the $r-f$ input signal lovel irom -40 to -120 dbm .

### 3.3.3.2 Polarity

The polarity of the incoming PRN ranging code shall be maintained at the $r-1$ output.

| SIZE <br> $A$ | CODE IDENT NO. <br> 94990 |
| :---: | :---: |
| SCALE |  |

AV-2-A -159H

12-P08050A
SHEET 6

### 3.3.3.3 Turnaround Index

The ranging code modulation index on the transmitter carrier shall be continuousig field adjustable within the renge of 0.1 to 1.0 radian when the received cerrier index is at a 1 radian reference.

### 3.3.3.4 Raneing Squelch

The ranfiny squelch channel shall be squelched OFF when the equipment is not locked to received carrier.

### 3.3.3.5 Kancine Command

The ranging signal channel shall be turned OFF or $O N$ by a command signal as specified in 3.3.2. In the OFF condition, this command shall have priority over 3.3.3.4.

### 3.3.4 Composite Saseband Channel

The equipment shall provide a coaxial wideband modulation input to accept baseband signals as specified.

### 3.3.4.1 Modulation Sensitivity and Frequency Response

The nominal phase modulation sensitivity of the transmitted carrier shell be 43 degrees per volt. The modulstion sensitivity shall not vary more than $\pm 20$ from nominal over the frequency renge of 100 Hz to 2 MHz . The sensitivity shell not vary more then $\pm 10$, from values measured under laboretory ambient conditions over all flight environmental conditions. The peak modulation capability shall be 3.0 radians minimum.

### 3.3.4.2 Modulation Discertion

The equipment shall meet the following harmonic distortion requirements

MOTOROLA INC,
AEROSPACE CENTER
8201 EAST MCDOWELL ROAD SCOTTSDALE, ARIZONA
SIZE
A

SCALE
CODE IDENT NO.
94990

12-P08050A

SHEET
when the transmitted carrier is deviated 1.5 radians by a sinusoidal input. This only applies to distortion products which fall within the baseband modulation bandwidth of 2 MHz .
a. The second order harmonic distortion product shall not exceed $2.5 \%$.
b. Thethis order harmonic distortion product shall not exceed $4.0 \%$.
3.3.4.3 Modulation Input Level

The modulation input level shall vary from zero volts to a maximum input level not to exceed 10 volts peak-tompeak.
3.3:4.4 Modulation Source Impedance

The modulation source impedance will be 100 ohms maximum.

### 3.3.4.5 Modulation Input Impedance

The input resistance shall be 5000 ohms $\pm 15 \%$ with a shunt capacitance not to exceed 50 picofarads.
3.3.4.6 Modulation Polarity

A positive polarity voltage shall cause the carrier phase to lead from nominal or rest phase.
3.4 OUTPUTS/FUNCTIONS

The equipment outputs/functions shall be as listed below, and shall have the characteristics as described in the succeeding paragraphs:
a. RF Output (coaxial)
b. Subcarrier Output (coaxial)
c. Diagnostic Monitor Outputs
3.4.1 RF Carrier Frequency

The equipment shall transmit any preselected frequency within the range of 2200 to 2300 MHz . The center frequency shall be specified.
3.4.1.1 RF Output Power

The nominal RF power output shall be 20 watts.

| SIZE <br> $A$ | CODE IDENT NO. <br> 94890 | 12-P08050A |  |
| :---: | :---: | :---: | :---: |
| SCALE | REVISION | SHEET 8 |  |

### 3.4.1.2 PF Output Characteristics

The $r$-f output shall be coherent with the received signal when the equipment is phase-locked to a received carrier. When the equipment is not phase-locked to a received carrier or in the non-coherent mode, the $r$ - $f$ output shall be derived from an internal oscillator. The output frequency shall be $240 / 221$ of the $r-f$ input frequency in the coherent mode and within $\pm 0.002 \%$ of the specified frequency in the non-coherent mode.
S.4.1.3 Phase Noise

The short term phase noise shall not exceed the limits listed below


MODE
MAXIMUM LIMIT
Coherent
Static Operation
$1^{\circ}$ RMS
Random Neise Vibration
$12^{\circ}$ RMS
Non-Coherent
Static Operation
2. $5^{\circ} \mathrm{RMS}$

Rrndom Noise Vibration

### 3.4.1.4 RF Output Coherent Mode Timing

The $r$-f output shall switch from non-coherent to coherent mode within 70 milliseconds after the equipment is phase locked to the received carrier. The $r-f$ output shall switch frrm coherent to non-coherent mode in 0.5 to 2.0 seconds after the equipment loses phase lock.
3.4.2 Subcarrier Out put

The equipment shall coherently demodulate the subcarrier frequencies that are phase modulated on the received carrier.
3.4.2.1 Subcarrier Output Bandwidth

The amplitude frequency response of the subcarrier channel from the
received input to the output shall conform to the following:

Frecuency
10 KHz (Reference)
2 KHz to 2 MHz
Below 2 KHz

| Maximum Output | Minimum Ontput |
| :--- | :--- |
| 0 db reference |  |
| +1 db | -4 db |
| As determined by the phese locked loop |  |
| tracking characteristics |  |

3.4.2.2 Subcarrier Output Level

The composite subcarriers output level shall be $1 / 2$ volt per redian $\pm 20 \%$ when the received carrier power is between -40 dbm and -90 dbm , and the modulation index is one radien.
3.4.2.3 Subcerrier Output Squelch

The output shall be squelched when the equipment is not phase locked to a received carrier.
3.1.2.4 Subcarrier Output Linearity

The subcarrier output linearity shall te within $\pm 10 \%$ of the curve described by:

$$
\begin{aligned}
& E_{0}=K J_{1}(\theta), \quad 0.1 \leq \theta \leq 1.5 \\
& E_{0}=\text { output voltage } \\
& \theta=\text { carrier phase deviation in radiens } \\
& K=\text { equipment scale factor } \\
& J_{1}=\text { first order Bessel function }
\end{aligned}
$$

3.4.2.5 Subcarrier Output Signal-to-Noise

The signal plus noise power to noise power at the subcarrier output shall be no less than 12 db in any 20 KHz bandwidth over the range of

| SIZE |
| :---: |
| $A$ |
| SCALE |

10 KHz to 2 MHz when the $\mathrm{r}-\mathrm{f}$ input level is at -100 dom and the modulation is a single tone in the appropriate band deviating the carrier ladian. The signal-to-noise ratio shall increase proportional to increasing r-f input until a signal-to-noise ratio of at least 40 db is achieved.
3.4.2.6 Subcerrier Source Impedence

The subcarrier source impedance shall not exceed 100 ohms.

### 3.4.2.7 Subcerrier Load Impedrnce

The load resistance shall be no less than 1000 ohms with a shunt capacitance of 100 picofarads meximum.

### 3.4.3 Diagnostic Monitor Output

The equipment shall heve the following diegnostic monitoring outputs to provide indication of operational stetus. The source impedance on all ciegnostic outputs shall be 10 kilohms maximum. The output voltages shall be as specified when measured into an open circuit.
a. Voltage Monitor
b. ON/OFF Monitor
c. Temperature Monitor
d. Loop Stress Monitor (LSM)
e. Tracking Signel Present Monitor (TSPM)
f. Coherent Ready Mode Monitor (CRMM)
g. Ranging Chennel Mode Monitor (RCMM)

### 3.4.3.1 Voltage Monitor

A monitor output shall be provided to indicate that the power supply

| SIZE |  |
| :---: | :---: |
| $A$ | CODE IDENT NO. <br> 94990 |

is enercized. A voltege of $+2.9 \pm 0.4$ volts shall indicate normal operation.

### 3.4.3.2 ON/OFF Monitor

A monitor outrut shell be proviced to indicate the status of the power control relay. The outrut voltage shell he +3.5 to +5.5 Vdc when the equipment is commended $O N$. The output voltage shall be -0.4 to +0.6 Vdc when the equipment is commanded OFF. Excitation voltage for the monitor shall be from an external source.
3.4.3.3 Temperature Monitor

A temperature sensor shall be provided to monitor average case temperature. Excitation voltage shall be from an externel source. The output voltage shall indicate equipment operating temperatures over a 0 to 5 Vdc range.
3.4.3.4 Loop Stress Monitor (LSM)

The LSM shall provide a $D C$ voltage output indicative of the nhase error voltage spplied to the equipment internal voltage controlled oscillator. The $D C$ level corresponding to no loop stress (phase error) shall be $2.9 \pm 0.2 \mathrm{Vdc}$. The scale factor shall be $16 \pm 3.2$ millivolts per KHz offset of the r-f carrier frequency over the voltage range of 0 to 5 Vdc.
3.4.3.5 Tracking Signal Present Monitor (1'SPM)

The TSPM output voltage shall be 3.5 to 5.5 Vdc when the equipment is phase locked on an r-f cerrier. When the equipment is not locked on a carrier, the TSPM output voltage shall be -0.4 to $+0 . t$ Vdc.

| SIZE | CODE IDENT NO. |
| :---: | :---: |
| A | $\mathbf{9 4 9 9 0}$ |

3.4.3.6 Coherent Keady Mode Monitur (CRM, M)

The CMM cutput voltage shall be 3.5 to 5.5 Vdc when the coherent transmit relyy is in the coherent ready position. when the coherent transmit relay is in the non-coherent position the CRMM output voltage shell be -0.4 to 0.6 Vdc .
3.4.3.7 Renging Channel Mode Monitor (HCMin)

The gCMA outrut voltare shall be 3.5 to 5.5 Vde when the ranging channel mode control relay is in the ranging on position. When the ranging channel mode control relay is in the renging off position, the GCMM output voltage shall be -0.4 to 0.6 Vdc .
3.5 ENVIRONMENIAL

The equipment shell be capable of meeting the performance requirements of this specificetion while being subjected to the following environmentel conditions. .

### 3.5.1 Vibretion

Virpetion shall be applied along each of three mutually pernendicular gxes at the lovels specified below. Duration shall be 15 minutes in each plane for a total of 45 minutes.
a. Rendom Vibration

| $20-59 \mathrm{~Hz}$ | Constant $0.04 \mathrm{~g}^{2} / \mathrm{Hz}$ |
| :--- | :--- |
| $59-126 \mathrm{~Hz}$ | 9 db/octave linear increase* |
| $126-700 \mathrm{~Hz}$ | Constant $0.4 \mathrm{~g}^{2} / \mathrm{Hz}$ |
| $700-900 \mathrm{~Hz}$ | 18 db/octavis linear decrease* |
| $900-2000 \mathrm{~Hz}$ | Constant $0.09 \mathrm{~g}^{2} \mathrm{~Hz}$ |
| defined as linear on log-log plot of spectral density |  |

Linear is defined as linear on log-log plot of spectral density vs. frequency.
\(\left.$$
\begin{array}{|c|c|l|l|}\hline \text { SIZE } \\
\mathbf{A}\end{array}
$$ \begin{array}{c}CODE IDENT NO. <br>

94990\end{array}\right) \quad\)| 12-P08050A |
| :--- |
| SCALE |

Shock
The equipment shall be caparle of operation as suecified after being subjected to 3 shocks in each of six directions. The shock pulse shall be $: 78 \mathrm{~g}$ sawtooth with $11 \pm 1 \mathrm{~m}$, rise time and $1 \pm 1 \mathrm{mg}$ decay time.

### 3.5.3 acceleration

The ecuipment shall be coparle of operation as specified while being subjected to a susteined ecceleretion of 100 g's. The duretion of the ecceleretion shall te ne minute in each of the six directions. 3.5.4 Humidity

The equipment siall be caparie of operetion as specifled after being exposed for 120 hours of humidity-temperature cyclire as defined in MIL STD -210 Method 507. Frocedure I.

### 3.5.5 Temecreture-Pressure

The equipment shall be capable of operation as specified herein during end efter exnosure to a vacuum of $10^{-4} \mathrm{~mm}$ of Hg and over the temperature ranue of $-30^{\circ} \mathrm{F}$ to $140^{\circ} \mathrm{F}$.
3.6 ThSIGN \&ND CONSTRUCTION
3.6.1 Weight

The weifht of the equipment shell not exceed 9.0 kilograms ( 19.9 lbs)
3.6 .6 Volume

The volume of the equinment shall not exceed 6900 cubic centimeters ( 420 cubic inches).


[^0]:    ${ }^{1}$ Texas Instruments Inc., Communications Handbook--Part II, 1965 Edition, Dallas 22, Texas.

[^1]:    1. F. W. Grover, "Inductance Calculations," D. Van Nostrand Company, Inc., $1946^{\circ}$.
[^2]:    2. "Handbook of Tri-Plate Microwave Components," Sanders Associates.
[^3]:    1. Kim, Lee, and Borer, "Varactor S-band Direct Phase Modulator", IEEE Journal of Solid-State Circuits, Vol, SC-1, No. 1, Sept. 1966.
[^4]:    4ERTZ
    -11220185E 03

[^5]:    Figure 4-17. Wiena Loop

[^6]:    ${ }^{1}$ Licklider, Journal of American Acoustical Society, October 1946.
    ${ }^{2}$ Smith, B., Instantaneous Compandering of Quantized Signals, Bell Systems Technical Journal, May 1957.

[^7]:    1. Sullivan, D. P., Wong, C.C., Chan, R.J., "Preliminary Analysis of the LM and CSM Antenna Tracking Systems", LM and CSM S-Band Antenna Tracking Studies: Task E-53A, Contract No. NAS9-4810, TRW Systems, October 24, 1967.
[^8]:    Transponder (pm mode-
    for the usbe
    no tlm) and Associated Power Amplifier

[^9]:    (1) Excludes A9 and EMI Assembly
    (2) Excludes A3 and A6, no similar function on LEM
    (3) Includes mountirig feet and interconnections

