## VOLUME

## FINAL ENGINEERING REPORT for PLASMA PROBE C, D\&E



# NASA/AMES RESEARCH CENTER <br> (Contract No. NAS 2 3374) 

FINAL ENGINEERING REPORT

PLASMA PROBE C, D \& E CONTRACT NUMBER NAS 2-3374

## Prepared By

Members of the Technical Staff:

R. A. Rivas


Approved By



#### Abstract

The Plasma Probe instrument was designed by Marshall Laboratories (now Time-Zero Corporation) for the Pioneer C, D and E spacecraft. The instrument is designed to measure ion and electron density and angular distribution in outer space.

An Electrometer Amplifier converts the negative and positive ion flux collected on its target to a bipolar signal proportional to the energy per unit charge as determined by the optic electro-static potential, solar wind flux, and direction. The output is dc-compressed at $2 / 3$ of full scale input to keep the output swing to a reasonable value in measuring 5 magnitudes of signal range. Output is 3.2 millivolts for $1 \times 10^{-14}$ amperes, approximately 7 volts for $2 \times 10^{-11}$ amperes, and 21.5 volts for $10^{-9}$ amperes. The output is positive for negative particles (limited to $10^{-10}$ amperes) and negative for positive ions.

A Compression and Pulse Width Modulator performs a linear logarithmic compression on the piece-wise linear output of the electrometer amplifier. The output of this section is a pulse width modulated signal logarithmically proportional to the input flux: Maximum pulse width is equal to minimum flux and minimum pulse width is equal to maximum flux.

An A/D converter converts the pulse width modulated signal into a 7 bit binary word. It also converts the High Voltage Analog into a logarithmically compressed 7 bit binary number.

The Target Programmer logically controls the 3 targets and related information into other subsystems.

The Sector Programmer's primary function is to divide the spacecraft revolution into 128 ( 7 bit ) equal segments. It also furniśhes section timing signals to other subsystems.


The Timing and Control section provides all central timing, control and mode signals for the instrument.

The Buffer Storage subsection provides temporary storage of input data to meet the telemetry readout rate.

The High Voltage Programmer controls the High Voltage Power Supply and provides 7 cycles of 30 ion reference steps and one cycle of 15 electron reference steps. It also programs the suppression voltage requirements.

The High Voltage Power Supply generates the balanced stepping high voltage for the analyzer plates in the optics section. It also provides all suppression and related voltages.

The Low Voltage Power Supply converts the spacecraft 28 volts into the required instrument voltages.

Ground Support Equipment (GSE) has been designed to stimulate the spacecraft electronics normally interfacing with the Plasma Probe Instrument. The GSE provides the stimulus, timing signals, and power necessary to operate and test the flight hardware. The GSE also provides a readout capability which is synchronized to the stimulation of the sensor for measuring and recording system inputs, outputs, and performance parameters.
Page
1.0 INTRODUCTION
1.1 Scope ..... 1
1.2 Delivered Units ..... 2
2.0 GENERAL DESCRIPTION ..... 2
2.1 Subsystems General Description ..... 10
2.1.1 Electrometer Amplifier ..... 15
2.1.1.1 Optics ..... 15
2.1.1.2 Electrometer ..... 15
2.1.1.3 Attenuator and Pulse Width Modulator ..... 15
2.1.2 Logic ..... 15
2.1.2.1 Timing and Control ..... 15
2.1.2.2 Sector Programmex ..... 16
2.1.2.3 Target Programmer ..... 16
2.1.2.4 High Voltage Programmer ..... 16
2.1.2.5 High Voltage A/D Converter ..... 16
2.1.2.6 Commutator ..... 17
2.1.2.7 Status Decoder ..... 17
2.1.2.8 Calibrate and Sector Delay Mode ..... 17
2.1.2.9 Temperature Sensor ..... 17
2.1.3 Buffer Storage ..... 17
2.1.4 Power Supplies ..... 18
2.1.4.1 Low Voltage Power Supply ..... 18
2.1.4.2 High Voltage Power Supply ..... 18
3.0 ELECTRICAL SYSTEM DESCRIPTION ..... 19
3.1 Electrometer Amplifier and Optics ..... 19
3.1.1 Optics ..... 19
3.1 .2 Electrometer ..... 23
3.1 .3 Attenuator and Pulse Width Modulator ..... 32
3.1 .4 Pulse Width Modulator Programmer ..... 32
3.1 .5 Comparators ..... 36
3.1.6 Reference Generator Network ..... 36
3.1.7 Suppression Circuit ..... 40
Page
3.2 Buffer Logic ..... 40
3.2.1 Timing and Control ..... 40
3.2.1.1 Voltage Controlled Oscillator ..... 43
3.2.1.2 A/D Clock ..... 43
3.2.1.3 Sun Pulse Delay ..... 43
3.2.1.4 Spoke Generator ..... 45
3.2.1.5 Sector Detector ..... 47
3.2.1.6 A/D Control ..... 47
3.2.1.7 Mode Timing ..... 62
3.2.2 Target Programmer ..... 68
3.2.3 Digital Comparator and Long Term Storage Register ..... 71
3.2.4 Sector Programmer ..... 75
3.2.5 High Voltage Programmer ..... 77
3.2.5.1 High Voltage Advance ..... 81
3.2.5.2 Inhibit Step Logic ..... 81
3.2.5.3 Step Counter ..... 81
3.2.5.4 Force High Voltage Zero Logic ..... 86
3.2.5.5 End-of-Cycle Logic ..... 86
3.2.5.6 Reset Logic ..... 86
3.2.5.7 Step Register ..... 86
3.2.5.8 Detect 7E Logic ..... 92
3.2.5.9 Transfer Logic ..... 92
3.2.5.10 Ramp Gate ..... 92
3.2.5.11 Cycle Counter Clock ..... 92
3.2.5.12 Polarity Logic ..... 98
3.2.5.13 Ion Suppression Logic ..... 98
3.2.5.14 Electron Suppression Logic ..... 98
3.2.5.15 Suppressed Identification Logic ..... 104
3.2.5.16 Initiate Suppressed Mode Logic ..... 104
3.2.5.17 Suppressed Voltage Logic ..... 104
3.2.6 High Voltage Zero and Stabilization Control ..... 107
3.2.7 High Voltage A/D ..... 111
3.2.8 Commutator and Intermediate Storage Register ..... 113
3.2.9 Write Pulse Generator ..... 115
3.2.10 Shift Pulse Generator ..... 122
3.2.11 Calibration ..... 125
3.2.12 Status Decoder ..... 127
3.3 Buffer Storage ..... 131
3.3.1 Core Plane Memory ..... 136
3.3.1.1 Memory Organization ..... 136
3.3.1.2 Memory Operation ..... 142
3.3.2 Buffer Interfaces ..... 147
3.3.3 Y Counters ..... 147
3.3.4 X Counters ..... 150
3.3.5 Write Pulse Train Generator ..... 156
3.3.6 Frame ID Counter ..... 156
3.3.7 Inhibit Read-Write ..... 161
3.3.8 BS is Empty ..... 165
3.4 High Voltage Power Supply ..... 168
3.4.1 Inputis and Outputs ..... 168
3.4 .2 Operation ..... 168
3.4.2.1 Slewing Capacitor ..... 174
3.4.2.2 Chopper ..... 174
3.4.2.3 Doubler Gate and Doubler Chain ..... 174
3.4.2.4 Dump Circuitry ..... 175
3.4.2.5 Control Logic ..... 175
3.5 Low Voltage Power Supply ..... 175
3.5.1 Pre-regulator ..... 177
3.5.2 Chopper ..... 177
3.5.3 Rectifier Filter ..... 177
3.5 .4 Post Regulator ..... 177
3.5 .5 Filament Power Supply ..... 179
4.0 CIRCUIT DESCRIPTIONS ..... 179
4.1 Electrometer Amplifier ..... 179
4.1.1 Stabilization Buffer ..... 179
4.1.2 Stabilization Amplifier ..... 179
4.1.3 Stabilization Storage ..... 182
4.1.4 Electrometer ..... 184
4.1.5 Attenuator Driver and Attenuate and Calibrate ..... 186
4.1.6 Suppression Circuit ..... 188
4.1.7 Positive and Negative Comparators ..... 190
4.1.8 Reference Generator, Offset Generator, and Reference Drivers ..... 193
4.1.8.1 Reference Generator and Offset Generator ..... 196
4.2 High Voltage Comparatór 203
4.3 Temperature Sensor 206
4.4 Current Switches 207
4.5 Current Drivers 211
4.6 Gate Switch 213
4.7 Read Timing Circuit 215
4.8 Write Timing Circuit 217
4.9 Sense Amplifier 219
4.10 Strobe Delay and Data One-Shot 221
4.11 Frame ID Driver 223
4.12 Ion D-C Amplifier 223
4.13 High Voltage Power Supply 226
4.13.1 Chopper 226
4.13.2 Doubler Gate and Doubler Chain 226
4.13.3 Dump Circuitry 229
4.14 Low Voltage Power Supply 230
4.14.1 Pre-regulator 230
4.14.2 Chopper 232
4.14.3 Post Regulators 234
4.14.4 Filament Power Supply 234
4. 15 Reliability Analysis 241
5.0 NEW TECHNOLOGY 241
6.0 MECHANICAL AND THERMAL DESIGN 254
6.1 Optics Assembly Design 254
6.2 Electronics Packaging 263
6.3 Environmental Testing 272
6.4 Mechanical and Thermal Interface 276
7.0 GROUND SUPPORT EQUIPMENT (GSE) 278
7.1 Function 278
7.2 Environmental Range of Operation 278
7.3 Delivered Items 278
7.4 Performance Features 279
7.5 Interface 280
7.5.1 System Inputs Provided by GSE 280
7.5.2 System Outputs Processed by GSE 282
7.6 Functional Description ..... 282
7.6.1 Simulator Unit ..... 282
7.6.1.1 Sun Scan Pulse ..... 282
7.6.1.2 Commands ..... 284
7.6.1.3 Mode Select ..... 285
7.6.1.4 Word Gate Logic ..... 286
7.6.1.5 Power ..... 287
7.6.1.6 Miscellaneous Outputs ..... 288
7.6.2 Print Cycle Calculations ..... 290
7.6.3 Monitor and Control Unit ..... 292
7.6.3.1 Input Data Encoding ..... 292
7.6.3.2 High Voltage Programmer Control ..... 294
7.6.4 Meter Unit ..... 295
7.6.5 Printer Unit ..... 295
7.6.6 Current Probe Unit ..... 295
7.6.7 Demodulator ..... 300
8.0 PROBLEM AREAS AND SOLUTIONS; RECOMMENDATIONS ..... $30+$
8.1 Electromer Tube ..... 304
8.2 Suppression Voltage Noise ..... 304
8.3 High Voltage Corona ..... 305
APPENDIX

A
IC LogicB
Master Drawing List
Operational Test Specification
Flight Acceptance Specification
Flight Acceptance Test Report
Memory Specification
Instrument Circuit Worst Case Analysis
Reliability Analysis
Mechanical Stress Analysis
Shroud Heating Analysis
GSE Circuit and Worst Case Analysis
Higure No. Page
2.0-1 Data Format ..... 3
2.0-2 Azimuthal Scan Diagram ..... 6
2.0-3 HV Stepping Sequence, LBR ..... 8
2.0-4 HV Stepping Sequence, HBR ..... 8
2.0-5 Electrical Interface Wiring Diagram ..... 11
2. 1-1 Functional Block Diagram - Plasma Probe ..... 13
2. 1-2 Interconnect Schematic ..... 14
3. 1.1-1 Optics Configuration ..... 20
3.1.1-2 Boundary Conditions at Entrance Aperture ..... 22
3. 1.2-1 Electrometer Simplified Block Diagram ..... 24
3. 1.2-2 Electrometer Transfer Characteristics, Ion Mode ..... 27
3.1.2-3 Electrometer Transfer Characteristics, ..... 28 Electron Mode
3.1.2-4 Electrometer Equivalent Circuit ..... 29
3.1.2-5 Electrometer Feedback Equivalent Network ..... 29 ( $Z_{f}$ )
3.1.2-6 Electrometer Interconnect Diagram ..... 31
3.1.3-1 Pulse Width Modulator Programmer, Block Diagram ..... 33
3. 1.4-1 Pulse Width Modulator and Attenuator ..... 34 Block Diagram
3. 1.4-2 Pulse Width Modulator Programmer ..... 35 Input and Output Waveforms
3.1.4-3 Logic Programmer Block Diagram ..... 37
3.1.5-1 Comparator Block Diagram ..... 38
3.1.6-1 Reference Generator Network Block Diagram ..... 39
3.1.6-2 Reference Generator Timing Diagram ..... 41
3.2-1 Buffer Logic Block Diagram ..... 42
3.2.1-1 Voltage Controlled Oscillator Block Diagram ..... 44
3.2.1-2 A/D Clock Block Diagram ..... 44
3. 2. 1-3 Sun Pulse Delay Network Block Diagram ..... 44
3.2.1-4 Spoke Cienerator Block Diagram ..... 46
3.2.1-5 Sector Detector Logic Diagram ..... 48
3.2.1-6 Sector Detector Timing Diagram ..... 50

## II,IUSTR ATIONS (C:ontinued)

Figure No.
3.2.1-7 A/D Control Logic Diagram ..... 58
3.2.1-8 A/D Control Timing Diagram ..... 60
3.2.1-9 Mode Timing AS and PS Logic Diagram ..... 63
3.2.1-10 Mode Timing MFS, HBR, LBR, RLTSR ..... 64
Logic Diagram
3.2.1-11 PRE-2 Timing Diagram ..... 65
3.2.1-12 PRE-1 Timing Diagram ..... 66
3.2.2-1 Target Programmer Logic Diagram ..... 69
3.2.2-2 Target Programmer Timing Diagram ..... 70
3. 2. 3-1 Digital Comparator and Long Term Storage Register ..... 72
3.2.3-2 Flux Register Commutator ..... 74
3.2.4-1 Sector Programmer Logic Diagram ..... 76
3. 2. 5-1 High Voltage Programmer Block Diagram ..... 78
3.2.5-2 High Voltage Advance Logic Diagram ..... 82
3.2.5-3 High Voltage Advance Timing Diagram ..... 82
3. 2. 5-4 Inhibit Step Logic, Logic and Timing Diagram ..... 83
3.2.5-5 Step Counter Logic and Timing Diagram ..... 84
3. 2. 5-6 Force Iligh Voltage Zero, Iogic and Timing ..... 87 Diagram
3.2.5-7 Find-of-Cycle I.ogic and Timing Diagram ..... 88
3.2.5-8 Resct Logic Diagram ..... 89
3. 2. 5-9 Reset Logic Timing at HBR and LBR ..... 90
3. 2.5-10 Step Register Logic and Timing Diagrams ..... 91
3.2.5-11 Detect 7E Logic and Timing Diagrams ..... 93
3.2.5-12 Transfer Logic and Timing Diagrams ..... 94
3. 2. 5-13 Ramp Gate Logic and Timing Diagrams ..... 95
3.2.5-14 Cycle Counter Clock, Logic and Timing ..... 96 Diagrams

## ILLUSTRATIONS (Continued)

Figure No. Page
3.2.5-15 Polarity Logic and Timing Diagram ..... 99
3.2.5-16 Ion Suppression Logic Diagram ..... 100
3.2.5-17 ISC Timing Diagram ..... 101
3.2.5-18 $\overline{\mathrm{MC}} 1$ and $\overline{\mathrm{MC} 2}$ Timing Diagram ..... 101
3.2.5-19 Electron Suppression Logic Diagram ..... 102
3. 2. 5-20 LBR and HBR Operation of ESC, Timing ..... 102 Diagram
3.2.5-21 FlectronSuppression Logic and Timing ..... 103 Diagram
3.2.5-22 Suppressed Identification Logic and Timing ..... 105 Diagram
3.2.5-23 Initiate Suppressed Mode Logic and Timing ..... 105 Diagram
3. 2. 5-24 Suppressed Voltage Logic Diagram ..... 106
3.2.5-25 Suppressed Voltage Logic Truth Table ..... 106 and Timing Diagram
3.2.6-1 HVZ and Stabilization Logic Diagram ..... 108
3.2.6-2 HVZ and Siabilization Timing Diagram ..... 109(Suppression Change at HBR)
3.2.6-3 HVZ and Stabilization Timing Diagram ..... 110 (No Suppression Change at HBR)
3.2.7-1 Hıgh Voltage A/D Block Diagram and Timing ..... 112
3.2.8-1 Commutator and Intermediate Storage ..... 114 Register Logic Diagram
3.2.8-2 Intermediate Storage Register ..... 114
3.2.9-1 AS and PS Write Pulse Logic Diagram ..... 116
3.2.9-2 MFS Write Pulse and Write Pulse Gate ..... 117 Logic Diagram
3.2.9-3 Write Pulse Timing Diagram ..... 118
3.2.9-4 Jnhibit HVA and Write Pulse at HBR, Logic ..... 119 and Timing Diagram
3. 2. 10-1 Shift Pulse Generator Logic Diagram ..... 123

## II, LUSTR ATIONS (Continued)

## Figure No.

Page
3.2.10-2 Shift Pulse Generator Timing Diagram ..... 124
3.2.11-1 Calibration Logic and Timing Diagram ..... 126
3.2.12-1 Status Decoder Logic Diagram ..... 128
3.3-1 Buffer Storage Block Diagram ..... 132
3.3.1-1 Memory Block Diagram ..... 137
3.3.1-2 Core Plane Drive Lines ..... 139
3. 3. 1-3 Sense Line Wiring ..... 140
3.3.1-4 Write Cycle Timing Diagram ..... 143
3.3.1-5 Read Cycle Tıming Diagram ..... 145
3.3.3-1 Y-Counters Logic Diagram ..... 148
3.3.3-2 Y-Counters Timing Diagram ..... 149
3.3.4-1 $X$-Read Counter Logic Diagram ..... 151
3.3.4-2 $X$-Write Counter Logic Diagram ..... 152
3.3.4-3 HVP MOD Timing Diagram ..... 154
3. 3.4-4 X -Write Counter Timing Diagram ..... 155
3.3.5-1 Write Pulse Train Generator Logic Diagram ..... 157
3.3.5-2 Write Pulse Train Timing Diagram ..... 158
3.3.6-1 Frame ID Counter Logic Diagram ..... 159
3.3.6-2 Frame ID Counter Timing Diagram ..... 160
3.3.7-1 Inhibit Read/Write Logic Diagram ..... 162
3.3.7-2 BS is Full Timing Diagram ..... 163
3.3.8-1 $\operatorname{BS}$ is Empty Reset Counters Logic Diagram ..... 166
3.3.8-2 BS is Empty Timing Diagram ..... 167
3.4.2-1 High Voltage Power Supply Block Diagram ..... 171
3.4.2-2 Analyzer Plate Voltages/Ion Electron Mode ..... 173
3.5-1 I.ow Voltage Power Supply Block Diagram ..... 176
Figure No. ..... Page
3. 5. 3-1 Typical Rectifier Filter Configurations ..... 178
4.l.1-1 Stabilization Buffer Schematic ..... 180
4.1.2-1 Stabilization Amplifier Schematic ..... 181
4. 1. 3-1 Stabilization Storage Schematic ..... 183
4.1.4-1 Electrometer Schematic Diagram ..... 185
4.1.5-1 Attenuator Driver and Attenuate \& Calibrate ..... 187
4.1.6-1 Suppression Circuit Schematic Diagram ..... 189
4.1.7-1 Negative Comparator Schematic Diagram ..... 191
4. 1. 7-2 Positive Comparator Schematic Diagram ..... 192
4.1.8-1 Reference Generator, Offset Generator, ..... 194 and Reference Driver Schematic Diagram
4.1.8-2 Reference Generator and Offset Generator ..... 197 Equivalent Circuit
4.1.8-3 Reference Generator Output Waveforms ..... 204
4.2-1 High Voltage Comparator Simplified Schematic ..... 205
4.3-1 Temperature Sensor Schematic ..... 208
4.3-2 Temperature Sensor Output versus Temperature ..... 209
4. 4-1 Current Switch Schematic Diagram ..... 210
4.4-2 Current Switch Turn-On and Turn-Off Time ..... 210
4.5-1 Ciurrent Driver Schematic Diagram ..... 212
4.5-2 Current Driver Turn-On and Turn-Off Time ..... 212
4. 6-1 Gate Switch ..... 214
4.6-2 Gate Switch Turn-On and Turn-Off Time ..... 214
4.7-1 Read Timing Circuit Schematic Diagram ..... 216
4.8-1 Write Timing Circuit Schematic Diagram ..... 218
4.9-1 Sense Amplifier Schematic Diagram ..... 220

## ILLUSTRATIONS (Continued)

## Figure No. <br> Page

4. 10-1 Strobe Delay and Data One-Shot ..... 220
4.11-1 Frame ID Driver ..... 224
5. 12-1 Ion D-C Amplifier ..... 225
6. 13.1-1 Chopper Schematic Diagram ..... 227
4.13.2-1 Doubler Gate and Doubler Chain ..... 228
4.14.1-1 Low Voltage Power Supply Pre-Regulator ..... 231
7. 14.2-1 Low Voltage Power Supply Chopper ..... 233
4.14.3-1 +6V Post-R egulator ..... 235
4.14.3-2 -6V Post Regulator ..... 236
4.14.3-3 112V Post-Regulator ..... 237
4.14.3-4. +15 V Post-Regulator ..... 238
4.14.3-5 -25V Post-Regulator ..... 239
4.14.4-1 Filament Power Supply ..... 240
5.5-1 LPWM System Simplified Block Diagram ..... 247
8. 5-2 LPWM Simplified Block Diagram ..... 248
9. 5-3 Attenuator Schematic and Timing ..... 250
5.5-4 Reference Generator Schematic and Timing ..... 251
5.5-5 Positive Comparator Simplified Schematic ..... 253
$6.1-1$ Instrument Final Assembly ..... 255
10. 1-2 Amplifier and Optics Assembly (photo) ..... 256
6.1-3 Amplifier and Optics Assembly ..... 257
11. 1-4 Amplifier Assembly ..... 259
6.1-5 Analyzer Plate-Outer (photo) ..... 261
12. 1-6 Analyzer Plate-Inner (photo) ..... 262
13. 1-7 Instrument I-Iousing (photo) ..... 264
Eigure No. ..... Page
6.2-1 Typical Welded Module ..... 267
6.2-2 Welded Module ..... 268
6.2-3 Module Interconnect Matrix ..... 270
14. 2-4 Power Supply Blivet (photo) ..... 273
6.2-5 Logic Blivet (photo) ..... 274
15. 2-6 Butfer Storage Blivet (photo) ..... 275
6.3-1 Mechanical \& Thermal Interface ..... 277
7.6.1-1 Simulator Unit (photo) ..... 283
7.6.1-2 Ground Commands, Block Diagram ..... 284
7.6.1-3 Mode Select Block Diagram. ..... 285
7.6.1-4 GSE Word Gate Logic ..... 286
7.6.1-5 GSE Power Supply ..... 287
7.6.1-6 CiSE Pulse Cienerator ..... 288
7.6.1-7 (iSE Shift Pulse Cienerator ..... 288
7.6.3-1 Monitor and Control Unit ..... 291
7.6.3-2 (iS Fi Input Data Fincoding Circuit ..... 292
7.6.3-3 GSE Sccior Selector and Ramp Generator ..... 293
7.6.3-4 CSE High Vollage Programmer Control ..... 294
7.6.4-1 Meter Unit (photo) ..... 296
7.6.5-1 Printer Unit (photo) ..... 297
7.6.6-1 Current Probe ..... 298
7.6.7-1 (iSE Pulse Width Modulator Block Diagram ..... 301
7.6.7-2 Ladder Adder Schematic (GSE) ..... 302
7.6.7-3 A/D Clock Schematic (GSE) ..... 303

## TABLES

Table No. Page
3.2.1A Register Count and Sector ..... 49
3.2.1B Sector Detector Truth Tables ..... 51
3.2.1C Sector Detector Truth Tables ..... 52
3.2.1D Sector Detector Truth Tables ..... 53
3.2 .1 E Sector Detector Truth Tables ..... 54
3.2.1F Sector Detector Truth Tables ..... 55
3.2.1G Sector Detector Truth Tables ..... 56
3.2 .1 H Sector Detector Truth Tables ..... 57
3.2.5A Step Counter Truth Table ..... 85
3.2.5B Cycle Counter Clock Truth Table ..... 97
3.4 .1 A High Voltage Power Supply Inputs ..... 169
3.4.1B High Voltage Power Supply Outputs ..... 170
4.1.6A Suppression Circuit Logic ..... 190
7.6.1A Instrument Readout Format ..... 289

| A/D | Analog-to-Digital |
| :---: | :---: |
| AS | Azimuth Scan |
| BPS | Bits per Second |
| BS | Buffer Storage |
| CCC | Cycle Counter Clock |
| DCSM | Duty Cycle Storage Mode |
| EHVC | End High Voltage Cycle |
| ESC | Electron Suppression Code |
| FHVZ | Force High Voltage Zero |
| HBR | High Bit Rate |
| HV | High Voltage |
| HVA | High Voltage Advance |
| HVPS | High Voltage Power Supply |
| HVIRRGC | High Voltage Storage Register Gate Control |
| HVZ | High Voltage Zero |
| ISC | Ion Suppression Code |
| LBR | Low Bit Rate |
| LPWM | Logarithmic Pulse Width Modulator |
| LTSR | Long Term Storage Register |
| MCn | Mode Command Status Bit n |
| MFS | Maximum Flux Scan |
| P's | Polar Scan |
| PWM | Pulse Width Modulator |
| RI'TSR | Reset long Term Storage Register |
| SDMC: | Sun Pulse Delayed Mode Change |
| SID | Suppressed Identification |
| $S$ of EC | Start of Electron Cycle |

This engineering report describes the Pioneer C, D and E Plasma Probe instrument and associated Ground Support Equipment designed and fabricated by Marshall Laboratories (now Time-Zero Corporation) for Ames Research Center under NASA Contract NAS 2-3374.

The Plasma Probe instrument measures solar plasma charged particles in terms of flux, corresponding to energy level and incident direction of travel. This flux is detected by optical sensors and is converted to analog signals proportional to energy per unit charge.

Scope

The report covers the electrical, mechanical, and thermal design of the instrument. Also included is the Ground Support Equipment description, new technology, test results, problem areas, and recommendations.

The Appendix contains pertinent stress analysis, worst case design analysis, description of IC logic, and other appropriate supplemental material.

For clarity and convenience, the electrical description portion of this report is divided into three sections:
a. General Description (Section 2.0)

This section consists of a general discussion of the instrument's main features and interfaces.
b. System Description (Section 3.0)

This section is primarily concerned with a more detailed description of instrument operation.

This will include logic networks, sensor mechanics, transfer functions, and information flow between circuit "blocks" without going into detailed circuit analysis.
c. Circuit Description (Section 4.0)

Detailed circuit operation is presented in this section.

### 1.2 Delivered Units

The following units of Plasma Probe Experiment Model Number ML304-1 were designed, fabricated, tested and delivered:
a. Engineering Prototype, Serial Number 8C05-1
b. Flight 1 Instrument, Serial Number 8C05-2
c. Flight 2 Instrument, Serial Number 8C05-3
d. Flight 3 Instrument, Serial Number 8C05-4

Two sets of Ground Support Equipment were also designed, fabricated, tested and delivered.
2.0 GENERAL DESCRIPTION

The Plasma Probe Instrument is designed to measure ion and electron density and angular distribution in outer space. This; flux is detected by optical targets and converted to analog signals whose amplitudes are proportional to the energy per unit charge as determined by the optics electrostatic potential and the solar wind flux and direction.
The input amplifier capability ranges from $1 \times 10^{-14} \mathrm{amps}$ to $1 \times 10^{-9}$ amps.

This and other pertinent data is arranged in a particular digital format for transmission to earth. This can be seen in Figure 2.0-1, Data Format.

|  | $B R 512 \xi 256$ |  |  |  |  | BR 64, 16.8 ELECTRON AMODE |  |  |  |  |  |  |  |  |  | BR 64,16,8 ION MODE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 2 2 | FR'S | $F^{\prime} R^{\prime} S$ | FR'S | FR'S | $F R^{\prime} 5$ | $F R$ | FR | $F \dot{R}$ | $F R$ | FR | FR | $F R$ | $F R$ | $F R$ | FK | $F R$ | $F R$ | $F R$. | $F R$ | $F R$ | FR | FR | $E R^{\prime}$ | $F R$ | $F R$ | $F R$ | $F R$ | FR | $F R$ | $F R$ |
| 3 | 1,6 | 2.7 | 3.8 | 4.9 | 5.10 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | S | 10 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 3 | 10 | 11 | 12 | 13 | 14 | 15 |
| 4 | E! 11 | द/ट | F13 | हi/4 | F/15 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 5 | HVP | BR | MC, | IFC | $55_{1}$ | HVP | 561 | 56: | S61 | 561 | AVP | $8{ }^{\text {B }}$ | AKC, | IFC | 561 | HVP | SG1 | 561 | 561 | 561 | HVP | 561 | 86. | 561 | SG: | HVP | ER | MC. | IFC, | SG1 |
| 6 | SID | SCS | M ${ }^{2}$ | DCSM | SGe | SID | S6: | 562 | SG2 | 562 | 510 | 5 C 5 | MCa | DCSM | 562 | SID | SGz | SG2 | 56 | 562 | SID | 562 | S52 | K62 | 562 | S10. | SCS | MC2 | DCSM | 562 |
| 7 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 3 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 9 |  | HV | AS | A5 | AS |  |  |  |  |  |  | HV | AS | AS | $A S$ |  |  |  |  |  |  |  |  |  |  |  | HV | A.S | AS | AS |
| 10. |  |  | 6 | 12 | 18 |  |  |  |  |  |  |  | 6. | 12 | 18 |  |  |  |  |  |  |  |  |  |  |  |  | 6 | 12 | 18 |
| 11 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 12 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 13 | PS |  |  |  |  | MF | MF | MF | MF | MF | PS |  |  |  |  | MF | MF | MF | M ${ }^{\text {F }}$ | MF | MF | MF | MF | MF | MF | PS |  |  |  |  |
| 14 | 2 |  |  |  |  | 1 | 4 | 7 | 10 | 13 | 2 |  |  |  |  | 1 | 4 | 7 | 10 | 13 | 16 | 19 | 22 | 25 | 28 | 2 |  |  |  |  |
| 15 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 16 |  | AS | A5 | AS | 45 |  |  |  |  |  |  | AS | AS | AS | AS |  |  |  |  |  |  |  |  |  |  |  | AS | AS | AS | AS |
| 17. |  | 1 | 7 | 13 | 19 |  |  |  |  |  |  | 1 | 7 | 13 | 19 |  |  |  |  |  |  |  |  |  |  |  | 1 | 7 | 13 | 19 |
| 18 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 19 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | - |  |  |  |  |  |  |  |  |  |  |
| 20 |  |  |  |  |  |  |  |  | . |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 21 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\underline{22}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 23 |  | AS | AS | AS | 45 |  |  |  |  |  |  | AS | AS | AS | AS |  |  |  |  |  |  |  |  |  |  |  | $A S$ | AS | AS | AS |
| $\underline{24}$ |  | 2 | 8 | 14 | 20 |  |  |  |  |  |  | 2 | 8 | 14 | 20. |  |  |  |  |  |  |  |  |  |  |  | 2 | 8 | 14 | 20 |
| 25 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 26 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 27 | PS |  |  |  |  | MF | MF | MF | MF | MF | PS |  |  |  | , | MF | MF | MF | MF | MF | MF | MF | MF | MF | MAF | PS |  |  |  |  |
| 28 | 1 |  |  |  |  | 2 | 5 | 8 | II | 14 | 1 |  |  |  |  | 2 | 5 | 8 | 11 | 14 | 17 | 20 | 23 | 己6 | 29 | 1 |  |  |  |  |
| 29 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 30 |  | AS | AS | A5 | AS |  |  |  |  |  |  | AS | AS | AS | AS |  |  |  |  |  |  |  |  |  |  |  | AS | AS | AS | AS |
| 31 |  | 3 | 9 | 15 | 21 |  |  |  |  |  |  | 3 | 9 | 15 | 21 |  |  |  |  |  |  |  |  |  |  |  | 3 | 9 | 15 | 21 |
| 32 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 33 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | / |  |  |  |  |  |
| 34 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 35 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | , |  |  |  |  |  |
| 36 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 37 |  | AS | AS | AS | AS |  |  |  |  |  |  | AS | AS | AS | AS |  |  |  |  |  |  |  |  |  |  |  | AS | AS | AS | AS |
| 38 |  | 4 | 10 | 16 | 22 |  |  |  |  |  |  | 4 | 10 | 16 | 22 |  |  |  |  |  |  |  |  |  |  |  | 4 | 10 | 16 | 22 |
| 35 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 40 |  |  |  |  |  |  |  |  |  |  |  |  |  |  | . |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 41 | PS |  |  |  |  | MF | MF | MF | MF | MF | PS |  |  |  |  | MF | MF | MF | WF | MF | MF. | NF | MF | MF | MF | PS |  |  |  |  |
| 42 | 3 |  |  |  |  | 3 | 6 | 9 | 12 | 15 | 3 |  |  |  | . | 3 | 6 | 9 | 12 | 15 | 18 | 21 | 24 | 27 | 30 | 3 |  |  |  |  |
| 43 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 44 |  | AS | AS | AS | AS |  | . |  |  |  |  | AS | 4.5 | AS | AS |  |  |  |  |  |  |  |  |  |  |  | AS | AS | AS | 45 |
| 45 |  | 5 | II | 17 | 23 |  |  |  |  |  |  | 5 | // | 17 | 23 |  |  |  |  |  |  |  |  |  |  |  | 5 | 11 | 17 | 23 |
| 46 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 47 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | FOLD | DOUT | TRAME | T |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 LDO | T | - |

NOTES to Figure 2.0-1, Data Format:

## SCS: Sector Command Status

HVP: High Voltage Polarity
SID: . Suppression ID
$\mathrm{MCl}, 2$ : Sup. Mode Command Status
IFC: In Flight Cal Status
SG 1,2: Sector Generator Status
BR: Bit Rate
DCSM: Duty Cycle Storage Mode


The other data includes High Voltage polarity (to identify positive or negative particle measurement), secion information, bit rate (to identify message format), suppression mode, calibration status, and certain other information pertaining to the operation of the instrument.

The spacecraft, using a sun sensor, generates a pulse for each revolution of the spacecraft. The Sun Pulse occurs at a nominal rate of 60 ppm , but the rate can range from 54 to 80 ppm . This Sun Pulse is the basic timing signal for the operation of the instrument. Using this Sun Pulse repetition rate, the instrument divides each revolution of the spacecraft into 128 equal angels called Sectors. Three techniques are used for collecting flux data:
a. Polar Scan (PS), during which all three targets are used. The instrument detects the sector in which a maximum flux was measured, and the amplitude of this flux at each target.
b. Azimuthal Scan (AS), during which the instrument is programmed to detect the flux collected by the center target at each of 23 particular sectors out of the 128 equal intervals. See Figure 2.0-2 for the Azimuthal Scan Diagram. The shaded areas show the AS Sectors.
c. Maximum Flux Scan (MFS), which is similar to the Polar Sc:an. Here, the amplitude of the flux collected only by the center targel is measured. The amplitude of the maximumi flux during each revolution and the sector in which il occurs are detected.

Ion measurements are made at each of thirty levels of analyzer voltage while electrons are measured at each of 15 levels.

When data is transmitied at high bit rates ( 512 or 256 BPS), one PS and AS is made for each level of high voltage.


At low bit rates (64, 16 or 8 BPS or Duty Cycle Storage Mode-DCSM), one MFS is made for each level of analyzer voltage. After the last voltage step during an Ion cycle, the analyzer voltage is set to that level at which the maximum flux was detected; then one PS and one A.S is made.

After the last analyzer voltage step of an Electron cycle, the analyzer voltage is set to the level of the seventh step, and one PS and one AS is made.

Therefore, during high bit rate, in Ion mode, the instrument makes one PS during one revolution and one A.S during the next revolution for each of thirty analyzer voltage levels. At a nominal Sun Pulse rate of $60 \mathrm{ppm}, 60$ seconds are required for one Ion cycle.

During electron mode, the same sequence occurs for each of fifteen levels of high voltage. At the nominal Sun Pulse rate, 30 seconds are required for an electron cycle.

At low bit rates, during Ion mode, the instrument makes one MFS during each revolution for each of thirty analyzer voltage levels, then one PS during an additional revolution and one AS during another revolution. This requires five revolutions minimum for each Ion cycle, which includes three stabilization periods.

During electron mode, the same sequence occurs for each of fifteen levels of analyzer voltage followed by one PS and one AS. 28 revolutions are required for an eleciron cycle, which includes two stabilization cycles. See Figures 2.0-3 and 2.0-4 for the HV Stepping Sequence diagrams.

The above statements regarding timing are made for explanatory purposes. Practically, these times are several seconds longer. For instance, midway through an Ion cycle the sequence is stopped and the analyzer voltage reduced to zero for two Sun Pulse periods.

## H.V.P

$\longrightarrow$ ION CYCLE $\longrightarrow$ ELECTRON CYCLE

$\infty$

ELECTRON RAMP


Figure 2.0-3, Figh Voltage Stepping Sequence, Low Bit Rate


Figure 2.0-4, High Voltage Stepping Sequence, High Bit Rate

The sequence is also stopped and the analyzer voltage is reduced to zero for four Sun Pulse periods any time the suppression mode is changed, such as occurs between the fifth and sixth analyzer voltage steps of an electron cycle or between an Electron and Ion cycle. These analyzer voltage zero periods are used for stabilizing the Electrometer amplifier.

At both high and low bit rates the instrument is sequenced through seven Ion cycles, then through one Electron cycle. For the first five steps of an Electron cycle, the targets are operated with unsuppressed secondary emission and the remaining steps are in a suppressed mode.

During Ion cycles, the instrument operates in one of three suppression modes. These modes are: all unsuppressed, all suppressed, and automatic suppression. During automatic suppression the first three and the last three Ion cycles are unsuppressed and the fourth Ion cycle is suppressed.

The suppression mode can be changed by Earth Command. This command can be received at any time and stored in the instrument. The command is executed at the start of the next Electron cycle.

See Figure 2.0-5 for the Electrical Interface Wiring Diagram. Appendix A shows the specification of Integrated Circuit logic used in the system.
2.1

Subsystems General Description

The instrument consists of fourteen electrical subsystems plus the Optics section. These subsections are as follows:
$0101^{-100 t D G_{p m o l} 2}$


Figure 2.0-5

|  |  |  |  |  |  | Pant No |  | sfegifator | ноиепtarure or decantion |  |  |  |  |  | 2015 5 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  | (winner no NAS2-337d |  | ${ }^{M_{1}}$ |  | MARSHALL LABORATORIES |  |  |  |  |
|  |  |  |  |  |  |  |  | - |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  | $x \mathrm{COX}=910$ | $x=0.05$ |  |  |  |  |  |  |  |  |  | DNCRAM-ARC PLASMA PROBEPICNEER CED |  |  |  |  |  |  |
|  |  |  |  |  |  | 7 Supitice Roxatiss |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  | H2-34 |  |  | $\begin{aligned} & \text { agex } \\ & \hline \end{aligned}$ | $2-73$ |  |  |  | $544001$ |  |  |  |  |  |  |  |  |  |  |  |  |
| (1)20 | \#ea | ATSitor | ${ }_{\text {mam }}$ | simer | min |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  | [peit | 过 |  |  |  |  |  |  |  |  |  |  |  |  |  |

a. Electrometer Amplifier
b. Attenuation and Pulse Width Modulator
c. Timing and Control
d. Sector Programmer
e. Target Programmer
f. High Voltage Programmer
g. Analog-to-Digital (A/D) Converter
h. Commutator
i. Status Decoder
j. Calibrate and Sector Delay
k. Buffer Storage

1. Temperature Sensor
m. High $\cdot$ Voltage Power Supply .

These sub-systems are arranged into four sub-assemblies:
a. Electrometer Amplifier - contains the Optics, Electrometer Amplifier, and the Attenuation and Pulse Width Modulator.
b. Logic - consists of the Analog-to-Digital (A/D) Converter, Target Programmer, Sector Programmer, Timing and Control, Temperature sensor, Status Decoder, Commutator, and High Voltage Programmer.
c. Buffer Storage - contains only the Buffer Storage circuitry.
d. Power Supply - contains the high and low voltage power supplies.

A block diagram of the system is shown in Figure 2.1-1. The Interconnect Schematic can be seen in Figure 2.1-2. See Appendix B for the master drawing list, Operational Test specification, and Flight Acceptance Test Specification. Appendix C shows a typical Flight Acceptance Test Report.


Functional Block Diagram
ARC Plasma Probe
Figure 2.1-1

The Optics consist of two concentric spherical analyzer plates that, when properly biased, produce an electrostatic field. Ions entering this field are deflected, and only those having a pre-determined $\frac{E}{Q}$ range can reach the current detectors.

### 2.1.1.2 Electrometer

Each target is connected to a current amplifier. The amplifier produces a positive output voltage for negative particle inputs, and a negative output voltage for positive particle inputs.
Range of operation is $1 \times 10^{-14}$ amperes to $1 \times 10^{-9}$ amperes for the input, and 0.0032 volts to 21.5 volts for the output. The amplifier has been designed to minimize noise, drift, and response time, and to ensure reliable operation for the life of the instrument.
2.1.1.3 Attenuation and Pulse Width Modulation The output of the Electrometer is compressed at high levels of input current. This compression is unfolded by the Logarithmic Pulse Width Modulator (LPWM), which produces an output pulse whose width is a logarithmic function of the amplitude of Electrometer input current.
2.1.2 Logic
2.1.2.1 Timing and Control

This subsystem generates the basic timing and control signals for operation of the instrument logic. It receives and executes command signals from external sources. On the basis of these signals, the Sector, Target, and High Voltage circuits are properly sequenced. Signals are also generated to control the A/D functions, Stabilization circuits and the Buffer Storage.
2.1.2.2 Sector ProgrammerThe Sector Programmer generates the basic timing whichdivides each revolution of the spacecraft into 128 sectors,each of which is subdivided into 16 segments. The programmerconsists of a voltage controlled oscillator operating at 2048times the Sun Pulse rate, feeding into an 11 stage ripplecounter.
2.1.2.3 Target Programmer
The Target Programmer consists of two flip-flops and appro- priate NOR gates. It controls the data flow of the three targets (Sector and High Voltage information).
2.1.2.4 High Voltage ProgrammerThe High Voltage Programmer provides the necessary signalsto step the High Voltage Power Supply through thirty logarith-mically increasing steps for seven cycles of ion mode followedby fifteen such steps for one cycle of electron mode. Dumpand Stabilization is forced every fifteen steps regardless ofspin rate or bit rate.
The minimum time between Stabilization commands is 11.25 seconds at 80 RPM in Low Bit Rate, and the maximum is 45 seconds at 40 RPM in High Bit Rate.
2. 1.2.5 High Voltage A/D Converter
The High Voltage A/D circuit is similar to the flux A/D circuit. The high voltage level is sampled with a voltage divider and converted to a PWM signal. This in turn is converted to a digital quantity representative of the high voltage level at the time of sampling. The sampled High Voltage analog will vary, in steps, between 0 and 3000 millivolts in Electron mode, and between 40 and 3000 millivolts in Ion mode.

| 2.1.2.6 | Commutator <br> The Commutator sequentially gates the digital data into an intermediate storage register from which it is then fed into the buffer storage. |
| :---: | :---: |
| 2.1.2.7 | Status Decoder <br> The Status Decoder produces one-or-two-bit words which give information relating to the operation of the instrument. |
| 2.1.2.8 | Calibrate and Sector Delay Mode <br> Upon receipt of the Calibrate Command from the Earth Station, two operations occur within the instrument. First, the internally generated Sun Pulse is delayed from the actual Sun Pulse for a period equivalent to four sectors. Whereas, in normal azimuthal scan flux is measured in each of 23 preselected sectors.' these measurements are made 4 sectors later when the Sun Pulse is delayed. Secondly, the flux comparators are forced to generate data representing $1 / 2$ full scale flux. |
|  | The Comparator calibration is disabled and normal measurements resumed at the start of the next Electron cycle. The internal Sun Pulse returns to the non-delayed condition upon receipt of the next Calibrate Command. |

### 2.1.2.9 Temperature Sensor

The Temperature Sensor consists of a close-tolerance thermistor and a differential amplifier. This amplifier provides a d-c output voltage as a linear function of ambient temperature.
2.1.3 Buffer Storage

The Buffer Storage consists of a core plane with appropriate Read and Write address circuits and counters. The flux and sector data and other information is entered into the core plane in specific locations. This information is read out at a rate which is dictated by telemetry requirements and in a manner corresponding to the message format.

The counters are controlled by the Buffer Logic although the storage unit supplies signals which prevent the Read counters from overtaking the Write counters. Signals are also provided to prevent writing into the core plane sections that have not been read out.

Digital data is also generated which identifies the frames being read out.
2. 1.4 Power Supplies

The primary input power to the instrument is an unregulated +28 volts d-c. From this the various vollage sources are developed.
2.1.4.1 Low Voltage Power Supply

The Low Voltage Power Supply furnishes the following well regulated voltages:

| a. | +6 V | $\pm 0.1 \%$ |
| :--- | :--- | :--- |
| b. | +12 V | $\pm 0.2 \%$ |
| c. | +15 V | $\pm 0.2 \%$ |
| d. | -6 V | $\pm 0.1 \%$ |
| e. | -25 V | $\pm 0.2 \%$ |

In addition, a 3.3 volts 5 KHz square wave is generated to provide filament power for the Electrometer tube and excitation for the chopper.

## 2. 1. 4. 2 High Voltage Power Supply

The Suppression voltage supplies are +150 and -150 volts, unregulated. The analyzer plate power supply is programmable and provides plus and minus 17.5 to 1250 volts in 30 logarithmic sleps during Ion mode.

In Electron mode, the supply provides plus and minus 1.166 to 83.3 volts in 15 logarithmic steps.

### 3.1 Electrometer Amplifier and Optics

3.1.1 Optics

Refer to Figure 3.1.1-1 for the Optics configuration.

The voltage $V_{E}$ is applied across the analyzer plates to produce an electrostatic field. The force field (charged particles entering the optics) deflect and only those ions within a range of specific $\frac{\mathrm{E}}{\mathrm{Q}}$ values can reach a set of current detectors. With a spherical analyzer geometry, the potential between the plates is given by the expression,

$$
V_{(r)}=\frac{-V_{E}}{\left(R_{o}-R_{i}\right)}\left[\frac{R_{0} R_{i}}{r}-\frac{R_{0}+R_{i}}{2}\right]
$$

where $R_{o}$ and $R_{i}$ are the inner and outer plate radii, respective$1 y$, and $V_{(r)}$ is the potential difference between the analyzer plates. For ions, the outer plate has a potential of $+V_{E} / 2$, and the inner plate a potential of $-V_{E} / 2$.

The potential energy of an ion between the plates is $Q V_{(r)}=U_{(r)}$ where $Q$ is the ion charge. Since the analyzer plate system is spherical, the ions follow elliptical orbits while in the electrostatic field. This is a conservative system neglecting fringe field effects; thus the total energy and angular momentum of the ion is constant.

For a given potential $\mathrm{V}_{\mathrm{r}}$ and analyzer plate geometry $\left(\mathrm{R}_{\mathrm{o}}, \mathrm{R}_{\mathrm{i}}\right.$ and $\psi$ ), the range of possible orbits through the system is limited in both speed ( $v$ ) and angle of incidence. Thus the analyzer configuration defines the speed and the angular range for a given ion species.


Optics Configuration
Figure 3,1.1-1

A figure that defines the analyzer system is the analyzer constant $\mathrm{K}_{\mathrm{A}}$, where

$$
\mathrm{K}_{\mathrm{A}}=\frac{\mathrm{E} / \mathrm{R}_{\text {nom }}}{\mathrm{V}_{\mathrm{E}}}
$$

the ratio of nominal acceptance energy to applied a nalyzer voltage.

The maximum ion density collected by the optics is dependent upon the shape of the entrance aperture, the angle $;^{\circ}$ of the analyzer plates, the location of the collectors below the exit aperture, and the angular position and size of the current collectors.

$$
\begin{aligned}
& V_{(r)}=\frac{-V_{E}}{\left(R_{o}-R_{i}\right)}\left[\frac{R_{o} R_{i}}{r}-\frac{R_{0} R_{1}}{2}\right] \\
& E=\frac{1}{2} m v^{2} i=\frac{1}{2} m^{2}(r)+q^{2}(r) \text { conservation of energy }
\end{aligned}
$$

At boundary condition

$$
\frac{m v_{i} \cos }{v_{i}}=\frac{m v(r)}{r} \cos \alpha
$$

See Figure 3.1.1-2, Boundary Conditions at Entrance Aperture.


Figure 3.1.1-2, BOUNDARY CONDITIONS AT ENTRANCE APERTURE

### 3.1.2 Electrometer

See Figure 3. 1.2-1 for a simplified‘block diagram of the Electrometer. The input stage and the heart of the system is an 8520 Electrometer tube manufactured by Raytheon. The selection of this tube was based upon a survey of existing electrometer tubes. The 8520 is superior with respect to grid leakage, stable characteristics in both launch and space environment, low power, small physical size and therefore, smaller magnetic dipole moments. The characteristics of the 8520 are as follows:

Average Characteristics

| Filament Voltage | 0.625 | 0.625 | volts |
| :--- | :--- | :--- | :--- |
| Filament Current | 10 | 10 | mA |
| Plate Voltage | 22.5 | 8 | volts |
| Screen Grid Voltage | $-\ldots$ | 5.5 | volts |
| Control Grid Voltage | -3.0 | -2.0 | volts |
| Plate Load Resistance | 200,000 | $-\ldots$ | ohms |
| Plate Current | 60 | 6 | mAdc |
| Screen Grid Current | --- | 2.5 | mAdc |
| Amplification Factor | 2.2 | $-\ldots$ | $-\ldots$ |
| Transconductance | 70 | 14 | mho |
| Voltage Gain | 1.85 | $-\ldots$ | $-\ldots$ |
| Maximum Control Grid Current | $1 \times 10^{-13}$ | $-\ldots$ | amp |
| Approximate Control Grid | --- | $2 \times 10^{-15}$ | amp |



Electrometer Simplified Block Diagram
Figure 3.1.2-1

The tube operates at the quiescent conditions recommended by the manufacturer for optimum performance; namely, fixed cathode, plate, signal grid and filament voltage and fixed plate current. The precise operating point is achieved by adjusting the screen grid bias. In order to reduce system noise, the voltage gain of the tube is made as large as possible by minimizing the plate loading by use of an FET differential stage. The FET is biased for minimum temperature drift.

When the Electrometer is turned on, with no filament voltage applied, the amplifiers are saturated and the output of the Electrometer remains at about +10 V . Upon application of the filament voltage, the tube starts conducting and the output of the Electrometer decreases steadily but does not reach zero until the screen grid potential of the tube reaches a level between 7.2 to 7.8 volts; nominally, it should be at 7.2 volts. This is done by stabilizing the system.

The stabilization is achieved in conjunction with the HV dump occurring at the end of every 15 high voltage steps and between the fifth and sixth high voltage Electron step. During the dump mode, all input signals to the Electrometer grid are removed and a logic signal (See Section 3.2.6, High Voltage Zero and Stabilization Control) present at the Stabilization Buffer activates the Stabilization Amplifier causing it to sense any offset due to internal drift in the amplifier.

The error is amplified and the output of the Stabilization Amplifier feeds into the Stabilization Storage circuit which acts as a switch and dumps enough current through a divider network to establish the correct screen grid potential required for lowest zero offset. The output of the Electrometer is d-c compressed at 2/3 of full scale to keep the output swing to a reasonable value in measuring 5 magnitudes of signal.

Refer to Figures 3.1.2.-2 and 3.1.2-3 for a plot of the Electrometer transfer functions for Ion mode and Electron mode, respectively.

The transfer characteristics of the Electrometer at this region follows basically the expression

$$
E_{o}=R_{f} \times I_{i n}+V_{z}
$$

which shows that output voltage is a function of the feedback resistor plus the zener breakdown voltage. Below the $2 / 3$ region the transfer characteristic is

$$
E_{o}=R_{f} \times I_{i n} \times 22
$$

Figure 3.1.2-4 shows an equivalent circuit of the Electrometer for analysis purposes. The ratio of R1 to R2 is 22. This network, together with the zener diode and the shielded feedback resistor $R_{f}\left(1.5 \times 10^{10} \Omega\right)$ determines the gain and compression region. The output of the Electrometer is d-c compressed to $2 / 3$ of full scale to keep the output swing to a reasonable value in measuring five magnitudes of signal.

The transfer function for the Electrometer can be derived as follows: Consider Figure 3.1.2-5, Electrometer Feedback Equivalent network.


Electrometer Transfer Characteristics, Ion Mode
Figure 3.1.2-2

KEUFFEL \& ESSER CO


Electrometer Transfer Characteristics, Electron Mode
Figure 3. 1.2-3


Figure 3.1.2-4


Electrometer Feedback Equivalent Network $\left(Z_{f}\right)$ Figure 3.1.2-5

Assuming infinite gain, Zin can be neglected. Therefore,

$$
\text { Eo }=\frac{\operatorname{Iin} R_{f}}{1+R_{f} C s}
$$

Thus

$$
\frac{E_{o}}{I \text { in }}=\frac{R_{f}}{1+R_{f} C s}
$$

Where

$$
\mathrm{RC} \approx 1.6 \mathrm{msec}
$$

so that roll-off is about 100 Hz .

A shield is employed on the feedback resistance to reduce the effect of distributed capacity.

In the Electron mode the output is limited because of the supply voltage being +15 volts allowing the amplifiers to saturate at about +10 volts. In the Ion mode the output increases to about - 22 volts and then saturates. The compression is achieved by means of the 2 zener diodes (See Schematic, Figure 4.1.4-1). These have sharp knee characteristics and produce a zener breakdown voltage of 6.7 volts at about 100 microamperes. These zener diodes are located in the output of the Electrometer, therefore forcing compression once the output increases above the zener breakdown voltage.

Refer to Figure 3.1.2-6 for the detailed Electrometer interconnect diagram.

3.1.4 Pulse Width Modulator Programmer

Refer to Figure 3.1.4-1 for a block diagram of the Pulse Width Modulator (PWM) Programmer.

The PWM Programmer controls the Positive and negative. Reference Generators: The Q1, Q2, and Q3 outputs (and their complements) drive the Reference Generators to provide three levels of exponentially decaying reference potentials to the Comparators.

The basic timing signal is the PWM Shift Pulse. Input and output waveforms, are shown in Figure 3.1.4-2 and 3.1.6-2.

Q2 and Q3 are preset by the sample command. Q1 is preset by Q3.


Pulse Width Modulator Programmer
Block Diagram
Figure 3.1.3-1


Figure 3.1.4-1 Block Diagram, Pulse Width Modulator and Attenuation

## $\longrightarrow$ Sample Command $\Gamma$




Input and Output Waveforms, Pulse Width Modulator Programmer Figure 3.1.4.2

The $\overline{P W M}$ signal is generated in conjunction with the Logic Programmer and the output of the Comparators. It is used together with the $Q 2, Q 3$, and $\overline{Q 3}$ signals from the PWM Programmer, to program the Attenuator Driver. See Figure 3.1.4-3, Logic Programmer Block Diagram.
3.1.6 Reference Generator Networks

## Comparators

Two Comparators are used in the LPWM: one negative Comparator and one positive Comparator (Figure 3.1.3-1, LPWM Block Diagram). The comparison of an input signal with the exponentially decaying reference input determines the output pulse width. The output of the positive Attenuator is the input to the positive Comparator; the output of the negative Attenuator is the input to the negative Comparator.

The Comparators are each essentially a three-stage differential amplifier. See Figure 3.1.5-1 for the Block Diagram and stage gains.

Two Reference Generator networks provide the exponentially decaying reference levels to the Comparators. The Reference Generator networks consist of:
a. Three Reference Drivers
b. An Offset Generator
c. One positive and one negative Reference Generator (summing networks)
Refer to Figure 3.1.6-1 for the Reference Generator Network Block Diagram.

The Pulse Width Modulator Programmer (Figure 3.1.4-1) controls the Reference Drivers and the Offset Generator.


Logic Programmer Block, Diagram
Figure 3.1.4-3


$$
\begin{aligned}
\text { Total Gain } & =\mathrm{AV}_{1} \times \mathrm{AV}_{2} \times \mathrm{AV}_{3} \\
& =20 \times 100 \times 50.0 \\
& =1 \times 10^{5}
\end{aligned}
$$

Comparator Block Diagram
Figure 3.1.5-1


Reference Generator Network, Block Diagram
Figure 3.1.6-1

The three Drivers are sequentially activated to drive each summing resistor in each Reference Generator to consecutively produce three distinct levels at each output. The capacitors $C_{1}$ and $C_{2}$ form part of an RC network to allow the ouput levels to exponentially decay. The Offset Generator inserts a 450 mv offset to the Reference Generator outputs at the first level. See Figure 3.1.6-2 for the timing diagram of the Reference Generator Network. This is an extension of Figure 3.1.4.-2, Input and Output Waveforms, Pulse Width Modulator.

### 3.1.7 Suppression Circuit

The function of the Suppression Circuit is to provide all necessary voltages for the Optics section and a +40 volt supply for the drift tube. The Suppression Circuit is an integral part of the amplifier assembly. The output of the suppression circuit is dependent upon logic signals $6+0$ and $6+\overline{25}$, Table 3.1.7A illustrates the output combinations of the circuit in conjunction with the logic signals.

| $6+\overline{25}$ | $6+0$ | Suppression Voltage |
| :---: | :---: | :---: |
| 0 | 0 | -40 |
| 0 | 1 | 0 |
| 1 | 0 | -25 |
| 1 | 1 | +6 |

Table 3.1.7A Suppression Circuit Logic
$\begin{array}{ll}\text { 3.2 } & \text { Buffer Logic } \\ \text { Refer to Figure 3.2-1 for the block diagram of the Buffer Logic. }\end{array}$
3.2.1 Timing and Control



3:2.1.1 V.oltage Controlled Oscillator
See Figure.3.2.1-1 for the Voltage Controlled Oscillator Block Diagram.

The Voltage Controlled Oscillator (VCO) is an astable multivibrator with a symmetical output. It feeds into an eleven stage counter which counts to 2048. The Sun Pulse resets the counter to zero and synchronizes the phase of the oscillator. If the oscillator frequency is higher than 2048 counts between Sun Pulses, the counter overflows and sets the control flip-flop which then acts to reduce the VCO frequency. When frequency is low, the Control flip-flop is reset and the VCO frequency increases.

R and C provide a large time constant of 1500 seconds to achieve a ripple error of less than $0.1 \%$.
3.2.1.2 A/D Clock

Figure 3.2.1-2 shows the block diagram for the A/D Clock.
The A/D Clock oscillator is an astable multivibrator whose output is a $4 . \mu s e c o n d$ pulse with a repetition rate of 81.92 Kpps. The frequency is controlled to within $+0.4 \%$. The Stop/Start circuit provides a delay of $8 \mu \mathrm{~seconds}$ between the Start command and the first clock.pulse.
3.2.1.3 Sun Pulse Delay

A block diagram of the Sun Pulse Delay network is shown in Figure 3.2.1-3.

In normal operation, Flip-Flop 1 is set by Sun Pulse Delayed Mode Change (SDMC), which is derived from the calibrate signal. This enables Gate l and inhibits Gate 2. The Interface Sun Pulse signal appears at the output as Sun Pulse.

Interface Sun Pulse also toggles Flip-Flop 2, which operates the delay circuit when $Q$ goes positive. The fall of the delay output triggers the One-Shot, but Gate 2 blocks this signal.


Voltage Controlled Oscillator Block Diagram
Figure 3.2.1-1


A/D Clock Block Diagram Figure 3. 2.1-2


Sun Pulse Delay Network Block Diagram
Figure 3.2.1-3

When another SDMC pulse appears, Flip-Flop 1 is reset. Gate 1 is inhibited and Gate 2 is enabled. The output of the One-Shot then appears as the Sun Pulse.

The width of the delay output is controlled to $32 \pm 0.1 \mathrm{msec}$; therefore, the output of the One-Shot.appears 32 msec after the Interface Sun Pulse.

### 3.2.1.4 Spoke Generator

See Figure 3.2.1-4, Spoke Generator Block Diagram.

The Spoke Generator is an eleven stage ripple-counter driven by the VCO.

The Sun Pulse is inverted to produce the Sun Pulse. This signal drives the One-Shot which resets the counter and the overflow detector, Flip-Flop 3. The Sun Pulse is also used to toggle the two stage shift register, Flip-Flop 1 and Flip-Flop 2, and to synchronize the VCO.

If the VCO frequency is high, the counter overflows, setting FlipFlop 3. The next Sun Pulse sets Flip-Flop 2 and the second Sun Pulse sets Flip-Flop 1. The $Q$ output from Flip-Flop 2 acts to reduce the VCO frequency. When the frequency goes low FlipFlop 3 remains reset and the next two Sun Pulses reset FlipFlop 1 and Flip-Flop 2. $Q$ of Flip-Flop 2 then increases the frequency. The $Q$ outputs from Flip-Flop 1 and Flip-Flop 2 are used for status infoṛmation.

The VCO is buffered to set and clear Flip-Flop 4. The $\bar{Q}$ output of Flip-Flop 4 provides the $\overline{\mathrm{V}}$ signal which drives the counter; it is also used in the A/D control.

The output of the counter, $Q_{0}$ through $Q_{10}$ divides the time between Sun Pulses into 2048 equal segments.


Spoke Generator Block Diagram
Figure 3.2.1-4

### 3.2.1.5

### 3.2.1.6 A/D Control

This circuit generates the basic timing signals for controlling the A/D functions, Target and High Voltage (HV) advances, and Write Pulses. See Figure 3.2.1-7 for the logic diagram of the A/D Contro1. Figure 3.2.1-8 shows the A/D Control timing diagram.

Signals 100, 101 and 102 occur during each sector. Signal 100 occurs during the first ségment of each sector; signal 101 occurs during the 12 th, and 102 during the 13 th. 100 is used to generate Start $A / D$ and Reset $A / D$ pulses, and to reset the Write Counters in the Buffer Storage during High Bit Rate (HBR).

101 is used to generate Write Pulses during Sectors 66, 72 and 78 while in AS or during Sectors 2 and 10 while in PS. It will also Inhibit Data during Sector 15 if the Buffer Storage is full or while the instrument is in stabilization.

102 is used to generate Write Pulses for flux during each of the 23 selected sectors while in AS, during Sectors 2, 4, and 6 while in PS, and in Sector 2 in MFS.


Logic Diagram of Sector Detector
(continued next page)
Figure 3.2.-1-5


Logic Diagram of Sector Detector (cont.) Elements are NOR gates.

Figure 3.2.I-5

| Sector | Register Count |
| :--- | :--- |
| 0 | $0 \rightarrow 15$ |
| 1 | $16 \rightarrow 31$ |
| 2 | $32 \rightarrow 47$ |
| 3 | $48 \rightarrow 63$ |
| 4 | $64 \rightarrow 79$ |
| 5 | $80 \rightarrow 95$ |
| 6 | $96 \rightarrow 111$ |
| 7 | $112 \rightarrow 127$ |
| $8 \rightarrow 9$ | $128 \rightarrow 159$ |
| 10 | $160 \rightarrow 175$ |
| $11 \rightarrow 15$ | $176 \rightarrow 255$ |
| 16 | $256 \rightarrow 271$ |
| 40 | $640 \rightarrow 659$ |
| 56 | $896 \rightarrow 911$ |
| $64 \rightarrow 79$ | $1204 \rightarrow 1279$ |
| 80 | $1280 \rightarrow 1295$ |
| 88 | $1408 \rightarrow 1423$ |
| 104 | $1664 \rightarrow 1679$ |
| 126 | $2016 \rightarrow 2031$ |

Tablel2. 2. 1A, Register Count and Sector


Sectoor Detecur - Timing Diag̀ram
Fifgure 3.2.1-6

## TRUTH TABLE FOR SECTORS 16 AND 80

| Count | Q10 | Q9 | Q8 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 271 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1280 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1281 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
|  | Not Care |  |  |  |  |  |  | Do Not ${ }^{\text {r }}$ Care |  |  |  |

. Sector $16+80=\overline{Q 4} \cdot \overline{Q 5} \cdot \overline{Q 6} \cdot \overline{Q 7} \cdot Q 8 \cdot \overline{Q 9}$

Input to Gate $1=Q 4+Q 5+Q 6+Q 7+\overline{Q 8}+Q 9$
Inverting

$$
=\overline{Q 4} \cdot \overline{Q 5} \cdot \overline{Q 6} \cdot \overline{Q 7} \cdot Q 8 \cdot \overline{Q 9}
$$

Re-inverting through Gate 8 and gives the same expression as at the input to Gate 1. OR'ing Qlo with this gives,

$$
Q 4+Q 5+Q 6+Q 7+\overline{Q 8}+Q 9+Q 10
$$

Inverting

$$
\overline{\mathrm{Q4}} \cdot \overline{\mathrm{Q5}} \cdot \overline{\mathrm{Q} 6} \cdot \overline{\mathrm{Q7}} \cdot \cdot \mathrm{Q8} \cdot \overline{\mathrm{Q9}} \cdot \overline{\mathrm{Q10}}=\text { Sector } 16
$$

Table 3. 2. 1B, Sector Detector Truth Tables

## TRUTH TABLE FOR SECTORS 40 AND 56

| Count | $Q 10$ | $Q 9$ | $Q 8$ | $Q 7$ | $Q 6$ | $Q 5$ | $Q 4$ | $Q 3$ | $Q 2$ | $Q 1$ | $Q 0$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 640 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 659 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 896 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 911 | 0 | 1 | $\frac{1}{\text { Do Not }}$ | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| Care |  |  |  |  |  |  |  |  |  |  |  |

TRUTH TABLE FOR SECTORS 80 AND 88

| Count | Q10 | Q9 | Q8 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1280 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1295 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1408 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1423 | 1 | 0 | 1 | $\underbrace{1}_{\text {DON'TC }}$ | 0 | 0 |  |  | $\frac{1}{\text { Not }}$ | ar | 1 |
| Sectors $80+88=\overline{\mathrm{Q4}} \cdot \overline{\mathrm{Q} 5} \cdot \overline{\mathrm{Q} 6} \cdot \mathrm{Q8} \cdot \overline{\mathrm{Q9}} \cdot \mathrm{Q10}$ |  |  |  |  |  |  |  |  |  |  |  |
| Input to Gate $3=\mathrm{Q4}+\mathrm{Q5}+\mathrm{Q6}+\overline{\mathrm{Q8}}+\mathrm{Q9}+\overline{\mathrm{Q10}}$ |  |  |  |  |  |  |  |  |  |  |  |
| Inverti | g | $\overline{\text { Q4 }}$ | $\overline{\text { Q5 }}$ | $\overline{Q 6}$. | $8 \cdot$ | - |  |  |  |  |  |

Table:3.2,1C, Sector Detector Truth Tables

TRUTH TABLE FOR SECTORS 72 AND 104

| Count | Q10 | Q9 | Q8 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1152 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1167 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1664 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1679 | 1 | $\frac{1}{\mathrm{DO} \mathrm{Nc}}$ | 0 | 1 | 0 | 0 |  |  | $\frac{1}{\mathrm{No}}$ |  |  |
| Sectors $72+102=\overline{\mathrm{Q4}} \cdot \overline{\mathrm{Q} 5} \cdot \overline{\mathrm{Q} 6} \cdot \mathrm{Q7} \cdot \overline{\mathrm{Q8}} \cdot \mathrm{Q10}$ |  |  |  |  |  |  |  |  |  |  |  |
| Input to Gate $4=Q 4+Q 5+Q 6+\overline{Q 7}+\mathrm{Q8}+\overline{\mathrm{Q10}}$ |  |  |  |  |  |  |  |  |  |  |  |
| Inverting $=\overline{\overline{Q 4}} \cdot \overline{\mathrm{Q} 5} \cdot \overline{\mathrm{Q} 6} \cdot \mathrm{Q7} \cdot \overline{\mathrm{Q8}} \cdot \mathrm{Q10}$ |  |  |  |  |  |  |  |  |  |  |  |

TRUTH TABLE EOR SECTORS 64 THRU 79

| Count | $Q 10$ | $Q 9$ | $Q 8$ | $Q 7$ | $Q 6$ | $Q 5$ | $Q 4$ | $Q 3$ | $Q 2$ | $Q 1$ | $Q 0$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1024 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1264 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1279 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 0 |  |  |  |  |  |  |  |  |  |  |  |

Sectors $64 \rightarrow 79=\overline{\mathrm{Q}} \cdot \overline{\mathrm{Q} 9} \cdot \mathrm{Q} 10$
Input to Gate $5=\mathrm{Q} 8+\mathrm{Q9}+\overrightarrow{\mathbf{Q 1 0}}$
Inverting $=\overline{Q 8} \cdot \overline{Q 9} \cdot Q 10$

Table 3. 2. 1 1D,Sector Detector Truth Tables

TRUTH TABLE FOR SECTOR 126

| Count | $Q 10$ | $Q 9$ | $Q 8$ | $Q 7$ | $Q 6$ | $Q 5$ | $Q 4$ | $Q 3$ | $Q 2$ | $Q 1$ | $Q 0$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2016 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 2031 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | $\left(\begin{array}{ll}1 & 1 \\ \text { Do Not Care } & 1\end{array}\right.$ | 1 |  |  |

Sector $126=\overline{Q 4} \cdot Q 5 \cdot Q 6 \cdot Q 8 \cdot Q 9 \cdot Q 10 \cdot Q 7$
Input to Gate $6=, Q 4+\overline{Q 5}+\overline{Q 6}+\overline{Q 7}+\overline{Q 8}+\overline{Q 9}+\overline{Q 10}$
Inverting $=\overline{Q 4} \cdot \mathrm{Q} 5 \cdot \mathrm{Q} 6 \cdot \mathrm{Q} 7 \cdot \mathrm{Q} 8 \cdot \mathrm{Q} 9 \cdot \mathrm{Q} 10$

TRUTH TABLE FOR SECTORS 0 THRU 15

| Count | Q10 | Q9 | Q8 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 240 | 0 | 0 | 0 | 1 | i | 1 | 1 | 0 | 0 | 0 | 0 |
| 255 | 0 | 0 | 0 | 11 | 1 | 1 | 1 | 1 | 1 | 1 | $1)$ |

Sector $0 \rightarrow 15=\overline{\mathrm{Q8}} \cdot \overline{\mathrm{Q9}} \cdot \overline{\mathrm{Q10}}$
Input to Gate $7=Q 8+Q 9+Q 10$
Inverting $=\overline{Q 8} \cdot \overline{Q^{9}} \cdot \overline{Q 10}$

TRUTH TABLE FOR SECTORS 2 AND 3

| Count | Q10 | Q9 | Q8 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 32 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 47 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |
| 48 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 63 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 |  | 1 | 1. |
|  |  |  |  |  |  |  |  | Do Not Care |  |  |  |
| Sectors $2+3=85 \cdot \overline{\mathrm{Q}} \cdot \overline{\mathrm{Q7}} \cdot \overline{\mathrm{Q8}} \cdot \overline{\mathrm{Q9}} \cdot \overline{\mathrm{Q10}}$ |  |  |  |  |  |  |  |  |  |  |  |
| Input to Gate $18=\overline{0 \rightarrow 15}+\overline{Q 5}+Q 6+Q 7$ |  |  |  |  |  |  |  |  |  |  |  |
| Inverting $=(0 \rightarrow 15) \cdot Q 5 \cdot \overline{\mathrm{Q6}} \cdot \overline{\mathrm{Q7}}$ |  |  |  |  |  |  |  |  |  |  |  |
| Where | $(0 \rightarrow 15)$ | $=$ | - $\bar{Q}$ | - Q10 |  |  |  |  |  |  |  |

TRUTH TABLE FOR SECTORS 4 THRU 7

| Count | $Q 10$ | $Q 9$ | $Q 8$ | $Q 7$ | $Q 6$ | $Q 5$ | $Q 4$ | $Q 3$ | $Q 2$ | $Q 1$ | $Q 0$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 64 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 112 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 127 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Sectors $4 \rightarrow 7=Q 6 \cdot \overline{Q 7} \cdot \overline{Q 8} \cdot \overline{Q 9} \cdot \overline{Q 10}$
Input to Gate $21=\overline{(0 \rightarrow 15)}+\overline{Q 6}+Q 7$
Inverting $=(0 \rightarrow 15) \cdot Q 6 \cdot \overline{Q 7}$.
Where $(0 \rightarrow 15)=\overline{\mathrm{Q}} \cdot \overline{\mathrm{Q9}} \cdot \overline{\mathbf{Z Y O}}$

Table 3.2.1F,Sector Detector Truth Tables

Input to Gate $11=16+80+40+56+80+88+72+104+(64 \rightarrow 79)+126$ Inverting

$$
\begin{aligned}
& =\quad \overline{16} \cdot \overline{40} \cdot \overline{56} \cdot \overline{(64 \rightarrow 79)} \cdot \overline{80} \cdot \overline{88} \cdot \overline{104} \cdot \overline{126} \\
& =\overline{23 \text { Sectors }}
\end{aligned}
$$

TRUTH TABLE FOR SECTOR 15

| Count | Q10 | Q9 | Q8 | Q8 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 240 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 255 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $1)$ |
| Sector $15=\mathrm{Q4} \cdot \mathrm{Q} 5 \cdot \mathrm{Q6} \cdot \mathrm{Q7} \cdot \overline{\mathrm{Q8}} \cdot \overline{\mathrm{Q9}} \cdot \overline{\mathrm{Q10}}$ |  |  |  |  |  |  |  |  |  |  |  |
| Input to Gate $13=\overline{Q 4}+\overline{\mathrm{Q5}}+\overline{\mathrm{Q6}}+\overline{\mathrm{Q7}}+(\overline{(0 \rightarrow 15})$ |  |  |  |  |  |  |  |  |  |  |  |
| Inverting $=$ Q4 $\cdot Q 5 \cdot Q 6 \cdot Q 7 \cdot(0 \rightarrow 15)$ |  |  |  |  |  |  |  |  |  |  |  |
| Where $(0 \rightarrow 15)=\overline{Q 8} \cdot \overline{Q 9} \cdot \overline{Q 10}$ |  |  |  |  |  |  |  |  |  |  |  |

## TRUTH TABLE FOR SECTOR 10

| Count | Q10 | Q9 | Q8 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 160 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 175 | 0 | 0 | 0 | 1 |  | 1 | 0 | 1 | 1 | 1 | $1)$ |
| Sector $10=\overline{Q 4} \cdot Q 5 \cdot \overline{Q 6} \cdot Q 7 \cdot \overline{Q 8} \cdot \overline{Q 9} \cdot \overline{Q 10} \quad$ Do Not Car |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |
| Inverting $=\overline{Q 4} \cdot Q 5 \cdot \overline{Q 6} \cdot Q 7 \cdot(0 \rightarrow 15)$ |  |  |  |  |  |  |  |  |  |  |  |
| Where $(0 \rightarrow 15)=\overline{Q 8} \cdot \overline{Q 9} \cdot \overline{Q 10}$ |  |  |  |  |  |  |  |  |  |  |  |

Tiflee B. 2. 1G,Sector Detector Truth Tables

TRUTH TABLE FOR SECTOR I


Table 3.2.1H,Sector Detector Truth Tables



A/D Control Logic Diagram (continued)
Figure 3.2.1-7



# A/D Control Timing Diagram (continued) <br> Figure 3.2.1-8 

It is used to generate Write Pulses for sector information during Sectors 3, 5 and 7 while in PS and in Sector 3 while in MES. It also generates a Write Pulse for status information every 3rd Sector 1 during MFS.

There are two Start A/D pulses generated during each Sector: one at the list segment, the other at the 7th segment. The fall of each $\bar{V}$ triggers a one-shot whose output is a negative-going $4 \mu s e c o n d$ pulse. The pulses are inhibited by setting a flip-flop at time 101 of Sector 126 . The inhibit voltage is removed by toggling the flip-flop at time 101 of Sector 1.

The Reset A/D Control flip-flop is a $4 \mu \mathrm{sec}$ pulse which is delayed $8 \mu s e c o n d$ from the fall of the Start $A / D$ pulse. It occurs during time 100 of each of the 23 sectors while in AS, or Sector 16 otherwise.

The Inhibit Data flip-flop is reset at Sector 16. Inhibit Data $(Q)$ and Inhibit Flux are low until the next Sun Pulse. At this time, the Reset Sector Generator pulse sets the flip-flop. Data taking is then inhibited from Sector 0 through Sector 15. At the same time, the gate is enabled. $\overline{Q 4}$ changes state at each sector, causing flux readout to be inhibited at the odd numbered sectors until Sector 16 .
3.2.1.7 Mode Timing

See Figures 3.2.1-9-through 3.2.1-12 for logic and timing diagrams of the Mode Timing network.

The Mode Timing circuit genrates the signals which control the scanning modes of the instrument. The sequence of these' modes is determined by the Levels of HBR (High Bit Rate) and LBR (Low Bit Rate).



Nogić Diagrami Móde Timing MFS'; HBR, LABR, RIBTSR

Figque 3. 2sish 10


Sect. 15 (102)

Gate $4^{\circ}$



PRE 2 Timing Diagram
Figuiretst:2:1-11

## EHVC

Sun Pulse

$\overline{Q_{1}}$
Sec 15 (101)

Gate 1



g
$Q_{3}$

$\overline{R_{3}}$

$Q_{4}$


PRE 1-PS
$Q_{2} \overline{Q_{3}}$

PRE 1-AS
$\overline{Q_{2}} \overline{Q_{3}}$

Figure 3.2.1-12

The PRE 1 signals determine the $A S$ and $P S$ sequence for $L B R$ operation while the PRE 2 signals determine the sequence for HBR operation.

A pulse which is generated at the end of High Voltage Cycle resets Flip-Flops $1,2,3$ and 4. QIinhibits Gate l. The set input of Flip-Flop 1 is connected to $+V$ so that the next Sun Pulse sets Flip-Flop 1; Flip-Flop 1 remains set until the next End High Voltage Cycle (EHVC). The setting of Flip-Flop 1 enables Gate 1.

The next four 101 signals of Sector 15 drive the 3 stage counter. At the 4th count, Q4 goes positive, inhibiting Gate l. The counter remains in this state until the next EHVC.

Between the counts of 2 and 3 PRE 1 -PS is positive and between 3 and 4 PRE l-AS is positive.

The PRE-2 signals are generated by the toggling of Flip-Flop 6 by the 102 signal of Sector 15. If Flip-Flop 6 is initially in the wrong phase, it will be reset by the High Voltage Advance (HVA) pulse. The 102 signal is inhibited by the High Voltage Zero ( $\overline{\mathrm{HVZ}}$ ) signal which normally occurs every 15 th HVA pulse.

The HVA is generated by a one-shot which is triggered by the resetting of Flip-Flop 5. This flip-flop is toggled by the Sun Pulse (except during HVZ).

If Flip-Flop 5 starts out of phase with the PRE-2 signals, they become synchronized at the next HVZ period.

The PRE-1 and PRE-2 signals are then gated with the LBR and HBR voltage levels to produce the proper PS and AS sequences at Low and High Bit Rates.

MFS is generated by the setting and resetting of a flip-flop. This flip-flop is clocked by the 102 signal of Sector 15 . The EHVC resets Flip-Flop 7. The next 102 pulse of Sector 15 resets Flip-Flop 8, switching MFS to low. Then when the BS is Empty pulse sets Flip-Flop 7, the next 102 pulse sets Flip-Flop 8, making MFS true.

HBR and LBR are generated by a flip-flop whose state is determined by the Bit Rate levelsfrom the spacecraft. During DCSM, LBR is held in the "True" state.

The Reset Long Term Storage Registersignal occurs when the instrument is operating at Low Bit Rate. The 101 pulse of Sector 126 during PRE-1 AS triggers a one shot. The output of the one-shot is gated with HBR to produce Reset Long Term Storage Register (RITSR) at Low Bit Rate:
3.2.2 Target Programmer

The three targets are continuously generating flux information. However, these outputs are scanned in a pre-determined sequence to allow proper target into an Intermediate Storage Register. The Target Programmer controls this sequencing.

Figures 3.2.2-1 and 3.2.2-2 show the Target Programmer Logic Diagrams and Timing, respectively.

At the Sun Pulse, which initiates Sector 0, the Target Counter should be in the "0" state. To assure this state at the beginning of the PS mode, a Target Counter Reset pulse is generated at 101 time of Section 1. The outputs of the flip-flops are gated to generate the proper scanning sequence. Thus, Target 2 is scanned from Sector 0 until 100 time of Section 4. At this time a Target Advance pulse sets the counter to 1,0 , and target 1 is scanned.


Target Programmer Logic Diagram
Figure 3.2.2-1


Target Programmer Timing Diagram Figure 3.2.2-2

At 100 of Sector 6 the counter is advanced again to 0,1 , and Target 3 is scanned. At 101 of Sector 15 the counter is reset to 0,0 , and Target 2 is scanned for the rest of the Sun Pulse period.

During this period the instrument must be in MFS or AS. A signal corresponding to these modes forces the inhibiting of the 1 and 3 Target scans and the enabling of Target 2 scan in case the counter is toggled by noise.
3.2.3 Digital Comparator and Long Term Storage Register

There are three Digital Comparators in the system. Each Pulse Width Modulated (PWM) flux is converted to a digital number in one of these comparators. In addition, one of these circuits is used as a Long Term Storage Register (LTSR). That is, during MES it is used to determine when a maximum flux has been detected and at what time to signal the HV programmer to "remember" that HV step.

Refer to Figure 3.2.3-1 for the logic diagram of the Digital Comparator and Long Term Storage Register.

## Digital Comparator

At the Start A/D pulse, PWM goes high and the A/D clock starts feeding into the counter. When PWM falls, the one shot is triggered and the counter is reset to zero. However, the clock continues. For example, if PWM falls at the count of 30 , at the end of the clock burst there would be a count of

$$
128-30=98 \mathrm{P}
$$

in the counter. At the next Start A/D, PWM again goes high and the clock feeds the counter. If at this time PWM falls at a lower count, for example 25 (representing a larger flux count), the count would have reached $98+25=125$. The fall of PWM again sets the counter to zero but the remainder of the clock burst enters the counter. Therefore, the counter now has a stored count of 128-25 = 103.


Logic Diagram, Digital Comparator and Long Term Storage Register Figure 3. 2. 3-1

If the second PWM mentioned above falls at larger count than the original, for example 35, Flip-Flop 8 will be set at the 30 th count. The rise of $Q 8$ prevents the fall of PWM from resetting the counter; therefore, the full 128 counts enter the counter, resulting in the original count of 98.

At the next start A/D, PWM again rises and the clock burst enters the counter. After the first clock pulse, Flip-Flop 8 is reset and the sequence continues as explained above.

When a new maximum is detected, the fall of PWM again resets the counter. This reset signal is called the Maximum Flux Sector Transfer and operates on the Sector Register.

When the content of the counter is to be read out, Inhibit Data inhibits the PWM signal while the clock burst proceeds to fill the counter, at which time $\varnothing 8\left(e_{o}\right)$ falls. For example, if a count of 98 were in the counter, the 30 th clock pulse sets FlipFlop 8 and $e_{o}$ falls. The time required for $e_{o}$ to fall might be described as the complement of the time duration of the PWM responsible for the count of 98 .

The output ( $e_{o}$ ) of each counter is gated with the appropriate Target Programmer output so that these counters are read out in the correct sequence (See Figure 3.2.3-2), Flux Register Commutator). The Timing between the Start A/D pulse and the one-shot output pulse (Flux) is a function of measured flux.

## Long Term Storage Register

In this usage, the circuit operates identically to the Digital Comparators. The circuit is just reset by the Reset Long Term Storage Register (RLTSR) pulse. The circuit then detects maximum flux from Target 2 only.


Flux Register Commutator
Figure 3.2.3-2

The reset signal caused by PWM2 switching to a "0" level (High Voltage Storage Register Transfer) causes the HV Programmer to "remember" that voltage level at which the maximum flux was measured. PWM2 is inhibited by Inhibit Data or by Fligh Voltage Zero (HVZ) ; it is also inhibited when not in MFS mode.

The output $\overline{Q 8}$ is not used.

The output ( $e_{0}$ ) of each counter is gated with the appropriate Target Programmer output so that these counters are read out in the correct sequence (See Figure 3.2.3-2, Flux Register Commutator). The timing between the Start $A / D$ pulse and the one-shot output pulse (Flux) is a function of measured flux.

### 3.2.4 Sector Programmer

The Sector Programmer detects that sector between 16 and 127 during which a maximum flux is detected while in MFS and PS modes. During MES, only that information from Target 2 is used. Refer to Figure 3.2.4-1 for the logic diagram.

At Sector 16 Inhibit Data goes low and the $\bar{Q} 3$ signal from the Spoke Generator toggles the 7 bit counters once each sector. When a maximum flux has been detected, for example at Target 1 , that 7 bit counter is reset to zero. However, Q3 keeps toggling the counter until Sector 127. A't this time a number representing the complement of the Sector number is stored in the counter.

At Sector 0, Inhibit Data goes low and the A/D clock circulates the data through the countexs, once for each $A / D$ burst. Assume Target 1 Line is enabling the Sector Register 1 Gate. When this counter reaches the count of 128 , the output flipflop is set.


Sector Programmer Logic Diagram
Figure 3.2.4-1

The output of this flip-flop is a pulse whose width corresponds to the number of clock pulses which represents the Sector number whose complement is stored in the Sector Register.

As an example, suppose a maximum flux was detected at Sector 30 by Target 1. At this time, Sector Register 1 is reset to zero. The register is then toggled 97 more times by Q3; Inhibit Data then goes True. The next A/D clock burst circulates the number 97 in the register. It will take 30 clock pulses to fill the counter and reset to zero. If Target 1 line is down, this overflow from the register sets the output flip-flop, Thus, it takes $30 \mathrm{~A} / \mathrm{D}$ clock pulses to set the output flip-flop.

The contents of the other two registers are detected in like manner.
3.2.5 High Voltage Programmer

Figure 3.2.5-1 shows the High Voltage Programmer Block Diagram.

Characteristics of the High Voltage Programmer are as follows:

- Generates 30 logarithmic ion ramp steps (From $42 \mathrm{mv} \pm$ 1 mv to $3.000 \mathrm{v} \pm 45 \mathrm{mv})$
- Generates 15 logarithmic electron ramp steps (From 0.000 $\mathrm{mv} \pm 2 \mathrm{mv}$ to $3.000 \mathrm{v} \pm 30 \mathrm{mv}$ ).
- Generates 7 cycles of 30 ion steps followed by 1 cycle of 15 electron steps in both High Bit Rate and Low Bit Rate.
- Operates in one of 3 modes of Electron suppression during Ion analysis cycles:
a. All Ion cycles suppressed
b. All Ion cycles unsuppressed
c. First 3 Ion cycles unsuppressed, 4th suppressed, last 3 unsuppressed (Automatic)
o These modes can be changed from one to another by Earth Command.


High Voltage Programmer Block Diagram
Figure 3.2.5-1

The first 5 steps of Electron cycle are unsuppressed, the last 10 steps are suppressed.

During Ion cycles at Low Bit Rates and while in MFS, a register stores that HV level at which maximum flux was detected. Then during the following PS and AS, that HV level can be selected. During Electron cycle, the register stores the 7th step.

- Provides a forced HV Zero (FHVZ) at the end of the 15 th step.
- Provides that the step response of the reference signal be compatible with the HVPS step response requirements.
- Is capable of reducing the energy threshold from 15,000 to $9,000 \mathrm{ev}$ in Ion mode and from 1, 000 to 480 ev in Electron mode by changing one module in the programmer and one gain resistor in the HVPS.
- Generates an End of Hi Voltage Cycle (EHVC) signal at the end of each Ion and Electron cycle.
- Provides polarity reversal logic to the HVPS.

Refer to Figure 3.2.5-1 for a block diagram of the HV Programmer.
The Programmer consists of 2 counters, a register, 2 ramp generators and associated control logic.

The High Voltage Advance (HVA) signal causes the 5 bit step counter to step through 30 counts, which are associated with the 30 Ion steps. The External Inhibit HVA prevents the programmer from stepping during test and calibration.

After 30 steps, a count is placed in the cycle counter. After 7 Ion cycles, the reset logic resets the step counter to 17. Then the next 15 electron steps fill the counter; it is reset to a count of 2 and is ready for the next 30 Ion steps.

An End High Voltage Cycle (EHVC) pulse is generated at the end of 30 Ion steps or 15 Electron steps.

Force High Voltage Zero (FHVZ) forces the High Voltage to zero at the end of each 15 th step.

During Ion cycle at LBR, the Step Register stores the HV level at which maximum flux was detected. During Electron cycle at LBR, the Detect logic detects the 7th HV level. The output of this circuit transfers the 7th step from the step counter to the step register.

The Ion Suppression logic determines when Ion suppression will occur.

The Electron Suppression logic determines when Electron suppression will occur.

The Suppression Identification logic supplies.a signal to indicate when suppression is ON or OFF.

The Polarity Logic causes the analyzer plate voltages to assume the correct polarity.

The Ramp Gates determine which outputs from the Step Register shall be supplied to the Ramp Buffer.

The Ramp Buffer interfaces the Ramp Gates to the Ramp Generators.

The Ion Ramp Generator is a 30 step logarithmic staircase generator.

The Electron Ramp Generator is a 15 step logarithmic staircase generator.

The Initiate Suppression Logic generates a command to start the suppression mode.
3.2.5.1 High Voltage Advance

The Sun Pulse is gated with $\overline{\operatorname{LBR}}$ to generate the HVA at Low Bit Rate (LBR). The development of $\overline{H V A}$ at High Bit Rate is explained in Section 3.2.1.7 (Mode Timing). The Sun Pulse is gated with HBR to generate HVA at High Bit Rate (HBR).

See Figure 3.2.5-2 and 3.2.5-3 for the High Voltage Advance Logic and Timing Diagrams, respectively.

HVA is inhibited whenever HVZ or Inhibit HVA and Write Pulse is high. At Low Bit Rate, HVA is also inhibited when MFS is True.
3.2.5.2 Inhibit Step Logic

Figure 3.2.5-4 shows the Logic Diagram and Timing Diagram for the Inhibit Step Logic.

The output of the Inhibit Step Logic, HVA', is the clock pulse for the Step Counter. $\overline{\mathrm{HVA}^{\prime}}$ is the signal for the HVZ logic. Ext HVA inhibits HVA and is used during calibration.
3.2.5.3 Step Counter

The Step Counter consists of five flip-flops. It counts 30 steps for an Ion cycle and 15 steps for an Electron cycle. The counter is driven by the HVA' signal.

Refer to Figure 3.2.5-5 for the Logic and Timing diagrams. Table 3.2.5A shows the Truth Table for the step Counter.

The Step Counter is composed of 5 flip-flops. It has 30 steps for an Ion cycle and 15 for an Electron cycle. The counter is driven by the HVA' signal.

For Ion Reset, the counter is reset to a count of 2. Therefore, 30 counts will fill the counter and cause a reset.

For Electron Reset, the counter is reset to a count of 17 . 15 counts are then necessary for fill and reset.

Reset is derived from Reset Logic.


High Voltage Advance Logic Diagram
Figure 3.2.5-2


Timing Diagram, High Voltage Advance
Figure 3.2.5-3


Inhibit Step Logic, Logic Diagram and Timing Waveforms

Figure 3.2.5-4


Step Counter Logic Diagram and
Timing Waveforms
Figure 3.2.5-5

TRUTH TABLE FOR STEP COUNTER

| Step | $\bar{A}$ | $\bar{B}$ | ${ }^{\text {C }}$ | $\bar{D}$ | E |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 1 | 0 | 0 | 0 |
| 2 | 1 | 1 | 0 | 0 | 0 |
| 3 | 0 | 0 | 1 | 0 | 0 |
| 4 | 1 | 0 | 1 | 0 | 0 |
| 5 | 0 | 1 | 1 | 0 | 0 |
| 6 | 1 | 1 | 1 | 0 | 0 |
| 7 | 0 | 0 | 0 | 1 | 0 |
| 8 | 1 | 0 | 0 | 1 | 0 |
| 9 | 0 | 1 | 0 | 1 | 0 |
| 10 | 1 | 1 | 0 | 1 | 0 |
| 11 | 0 | 0 | 1 | 1 | 0 |
| 12 | 1 | 0 | 1 | 1 | 0 |
| 13 | 0 | 1 | 1 | 1 | 0 |
| 14 | 1 | 1 | 1 | 1 | 0 |
| 15 | 0 | 0 | 0 | 0 | 1 |
| 16 | 1 | 0 | 0 | 0 | 1 |
| 17 | 0 | 1 | 0 | 0 | 1 |
| 18 | 1 | 1 | 0 | 0 | 1 |
| 19 | 0 | 0 | 1 | 0 | 1 |
| 20 | 1 | 0 | 1 | 0 | 1 |
| 21 | 0 | 1 | 1. | 0 | 1 |
| 22 | 1 | 1 | 1 | 0 | 1 |
| 23 | 0 | 0 | 0 | 1 | 1 |
| 24 | 1 | 0 | 0 | 1 | 1 |
| 25 | 0 | 1 | 0 | 1 | 1 |
| 26 | 1 | 1 | 0 | 1 | 1 |
| 27 | 0 | 0 | 1 | 1 | 1 |
| 28 | 1 | 0 | 1 | 1 | 1 |
| 29 | 0 | 1 | 1 | 1 | 1 |
| 30 | 1 | 1 | 1 | 1 | 1 |


| Electron Cycle |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Step | $\widetilde{A}$ | B | C | $\overline{\mathrm{D}}$ | E |
| 1 | 1 | 0 | 0 | 0 | $\begin{aligned} & 1 \text { Bine } \\ & \text { No. } \end{aligned}$ |
| 2 | 0 | 1 | 0 | 0 | 1 |
| 3 | 1 | 1 | 0 | 0 | 1 |
| 4 | 0 | 0 | 1 | 0 | 1 |
| 5 | 1 | 0 | 1 | 0 | 1 |
| 6 | 0 | 1. | 1 | 0 | 1 |
| 7 | 1 | 1 | 1 | 0 | 1 |
| 8 | 0 | 0 | 0 | 1 | 1 |
| 9 | 1 | 0 | 0 | 1 | 1 |
| 10 | 0 | 1 | 0 | 1 | 1 |
| 11 | 1 | 1 | 0 | 1 | 1 |
| 12 | 0 | 0 | 1 | 1 | 1 |
| 13 | I | 0 | 1 | 1 | 1 |
| 14 | 0 | 1 | 1 | 1 | 1 |
| 15 | 1 | 1 | 1 | 1 | 1 |

Table 3.2.5A, Step Counter Truth Table
3.2.5.4 Force High Voltage Zero Logic

This logic consists of 4 gates and one one-shot. At the count of 15 , $\overline{H V A}$ generates a Detect 15 signal. This signal, or an Ext HVZ, triggers the one shot which has a typical delay of $785 \mu \mathrm{sec}$. The output of the one-shot is inverted to produce the FHVZ signal.

See Figure 3.2.5-6 for the Logic and Timing diagrams.
3.2.5.5 End-of-Cycle Logic

Figure 3.2.5-7 shows the Logic and Timing diagrams for the End-of-Cycle Logic. The negative transition of the E FlipFlop of the Step Counter triggers the one-shot. The one-shot produces a 5 to $10 \mu$ second pulse which is inverted to become the End High Voltage Cycle (EHVC) signal.

### 3.2.5.6 Reset Logic

See Figure 3.2.5-8 and 3.2.5-9 for the Reset Logic and Timing diagrams, respectively.

The Cycle Counter Clock (CCC) is generated by the EHVC oneshot at HBR or by the Sun Pulse which occurs at the end of the PREI-AS period when in LBR. The CCD triggers a one-shot which generates the Reset Pulse. Gating this pulse with HVP and $\overline{H V P}$ produces the Ion Reset or the Electron Reset. Start of Electron Cycle (SofEC) is coincident with Electron Reset.
3.2.5.7 Step Register

Figure 3.2.5-10 shows the Step Register Logic and Timing diagrams.

The $Q$ and $\bar{Q}$ outputs of the Step Counter are connected to the Set and Reset inputs of the Step Register. The transfer pulse causes the information in the Step Counter to transfer to the Step Register.

Development of the transfer pulse is treated later.


> Force High Voltage Zero, Logic and Timing Waveforms

> Figure 3.2.5-6


> End-of-Cycle Logic Diagram and Timing Waveforms

Figure 3.2.5-7


Reset Logic Diagram
Figure 3.2.5-8


Reset Logic Timing at. $\mathrm{F} B \mathrm{BR}$ and LBR
Figure 3.2.5-9


Step Register Logic Diagram and Timing Waveforms

Figure 3.2.5-10

### 3.2.5.8 Detect 7E Logic

See Figure 3.2.5-11, Detect 7E Logic and Timing diagrams. When the Step Counter has reached a count of 7, a pulse corresponding to Sector 15 generates the Detect 7 E signal.

### 3.2.5.9 Transfer Logic <br> Transfer High Voltage Storage Register (TR-HVSR) is generated when maximum flux is detected. This signal is gated with High Voltage Polarity (EVP) to produce Ion-Transfer (Ion-Tr). See Figure 3.2.5-12, Transfer Logic and Timing diagrams.

Det-7 is gated with HVP to produce Electron Transfer (El-TR). These signals are inhibited by HBR during High Bit Rate. When they are not being inhibited, they are gated to produce TR, and then inverted to produce TR.

### 3.2.5.10 Ramp Gate

Refer to Figure 3.2.5-13, Ramp Gate Logic and Timing diagrams.

The Ramp Gate selects the outputs of the Step Counter at High Bit Rates or of the Step Register at fiow Bit Rates. The High Voltage Storage Register Gate Control (HVSRGC) pulse inhibits the register output at HBR while HVSRGC inhibits the Counter outputs at LBR.

### 3.2.5.11 Cycle Counter Clock

Figure 3.2.5-14 shows the Logic and Timing diagrams for the Cycle Counter Clock. See Table 3.2.5B for the Truth Table.

The Cycle Counter is toggled by CCC from the Reset Logic. The Truth Table shows the eight states through which the counter is sequenced. The $F$ and I outputs are gated to reset the $G$ and $H$ Flip-Flops and cause the counter to skip the forbidden states.


From


Detect 7E Logic Diagram and Timing Waveforms
Figure 3.2.5-11

## TR HVSR

 TR(Transfer)

$\overline{\text { DET } 7}$

$\overline{T R-H V S R}$


Ion-TR


EL-TR

$\qquad$
$\overline{T R}$

$\qquad$

TR


$\qquad$

Transfer Logic Diagram and Timing Waveforms
Figure 3.2.5-12

＊ทルルルルルா

－凸ル几凸几


RG－A


Ramp Gate Logic Diagram and Timing Waveforms Figure 3．2．5－1 3


वित TाITIITITT


Cycle Counter Clock,
Logic Diagram and Timing Waveforms
Figure 3.2.5-14


Electron Cycle

## Cycle Counter Clock Truth Table

Table 3.2.5B

The $H$ and I outputs are used to detect the 4th Ion Cycle and to generate the High Voltage Polarity (HVP) signal.

### 3.2.5.12 Polarity Logic

At an Electron cycle, $H$ and $F$ of the cycle counter are at a "0". These are gated to produce the High Voltage Polarity (HVP) signal. $\overline{H V P}$ is buffered with an emitter follower, then inverted to produce HVP. See Figure 3.2.5-15 for the Logic and Timing diagrams.
3.2.5.13 Ion Suppression Logic

Figure 3.2.5-16 shows the Ion Suppression Logic Diagram. Refer also to Figures 3.2.5-17 and 3.2.5-18 for the Timing diagram for Ion Suppression Code (ISC), Mode Command Status Bit (MCI) and Mode Command Status Bit 2 (MC2). ISC is a function of the states of $\overline{\mathrm{MCI}}$ and $\overline{\mathrm{MC2}}$. If both are at a "0" level, the Detect (DET) -4th Ion signal is gated through to become ISC. If $\overline{M C 1}$ is at a "l" and MCZ is at a " 0 ", DET-4th Ion is inhibited and $\overline{\mathrm{HVP}}$ is gated through to become ISC. When both $\overline{M C I}$ and $\overline{M C Z}$ are at a "1", ISC remains down.

Gates 1 and 2 are Inverters cross-connected to form an $R-S$ flip-flop. The buffered SMCC signal sets this flip-flop and the next Start of Electron Cycle (S of EC) pulse resets it. This reset toggles Flip-Flop 1.

The two stage counter cannot assume the state $\overline{M C}=0$, 1 . The fall of Q2 presets Flip-Flop 1 so that the counter immediately sets to 1,1 .
3.2.5.14 Electron Suppression Logic

See Figure 3.2.5-19 for the Electron Suppression Logic diagram. Figures 3.2.5-20 and 3.2.5-21 show the associated timing diagrams (LBR and HBR Operation of ESC, and Electron Suppres'r sion Logic, respectively).


Outputs
Output
from
cycle
counter


Polarity Logic and Timing Waveforms
Figure 3.2.5-15



ISC Timing Waveforms
Figure 3.2.5-17

1


[^0]Ion Reset $\qquad$


Electron Suppression Logic Diagram
Figure 3.2.5-19

## LBR Operation of ESC



HBR Operation of ESC


LBR and HBR Operation of ESC, Timing Diagram
Figure 3.2.5-20


FVP


Ion Reset


ESC


Electron Suppression Logic, Timing Waveform
Figure 3.2.5-21

At the end of the 7th Ion cycle, Ion Reset presets the flip-flop so that Electron Suppression Code (ESC) is low. At the start of the Electron cycle $\overline{H V P}$ goes high and HVP goes low.

At the beginning of the 6th Electron step, (detected by the states of BCD of the Step Counter), DET $6+7$ goes to zero, setting the flip-flop making ESC positive for the remainder of the cycle. At the end of the cycle, Ion. Reset again presets the flip-flop, setting ESC to a low level.
3.2.5.15 Suppressed Identification Logic

Figure 3.2.5-22 shows the Suppressed Identification Logic and Timing diagrams.

When neither Ion Cycle or Electron Cycle is unsuppressed, Suppressed Identification (SID) is at a"I". When either is unsuppressed, SID is at a " 0 ".

SID is a status bit indicating suppression condition.
3.2.5.16 Initiate Suppressed Mode Ligic

See Figure 3.2.5-23, Initiate Suppressed Mode (ISM) Logic and Timing diagrams.

SID is inverted to SID; both signals are then combined in an "Exclusive OR" gate to produce PU-SID which occurs at each transition of SID. PU-SID triggers the one-shot whose output is an ISM pulse which is then inverted to ISM.

### 3.2.5.17 Suppressed Voltage Logic

Figure 3.2.5-24 shows the Suppressed Voltage Logic diagram. Figure 3.2.5-25 shows the Truth Table and Timing diagram. ISC and ESC are gated with HVP to produce $6+0$ and $6+25$, which control the Suppression Voltage Generator in accordance with the truth table in Figure 3.2.5. -25.


Suppressed Identification Logic Diagram and Timing Waveforms Figure 3.2.5-22


Initiate Suppressed Mode Logic Diagram and Timing Waveforms Figure 3.2.5-23


Suppressed Voltage Logic Truth Table and Timing Waveforms Figure 3.2.5-25.
3.2.6 High Voltage Zero and Stabilization Control

Refer to Figure 3.2.6-1 for the High Voltage Zero (HVZ) and Stabilization Control Logic diagram, and to Figures 3.2.6-2 and 3.2.6-3 for the Timing diagrams for HVZ and Stabilization. Figure 3.2.6-2 depicts the diagrams for the case of suppression change at HBR, and Figure 3.2.6-3 depicts the diagrams in the case of no suppression change at HBR.

Before the end of a HV cycle, Flip-Flops 1,2, 3, 4 and 5 are in a set condition. This puts HVZ and Stab at a "I". Sun Pulse is inhibited at Gate 1 by HVZ. When Suppression Status is changed at the end of a cycle in HBR, EHVC resets Flip-Flops' 1, 2, and 3, and ISM (Ion Suppression Mode) resets Flip-FIop 4. HVZ goes down, enabling Gate 1. प्र4 inhibits Gate 4.

The first three Sun Pulses set Flip-Flops 1 and 2. $\overline{Q I}$ and $\overline{Q 2} ;$ through Gates 5 and 7, cause $\overline{\text { Stab }}$ to go down, initiating Stabilization. The fourth Sun Pulse resets Flip-Flops 1 and 2, terminating Stabilization.

The resetting of these two flip-flops triggers the one-shot whose output, $1 / \mathrm{S}$, sets Flip-Flop 3, restoring HVZ and inhibiting Sun Pulse at Gate 1. I/S also sets Flip-Flop 4.

At Low Bit Rate, RLTSR also appears at the end of a cycle. This sets $\overline{Q 5}$ low. At the third Sun Pulse, when stabilization starts, the output of Gate 6 goes down and that of Gate 9 goes up, inhibiting Sun Pulse. HVZ and Stab remain down until a BS is Empty signal is received from the Buffer Storage. This resets FlipFlop 5 and enables Gate 1. The next Sun Pulse resets Flip-Filops 1 and 2 and the sequence proceeds as before.

When there is no suppression change at the end of a cycle, FlipFlop 4 remains set, inhibiting Gate 5 and enabling Gate 4. EHVC resets Flip-Flops 1, 2, and 3. HVZ goes down, enabling Gate 1.


Figurë 3.2.6-1

Dotted lines show operation at EHVC at LBR.


Timing Diagram
HVZ and Stabilization
(Suppression change at HBR )
Figure 3.2.6-2

Dotted lines show operation at EHVC at LBR


Timing Diagram
HVZ and Stabilization
(No Suppression change at HBR)
Figure 3.2.6-3

The next Sun Pulse sets Flip-Flop 1. $\overline{Q 1}$ and $Q 2$, through Gates 4 and 7, initiate stabilization. The second Sun Pulse resets Flip-Flop 1 and Flip-flop 2, terminating stabilization; it also triggers the one-shot which sets Flip-Flop 3, restoring HVZ and inhibiting Gate 1.

At Low Bit Rates, RLTSR sets Flip-Flop 5 as before and the Sun Pulse is inhibited until receipt of the BS is Empty signal.

High Voltage $A / D$
The High Voltage A/D Block diagram and Timing is shown in Figure 3.2.7-1.

The Comparator circuit is a High Gain differential input amplifier, operated open loop. A very small difference between the analog input voltage and the Reference input will cause the output to switch rapidly. The Reference Voltage is connected to one Gate of each pair. The Ion Analog Voltage is connected to the other Gate of one pair, and the Electron Analog Voltage to the other Gate of the second pair. The states of HVP-and HVP determine which pair is enabled and which analog voltage to be digitized.

The Ion Analog will vary in logarithmic steps between -42 mv and -3000 mv . The Electron Analog will vary similarly between 0 and -3000 mv .

Between samplings, $\bar{Q}$ is low and the 2N2222A is turned OFF. The Reference input to the Comparator is at $0 V$ and $C$ is charged to +3.5 v . The selected Analog input is at some negative potential and $e_{o}$ is $0 V$.

At the Start HV A/D the flip-flop is preset and $\bar{\Omega}$ goes up, turning on the transistor. This grounds C. The Reference voltage goes to -3.5 v and begins an exponential discharge toward 0 V . The Comparator output, $e_{o}$, goes to +3.0 V . When the Reference crosses the level of the Analog input, $e_{\rho}$ rapidly switches to $0 V$, turning off the transistor and triggering the one-shot. The oneshot output pulse is gated with Sec 10 to produce the HV Count pulse.


High Voltage A/D Block Diagram and Timing Waveforms Figure 3.2.7-1

The time spacing between Start HV A/D and HV Count is a measure of the Analog input level: The longer the spacing, the lower is the input level.

The 101 input to the Clear terminal of the flip-flop assures the setting of the flip-flop so as to turn off the transistor for recharging of $C$.
3.2.8 Commutator and Intermediate Storage Register Refer to Figures 3.2.8-1 and 3.2.8-2, Logic diagrams of Commutator and Intermediate Storage Register.

The start A/D pulse resets the Intermediate Register at the start of each A/D Clock burst. Sector information is read out during sectors 3, 5, and 7. At these times, Inhibit Flux is down and the clock toggles the register. When the Sec signal rises, the clock burst is inhibited. The number of pulses which entered and were stored in the register is equal to the sector number which was stored in 0 sector register. The Dl through D7 voltages are then transferred to the Buffer Storage.

Flux is read out during sectors 2, 4, and 6. When Inhibit Flux is down, the clock pulse, through gates 2, 3, and 4, toggles the register. When the Flux pulse occurs, the register is reset to zero, and the remaining pulses of the clock burst are entered into the register. This number represents the flux measurement as stored in a flux register. Dl through D7 is again transferred to the Buffer Storage.

High voltage is read out during sector 10 . When sector 10 goes up, the output of gate 5 is held down. Start A/D resets the register and the clock starts toggling the register. The HV count pulse resets the register to zero, then the remainder of the clock burst enters the register. At the end of the sequence the count in the register represents the HV level at which maximum flux was detected during a Polar Scan. Dl through D7 is then transferred to the buffer storage.


Intermediate Storage Register
Figure 3.2.8-2

The Intermediate Storage Register is a seven stage ripple counter. The outputs are the $Q^{\prime}$ s of each stage; Dl is the most significant bit.

### 3.2.9 Write Pulse Generator

For the description of this section, refer to the following figures:
a. 3.2.9-1 AS and PS Write Pulse (WP) Logic diagram
b. 3.2.9-2 MFS Write Pulse and Write Pulse Gate Logic diagram
c. 3.2.9-3 Write Pulse Timing Diagram
d. 3.2.9-4 Inhibit HVA and Write Pulse at High Bit Rate, Logic and Timing diagram

The functional description is as follows:

## AS Write Pulses

During AS mode of operation, the requirement is to generate a Write Pulse at 102 time of each of the 23 selected sectors. In addition, a Write-Pulse is required at lol time of sectors 66,72 , and 78.

The 102 pulses are gated with the 23 sector signals at Gate 8 to fulfill the first requirement. The second requirement is satisfied in the manner described below.

Refer to Table 3.2.1A (Register Count and Sector), in Section 3.2.1.5 (Sector Detectors). The inputs to Gates 1, 2, 3 and 7 are from the Spoke Generator.

At Gate 1:

$$
\begin{aligned}
& Q 5+Q 6+Q 7=Q 5 \cdot \overline{Q 6} \cdot \overline{Q 7} \\
& \begin{aligned}
&=\text { Sectors }[2+3+18+19+34+35+50+5 i+66+67 \\
&+82+83+98+99+114+115]=A .
\end{aligned}
\end{aligned}
$$



## AS \& PS Write Pulse Logic Diagram <br> Figure 3.2.9-1



MFS Write Pulse \& Write Fulse Gate Logic Diagram
Figure 3.2.9-2


Write Pulse Timing Diagram
Figure 3.2.9-3


Inhibit HVA \& Write Pulse at
High Bit Rate, Logic and Timing Diagram
Figure 3.2.9-4

At Gate 2:

```
Q5 +Q6 + Q7 = \5 . \6 · Q7
= Sectors[8+9+24+25+40+41+56+57+72+73
    +88+89+104+105+120+121]=B
```

At Gate 3:

$$
\begin{aligned}
& \overline{Q 5}+\overline{Q 6}+\overline{Q 7}=Q 5 \cdot Q 6 \cdot Q 7 \\
& =\text { Sections }[14+15+30+31+46+47+62+63+78+79 \\
& \quad+94+95+110+111+126+127]=C
\end{aligned}
$$

At Gate 4:'
Q4 is true only for odd numbered sectors,

$$
\begin{aligned}
& \therefore(\overline{\mathrm{A}} \cdot \overline{\mathrm{~B}} \cdot \overline{\mathrm{C}})+(64 \rightarrow 79)+(\mathrm{Odd})+(101)= \\
& =\overline{(\bar{A} \cdot \bar{B} \cdot \overline{C)}} \overline{(64 \rightarrow 79)} \overline{(\overline{O d a})} \overline{(\overline{I O 1})} \\
& =(A+B+C)(64 \rightarrow 79) \text { (Odd) (101) } \\
& =[\mathrm{A}(64 \rightarrow 79)+\mathrm{B}(64 \rightarrow 79)+\mathrm{C}(64 \rightarrow 79)][\text { Even }][10 i] \\
& =(66+72+78)(101)
\end{aligned}
$$

This expression, plus the output of Gate 8, through Gates 9 and 10, yield:

$$
\text { W. } P=A S[(23 \text { sec. })(102)+(66+72+78)(101)]
$$

## PS Write Pulses

During PS mode, the requirement is to generate a $W$ rite Pulse at 102 time of Sectors $2,3,4,5,6,7$, and 10 . In addition, a pulse is required at 101 time of sectors 2 and 10 .

At Gate 11:
Again Q4 is True for odd numbered pulses,

$$
\begin{aligned}
\overline{\text { Odd }+\overline{101}+(2+3)} & =(\text { Odd })(101)(2+3) \\
& =(2)(101)
\end{aligned}
$$

At Gate 12:
$\overline{(2 \rightarrow 7)+\sqrt{02}}=(2 \rightarrow, 7)(102)^{\circ}$

At Gate 13:
$\overline{\text { Sec. } 10}+\overline{102}=(10)(102)$

At Gate 14:
$\overline{\operatorname{Sec} .10}+101=(10)(10 i)$
$\therefore$ Through Gates 15 and 16:
$W_{1} P_{1}=\operatorname{PS}[(2+10)(101)+(2 \rightarrow 7+10)(102)]$

The BS is Empty signal synchronizes the divide-by-3 counter by presetting Flip-Flop 1 and Flip-Flop 2. The first HV'A occurs at the second Sun Pulse after the BS is Empty signal and toggles Flip-Flop 1. The next HVA toggles Flip-Flop 1 again, which in tuxn toggles Flip-Flop 2. The setting of FlipFlop 2 triggers the one-shot whose output immediately toggles Flip-Flop 1 again.

The input to Gate 20 and output of Gate 21

$$
=Q 1+Q 2
$$

At Gate 24:

$$
\overline{(Q 1+Q 2)+(\overline{\operatorname{Sec} .} 1+\sqrt{02})}=(Q 1 \cdot \overline{Q 2})(\sec .1)(102)
$$

This expression plus the expression $(2+3)(102)$ is present at Gate 25. Therefore, at the output of Gate 26,
$\mathrm{WP}=\mathrm{MFS}[(2+3)(102)+(\mathrm{Q1} \cdot \overline{\mathrm{Q} 2})($ Sec. 1$)(102)]$
Composite Write Pulse
AS WP, PS WP and MFS WP are OR-gated at Gate 27 and appear at the output of Gate 28. The Write Pulse can be inhibited at Gate 28 by either HVZ or Inhibit HVA and Write Pulse.

Inhibit HVA and WP
During HBR operation, if the BS is Full signal from the Buffer' Storage goes True, and PRE2-AS is False, the 101 signal of Sector 15 presets the flip-flop, generating Inhibit HVA and WP. After $\overline{\mathrm{BS}}$ is Full goes False, the 101 signal of the following . sector 15 will set the flip-flop. This causes the Inhibit HVA and WP signal to go False.
3.2.10 Shift Pulse Generator

Figure 3.2.10-1 shows the Logic diagram for the Shift Pulse Generator. Refer to Figure 3.2.10-2 for the Timing diagram.

The Shift Pulse from the spacecraft is derived from the 16.384 KHz pulse train. The repetition rate of the Shift Pulse determines the Bit Rate at which the Buffer Storage is read out. Dividing the 16.384 KHz by the appropriate factor will determine the bit rate.


[^1]
## 






Divide By
32
64
256
1024

Bit Rate
512
256
64
16

The resultant Shift Pulse train is composed of groups of six pulses, with separation between groups accomplished by deleting every seventh pulse.

The Word Gate from the spacecraft rises and falls at the time of the missing seventh pulse and is up for eight groups of pulses. It is down for twenty-four groups.

The output of Gate l.is normally down. When $\bar{W} G$ goes down, the one-shot is triggered which presets the 3 stage counter. Q. 3 inhibits Gate 4 while $Q 3$ enables Gate 6 . The fixst 4 shift pulses pass through Gate 6, each triggering the one-shot which generates Shift Frame ID.

The same 4 pulses toggle the counter. At the count of $4, Q 3$ goes up, inhibiting Gate 6 while $Q 3$ goes down enabling Gate 4. The remaining 44 shift pulses pass through Gates 4 and 5. Each triggers the one-shot to generate the Shift Date pulse train. The fall of each shift data triggers another one-shot which generates the Advance Y Read Counter pulses.
3.2.11 Calibration

See Figure 3.2.11-1 for Logic and Timing diagrams. When the Buffered Calibrate Command appears it is inverted twice to generate SDMC. SDMC acts on the Sun Pulse circuit to introduce or cancel the Sun Pulise delay.


Calibration Logic and Timing Diagram Figure 3.2.11-1

Gates 3 and 4 are cross-coupled to form an RS flip-flop. Normally, In-Flight Calibrate is high. SDMC drives IFC down which sets the flip-flop. The next start of Electron Cycle pulse resets the flip-flop, driving $\overline{I F C}$ up.

IFC causes the Flux Pulse Width Modulators to generate a pulse width equivalent to $50 \%$ of full scale.
3.2.12 Status Decoder

The Logic diagram for the Status Decoder is shown in Figure 3.2.12-1.

The status decoder gates the various status information to provide the Miscellaneous Data (MD) signal for entry into the Buffer Storage. Refer to Data Format, Fig. 2.0-1, for placement of this information. MD is entered by pairs into Lines 5 and 6 of each of the 15 frames.

| Info. (Line 5) | Frame (AS \& PS) | Frames (MFS) |
| :---: | :---: | :---: |
| HVP | 1, 6, 11 | 1, 6 |
| BR | 2, 7, 12 | --- |
| MCl 1 | .3, 8, 13 | --- |
| IFC | 4, 9, 14. | $\{2+5$ |
| SGl | 5, 10, 15 | $\{7+10,15$ |
| Info. (Line 6) |  |  |
| SID | 1, 6, 11 | 1, 6 |
| SCS | 2, 7, 12 | --- |
| MC2 | 3, 8, 13 | --- |
| DCSM | 4, 9, 14 | --- |
| SG2 | 5, 10, 15 | $\begin{aligned} & 2 \rightarrow 5 \\ & 7 \rightarrow 10,15 \end{aligned}$ |

The bit selection for entry into the Buffer Storage is determined by Core Plane Address which is a function of the states of the X and $Y$ Write Counters.

## Truth Tables

For Line 5; YWI is False
For Line 6, YWl is True


| Frames | XW1 | XW2 | XW3 |
| :--- | :---: | :---: | :---: |
| $1,6,11$ | 0 | 0 | 0 |
| $2,7,12$ | 1 | 0 | 0 |
| $3,8,13$ | 0 | 1 | 0 |
| $4,9,14$ | 1 | 1 | 0 |
| $5,10,15$ | 0 | 0 | 1 |

At Gate 1:
$\overline{X W 1+X W 2+X W 3}=(\overline{X W 1} \cdot \overline{X W 2} \cdot \overline{X W 3})$
At Gate 2:
$\overline{\overline{\mathrm{XWI}} \cdot \overline{\mathrm{XW}} \cdot \overline{\mathrm{XW} 3})}$

At Gate 3:

$$
\begin{aligned}
\mathrm{MD} & =\overline{(\overline{\mathrm{XW1}} \cdot \overline{\mathrm{XW2}} \cdot \overline{\mathrm{XW} 3})+\overline{\mathrm{MFS}+\mathrm{YW} 1+\mathrm{SG1}}} \\
& =(\mathrm{XW} 1+\mathrm{XW} 2+\mathrm{XW} 3)(\mathrm{MFS})(\mathrm{YWI})(\mathrm{SGI})
\end{aligned}
$$

At Gate 5:
$\mathrm{MD}=\overline{(\mathrm{XW} 1+\mathrm{XW} 2+\overline{\mathrm{XW}} 3)+\mathrm{MFS}+\mathrm{YW1}+(\mathrm{SGl})}$
$=(\overline{\mathrm{XWI}} \cdot \overline{\mathrm{XW}} \cdot \mathrm{XW} 3)(\overline{\mathrm{MFS}})(\overline{\mathrm{YWI}})(\mathrm{SGI})$
At Gate 4:

$$
\begin{aligned}
M D & =\overline{(X W I \cdot X W 2} \cdot \overline{X W 3})+\overline{M F S}+\overline{Y W I}+\mathrm{SG} 2 \\
& =(\mathrm{XW1}+\mathrm{XW} 2+\mathrm{XW} 3)(\mathrm{MFS})(\mathrm{YW} 1)(\mathrm{SG} 2)
\end{aligned}
$$

At Gate 6:

```
\(\mathrm{MD}=\overline{(\mathrm{XW} 1+\mathrm{XW} 2+\overline{\mathrm{XW} 3})+\mathrm{MFS}+\overline{\mathrm{YWI}}+\mathrm{SG} 2}\)
    \(=(\mathrm{XWI} \cdot \mathrm{XW2} \cdot \mathrm{XW} 3)(\mathrm{MFS})(\mathrm{YWl})(\mathrm{SGZ})\)
```


## At Gate 7:

$$
\begin{aligned}
\mathrm{MD} & =\overline{(\mathrm{XWI}+\mathrm{XW} 2+\mathrm{XW} 3)+(\mathrm{MFS})+\mathrm{YW} 1+\mathrm{HBR}} \\
& =(\mathrm{XW} 1 \cdot \overline{\mathrm{XW} 2} \cdot \overline{\mathrm{XW} 3})(\overline{\mathrm{MFS}})(\overline{\mathrm{YW}})(\mathrm{HBR}) .
\end{aligned}
$$

## At Gate 8:

$$
\begin{aligned}
\mathrm{MD} & =\overline{(\mathrm{XW1}+\mathrm{XW}+\mathrm{XW} 3)+\mathrm{MFS}+\mathrm{YW1+} \mathrm{\overline{MCI}}} \\
& =(\mathrm{XWI} \cdot \mathrm{XW} 2 \cdot \mathrm{XW} 3)(\mathrm{MFS})(\overline{\mathrm{YWI})(\mathrm{MC} 1)}
\end{aligned}
$$

## At Gate 9:

$$
\begin{aligned}
M D & =(\overline{\mathrm{XW} 1}+\overline{\mathrm{XW}}+\mathrm{XW} 3)+(\mathrm{MFS})+\mathrm{YW} 1+\overline{\mathrm{IFC}} \\
& =(\mathrm{XW} \cdot \mathrm{XW} 2 \cdot \overline{\mathrm{XW} 3})(\overline{\mathrm{MFS}})(\overline{\mathrm{YWI}})(\mathrm{IFC})
\end{aligned}
$$

At Gate 10: .

$$
\begin{aligned}
\mathrm{MD} & =\overline{(\overline{\mathrm{XWI}} \cdot \overline{\mathrm{XW2} \cdot \overline{\mathrm{XW}})}+\mathrm{MFS}+\mathrm{YW} 1+\overline{\mathrm{HVP}}} \\
& =(\overline{\mathrm{XWI}} \cdot \overline{\mathrm{XW} 2 \cdot \mathrm{XW}})(\overline{\mathrm{MFS}})(\mathrm{YWI})(\mathrm{HVP})
\end{aligned}
$$

At Gate 11:

$$
\begin{aligned}
\mathrm{MD} & =\overline{\overline{\mathrm{XW1}} \cdot \overline{\mathrm{XW} 2} \cdot \overline{\mathrm{XW} 3})+(\overline{\mathrm{MFS}})+\mathrm{YW} 1+\overline{\mathrm{HVP}}} \\
& =(\overline{\mathrm{XW} 1} \cdot \overline{\mathrm{XW} 2} \cdot \overline{\mathrm{XW} 3})(\mathrm{MFS})(\overline{\mathrm{YW} 1})(\mathrm{HVP})
\end{aligned}
$$

At Gate 12:

$$
\begin{aligned}
\mathrm{MD} & =\overline{(\overline{\mathrm{XWI}} \cdot \overline{\mathrm{XW2}} \cdot \overline{\mathrm{XW}})+(\overline{\mathrm{MFS}})+\overline{\mathrm{YWI}}+\overline{\mathrm{SID}}} \\
& =(\overline{\mathrm{XW1}} \cdot \overline{\mathrm{XW} 2} \cdot \overline{\mathrm{XW}})(\mathrm{MFS})(\mathrm{YWl})(\mathrm{SlD})
\end{aligned}
$$

At Gate 13:

$$
\begin{aligned}
\mathrm{MD} & =(\mathrm{XW} 1+\mathrm{XW} 2+\mathrm{XW} 3)+\mathrm{NFS}+\overline{\mathrm{YWI}}+\mathrm{SID} \\
& =(\mathrm{XWI} \cdot \mathrm{XW} \cdot \mathrm{XW})(\mathrm{MFS})(\mathrm{YW} 1) \text { (S1D) }
\end{aligned}
$$

At Gate 14:

$$
\begin{aligned}
\mathrm{MD} & =\overline{(\mathrm{XWI}+\mathrm{XW} 2+\mathrm{XW} 3)+\mathrm{MFS}+\overline{\mathrm{YWI}+\mathrm{SCS}}} \\
& =(\mathrm{XW1} \cdot \overline{\mathrm{XW} 2} \cdot \overline{\mathrm{XW} 3)(\mathrm{MFS})(\mathrm{YW} 1)(\mathrm{SCS})}
\end{aligned}
$$

At Gate 15:

$$
\begin{aligned}
M D & =\overline{(X W 1+\overline{X W 2}+X W 3)+M F S+\overline{Y W I}+\overline{M C 2}} \\
& =(X W 1 \cdot X W 2 \cdot \overline{X W 3})(\overline{M F S})(\mathrm{YW} 1)(\mathrm{MC} 2)
\end{aligned}
$$

At Gate 16:

$$
\begin{aligned}
M D & =\overline{(X W I+X W 2+X W 3)+M F S+Y W I+\overline{D C S M}} \\
& =(X W 1 \cdot X W 2 \cdot X W 3)(\overline{M F S})(Y W 1)(D C S M)
\end{aligned}
$$

Gates 17, 18 and 19 are three IC gates hard-wired as one 14input gate to produce a composite $\overline{M D}$. Gate 20 inverts this to give MD
3.3 Buffer Storage.

Flux, Sector, High Voltage and MD information is stored in the Core Plane of the Buffer Storage Unit. This information is read out at a rate consistent with telemetry requirements and in correct sequence.

The Core Plane is divided into three sections of five frames each. Each frame consists of 44 bits. Two bits are used for MD storage and the rest for Flux, Sector or High Voltage.


During HBR operation, the instrument will take data for two revolutions of the spacecraft for each High Voltage Step. One revolution will be PS mode and AS mode. One PS and one AS completely fills one section.

At the beginning of each PS, during Sector 15, each section will be scanned in search for an empty section. If there are no empty sections, BS is Full will inhibit data taking for that revolution.

As each section is read out, each bit in that section is returned to 0 。

During operation at LBR, data is taken for one revolution of the spacecraft at each High Voltage Step, followed by one revolution of PS and one of AS. This information is stored in one section of the storage.

For Ion cycles, the above sequence completely fills the three sections; then the instrument goes into stabilization while the memory is read out. At 64 BPS , the BS is Empty signal is given at the beginning of the tenth frame read-out, while at 16 and 8 BPS it is given at the beginning of the fifteenth frame read-out.

For an Electron cycle, only two sections (10 frames) are filled by each sequence. At 64 BPS, the BS is Empty signal is given at the beginning of the fifth frame read-out, while at 16 and 8 BPS it is given at the beginning of the 10 th frame read-out.

The timing of this BS is Empty signal assures that the writein counters will not overtake the read out counters.

## Core Plane

The core plane consists of magnetic core elements, $80 \mathrm{mil} O D$, arranged in a $16 \times 48$ rectangular array. The assembly allows for spares. The useful array is $15 x 44$.

Drivers and Switches
These circuits are built with discrete components and provide the necessary coincident current for writing into or reading out of the core memory. In order to provide cleaner core currents, the $X$ and $Y$ switches are turned on a short time before the $X$ and $Y$ Drivers. The drivers are then turned off shortly before the switches.

Each driver is simply a voltage switch with a series resistor to set the core current. Each switch, when turned on, provides a sink to ground for the core current.

## Sense and Output Amplifiers

The sense line output of the core plane provides a balanced bipolar voltage, of 50-60 mv peak amplitude.

The sense amplifier provides gain for the sense line voltag and also full-wave rectification. Therefore, the output voltage is uni-polar regardless of the input voltage polarity.

The output amplifier receives the output of the sense amplifier and shapes it into a pulse with acceptable characteristics. This amplifier is normally inhibited until Strobe Pulse turns it on. This occurs near the middle of the Read Pulse time.

## Write and Read Counters

Separate $X$ and $Y$ counters are used for providing core memory address for the Read Function and the Write Function. The XRead counter is similar to the $X-W r i t e$ while the $Y-R e a d$ is similar to the $\mathrm{Y}-W$ rite.

The Y-Write Counter is driven by the $Y$-Write Advance pulses while the $Y$-Read Counter is driven by the $Y$-Read Advance pulses. Each counter is arranged to count to 44 , at which time it produces an $X$ Counter Advance pulse.

Each X Counter is composed of a three stage counter followed by a two stage counter. The three stage circuit counts to 5 then resets to zero. At the same time, it produces an input to the two stage circuit. This circuit counts to 2 ; then with the third pulse both circuits are reset to zero.

## Buffer Interfaces

These provide the necessary buffering between the Integrated Circuit counters and data circuits and the switches and drivers which use discrete components.

Write Pulse Train
This circuit accepts the Write Pulse from the Buffer Logic. Each Write Pulse generates a train of either 2 or 7 Write Commands. The train of two pulses writes in the MD each train of 7 writes in a flux or sector word. Immediately following each Write Command, an Advance $Y-W$ rite pulse is generated to step the $Y-W r i t e$ counter.

Write Timing
Each Write Command causes this circuit to generate signals which turn on the Write drivers and switches.

## Read Timing

Each Shift Data pulse causes the read-out of one core element. The Read Timing circuit accepts each Shift Data pulse and generates the signals to turn on the Read Drivers and Switches. It also generates the strobe pulse to turn on the Data Output Amplifier.

## Frame ID Counter

This circuit consists of a four stage counter, a two stage counter and appropriate gates.

The four stage counter counts from 1 to 15 and is advanced by the Advance X -Read pulse.

The two stage counter counts from 0 to 3 and is advanced by the Shift Frame ID from the Buffer Logic.

The outputs of these counters are gated to produce ID Data which is transmitted through the Data Output Amplifier by the Shift Frame ID pulses.

Inhibit Read-Write
This circuit consists of three flip-flops used as storage elements. Each flip-flop is associated with one of the three memory sections. When Section 1 is empty, Ql is high. For Section 2 empty, Q2 is high, and likewise for Section 3 and Q3.

When Section 1 is written into, Ql goes low, and likewise for the other two sections. The flip-flops are set or reset by detecting the changes of state of the two stage sections of the $\mathrm{X}-$ Read and $\mathrm{X}-\mathrm{Write}$ counters.

If the Write Counters are ready to write into a memory section that has not been read out, the BS is FULL signal goes True and data taking is inhibited until that section is read out.

If the Read-Counters are ready to scan an empty section, the Read Counter is inhibited.
3.3.1 Core Plane Memory

For the Memory System Electrical Specification and the Core Memory Plane Specification, refer to Appendix D.
3.3.1.1 Memory Organization

The block diagram of the memory subsystem is shown in Figure 3.3.1-1.


Memory Block Diagram
Figure 3.3.1-1

The core plane contains 768 ferrite cores wired for coincident current selection. Figure 3.3.1-2 shows the wiring of the core plan drive lines, and the decoding of these drive lines. Figure 3.3.1-3 shows the wiring of the sense line.

The core memory element used is an 80 mil O. D. ferrite core, Ampex Computer Products part number 32-48068-20.

The 768 core memory elements form a rectangular array of 16 X columns, Xl-X16, by 48 Y rows, $\mathrm{Yl}-\mathrm{Y} 48$. The array is physically folded between Y24 and Y25. The maximum required memory capacity is 660 bits. Thus, Xl6 column is spare and is not normally connected to the X drivers or X switches. The further limiting of the provided array capacity is controlled only by the constraints on the counting sequence used in the address resistors external to the memory. The address register sequence used selects only $\mathrm{X} 1-\mathrm{X} 15$ and Yl-Y44. The resulting used storage capacity is $15 \times 44=660$ bits.

The core plane wiring technique employs 9 wires. Two turns per core are used on both the $X$ and $Y$ axes to reduce the amplitude of the currents required. In addition, oppositely directed wires are used on each axis for read and write, thus eliminating the necessity of bipolar drivers and switches. The resulting 9 wires per core consist of $4 X$ axis lines ( 2 X write, 2 X read), 4 Y axis lines ( $2 Y$ write, $2 Y$ read), and the sense line. The sense line links every core on the plane and is routed to minimize resultant capacitive coupling from the drive lines.

The 15 X columns are decoded 6 by 5 for Read and Write. For Write, 1 of 3 Write drivers is selected as a source, and 1 of 5 common switches is selected as a sink. For Read, 1 of $3^{\prime}$ read drivers is selected as a source, and 1 of the 5 common switches is selected as a sink. Diodes are used for unselected X line isolation.



The 48 Y Rows are decoded by 16 by 6 for read and write; however, only 8 Y drivers and 6 Y switches are employed. The additional factor of 2 in the dxiver decoding is obtained by linking 2 Y rows with the line from each $Y$ driver; and using this line to write in the first linked $Y$ row or read from the second linked $Y$ row, as determined by the mode and thus the direction of the $X$ current selected for the mode. For a particular mode (Read or Write), 1 of 8 Y drivers is selected as a source; 1 of 6 Y switches is selected as a sink. Diodes are used for unselected $Y$ line isolation.

The slewed Voltage Reference is a voltage source. The output voltage varies with a temperature coefficient of approximately $-80 \mathrm{mv} /{ }^{\circ} \mathrm{C}$. The slewed voltage reference is applied to the X and $Y$ Drivers and is used to provide a temperature compensated current to the core memory elements of the array. A temperature compensated current maintains constant element outputs and simplifies driver and sensing circuit designs.

The Read and Write Drivers and Switches are selected as a function of the status of the Read and Write address registers, data register, and the mode selected. Address, data, and mode are controlled external to the memory.

For a Write mode, the Write timing circuits function to gate and time-sample the Write address and data from the switch and driver logic and thus direct Write currents to the proper element.

For a Read mode, the Read timing circuits similarly direct read currents to the proper element, time strobe the sense amplifier read out, and form a usable output data pulse. Read timing circuits also allow time-sharing the data output line for frame shift I. D.

### 3.2.1.2 Memory Operation

The operation of the memory is controlled by the address inputs, data inputs, and the Read and Write command levels. Although the memory has a full random access capability, the operating mode is sequential interlace, i.e., the Read and Write addresses are generated sequentially and Read or Write commands may be interlaced. In fact, separate Read and Write address registers are used, and the Read and Write timing circuits gate the desired address to the drivers and switches depending upon the command levels.

Information is stored and retrieved one bit at a time. Thus 720 Write cycles are required to completely fill the storage capacity, and 720 Read cycles are required to read out the data from all 720 storage locations. Figure 3.3.1-4 is the Write cycle timing diagram.

Consider the sequence of operations required to write a "l" in the first storage location. The Write address input lines and the data input lines must have attained $90 \%$ of their final value at least 0.5 microseconds prior to the time that the Write command has reached $10 \%$ of its final value. After the Write command has reached +2 volts, the $W$ rite timing circuits generate timing pulse $T 1$, which then provides voltage to the logic gates at the inputs of the X and Y switches. The outputs of the selected $X$ and $Y$ switches fall +0.2 v maximum providing a low impedance sink for the positive Write currents. X switch SXI and Y switch SY1 are selected for the first storage location. All other switch outputs remain at the +3 volts level insuring that the diodes on unselected lines remain back biased for this address input.


After an internal delay to allow for switch settling, the Write timing circuits generate timing pulse T2. T2 then provides voltage to the logic gates at the inputs of the X Write Drivers and the Y Read/Write Drivers. The outputs of the selected drivers are positive currents. The amplitude of the current is determined by the slew supply output voltage and a precision resistor.

Write Xl-X5 Driver and Y Driver No. 2 are selected for the first storage location. All other drivers are off, with outputs at 0 volts.

The X Write current passes through all elements in column Xl twice and returns by way of SXI. The Y Write current passes through all elements in rows $Y 1$ and $Y 7$ twice and returns by way of SYI. The element at Sl , Yl receives a full select $W$ rite current and is switched to the remanent state designating a stored "l". The element at Xl, Y7 receives zero net current and its state is essentially unchanged. The remainder of the effect elements receive half select currents, shuttle, and return to their original state following the removal of the write currents.

At the end of pulse $T 2$ the driver currents drop to zero. At the end of pulse Tl the switches turn off and the ouputs return to +3 volts. 5 Microsec onds after the write command has dropped to $10 \%$ of its value the address and data inputs may change state.

Figure 3.3.1-5 is the Read Cycle Timing diagram. Consider the sequence of operations required to read out the data stored in an element, for example the first storage location.


The Read address lines must have attained $90 \%$ of their final value at least 0.5 microseconds before the Read command has reached $10 \%$ of its final value.

After the Read command has reached +2 volts, the Read timing circuits generate timing pulse T 3 , which then provides voltage to the logic gates at the inputs of the $X$ and $Y$ Switches. The outputs of the selected $X$ and $Y$ Switches fall to +0.2 v maximum, providing a low impedance sink for the positive Read currents. Switches SXl and SYI are selected for reading from the first storage location. All other switches are off.

After an internal delay for switch settling, the Read timing pulse T4 is generated, providing voltage to the logic gates at the inputs to the X Read Drivers. The driver output is a positive current. Read Xl-X5 driver is selected to read this first storage location. All other X drivers are off.

After a second internal delay to allow for the noise coupled to the sense line from the X drive line to settle, Read timing pulse T5 is generated, providing voltage to the logic gates at the current lagging the X current. Y Driver No. 1 is selected, and all other drivers are off.

The X current through Xl column is oppositely directed relative to the Write current but still returns by way of SXI. The Y current rows $Y 1$ and $Y 7$ are also oppositely directed relative to write current but still returns by way of SY1. The element at XI, Yl receives a full select Read current and switches from the "1" to the "0" state. The switching of the core flux from the "l" to the " 0 " state causes a differential voltage to be coupled to the sonse line via the sense line to the input of the sense amplifier.

The remainder of the selected cores operate essentially the same as in the Write cycle. Driver voltages and current time out and decay as in the Write cycle. The Read address again must be maintained for 5 microseconds after the end of the Read commands.

The differential signal on the sense line is amplified in the Sense Amplifier, and if of sufficient amplitude to be considered as " 1 ", is applied to the Read timing output one-shot.

The sense amplifier output and the time strobe pulse are applied to an "AND" gate on the input of the data output one-shot. For coincidence of signal and strobe, such as in this case of a read out "l", the output one-shot is triggered and an output data pulse must start within 6.5 microseconds after a Read command (Shift Pulse) and be of 4 microseconds minimum duration.

The input to the output data one-shot is a two input OR gate. The first input is that discussed for the Read cycle, the second input is used to provide output pulse, with the same characteristics as a data output pulse, for coincidence of Frame shift ID and ID Data inputs. As a result the output is time shared by two functions.
3.3.2 Buffer Interfaces

These are Inverting Buffers to reduce the loading on the Write and Read Counter outputs. The Buffer outputs drive the logic gates associated with the Core Plane Drivers and Switches.
3.3.3 Y Counters

The Y Read and Y Write counters are identical. They each take 44 advance pulses to count through a complete sequence. Operation is as follows (refer to Figure 3.3.3-1 for the Logic Diagram and Figure 3.3.3-2 for the Timing Diagrams).


.


Q4


Y-Counters Timing Diagram
Figure 3.3.3-2
149

The first advance pulse passes through Gate 1 and sets FlipFlop 1. Q1 then inhibits Gate 1 and $\overline{Q 1}$ enables Gate 4. The remaining 43 pulses of the sequence pass through Gates 2, 3, and 4 to Flip-Flop 2. The eighth pulse sets Flip-Flops 2, 3, and 4. The ninth pulse resets these and sets Flip-Flop 5. At the same time Gate 5 detects every seventh count. The 44 th count is detected by Gate 7 which generates a pulse to reset the whole counter to zero. This last pulse is also used to advance . the $X$-counter.

Advance $Y$ Write is derived from the $16 \mathrm{KHz}(\mathrm{d})$ signal, whereas Advance $Y$ Read is derived from the shift data signal.

The detect XIIIXXX and the detect 1000 XXX signals are used by the Write Pulse Train Generator.

### 3.3.4 X Counters

Figure 3.3.4-1 shows the $X$ Read Counters Logic Diagram. Figure 3.3.4-2 shows the $X-W$ rite Counters Logic Diagram.

The $X-W$ rite $C$ ounter consists of a three stage divide-by- 5 counter followed by a two stage divide-by-3 counter. The three stage section is driven by the Advance $X-W r i t e$ pulse which is generated by the $Y$-Write Counter Reset. At the count of five, Q1, Q2 and $\overline{Q 3}$ enable Gate 1 . The next $\overline{A d v a n c e}$ X-Write pulse triggers a one-shot which resets the three stage section and advances the two stage section.

At the third advance of the two stage section, Gate 2 triggers. a one-shot which resets the two stage section.

The output of Gate 3 follows Q4. The trailing edge of this signal is called Write 10 th Line and is used to clock the HVP Mod flip-flop which is part of the $X-$ Read counter circuit.


X-Read Counter
Figure 3. 3.4-1


As was mentioned previously, when the BS is Full signal is high, that section of the memory being addressed has already been written into but not read out. At this time a search is made for an empty memory section.

This BS is Full signal is generated by the Inhibit Read-Write Logic (Section 3.3.7) and is a function of the state of the two stage section of the X -Write Counter and the preceding history of the two stage section of the $\mathrm{X}-$ Read Counter.

During Section 15, as with the other sectors, 3 pulses are generated: two Start $A / D^{\prime} s$ and one 101. At HBR, if BS is Full, these three pulses will be passed by Gates 4 and 5 to advance the two stage section of this counter. The changes of state of Flip-Flop 4 and Flip-Flop 5 naturally change the core memory address. If the first or second advance sets up an address to an empty section, the BS is Full signal goes down and Gate 5 is inhibited. This empty section is then written into if data is available.

The $X-R e a d$ Counter counts and resets in the same manner as the X -Write Counter. Its input is the X -Read Advance from
 section is also used to synchronize the Frame ID Counter.

During Electron Cycle at LBR data is entered into only the first and second sections of the memory; therefore, it is necessary to address only these frames for the read out.

At the start of Electron cycle, HVP goes down and HVP goes up. When the 10 th frame has been written into, Flip-Flop 6 is set. This reverses the polarity of HVP Mod and HVP Mod. Then when the 10 th frame has been read out, Flip-Flop 7 is set and $\overline{Q 7}$ triggers a one-shot. The output of this one-shot resets Flip-Flop 7 and the two stage section of the counter. Refer to Figure 3.3.4-3, HVP Mod.Timing Diagram. Also see Figure 3.3.4-4 for the Timing Diagram of the $X$-Write Counter.

'HVWr MOD'Timing Diagram
Figure 3. 3.4-3


### 3.3.5 Write Pulse Train Generator

This circuit generates the appropriate sequence of pulses for writing into the Core Memory and advancing the $\mathrm{Y}-\mathrm{W}$ rite Counter. See Figures 3.3.5-1 and 3.3.5-2 for the Logic and Timing diagrams.

Assume that Flip-Flop 1 is set. This inhibits Gate 3. Gate 1 is inhibited by One-Shot l. The Write Pulse from the Buffer Logic triggers One-Shot 1 which is adjusted to produce a 90 $\mu s e c$ pulse which enables Gate 1. This will allow one or two 16 KHz pulses through the gate to trigger One-Shot 2. The output of this one-shot resets Flip-Flop 1, enabling Gate 3. This allows the 16 KHz to trigger One-Shot 3 which is the W rite Pulse Train. The first pulse of the train causes Det l000XXX to go high. The second pulse causes it to go low, and sets FlipFlop 1 which inhibits Gate 3 again.

The next Write Pulse from the Logic repeats sequence. However, this time 7 pulses of the train go through before the Det XlllXXX pulse appears, setting Flip-Flop 1 and inhibiting Gate 3.

Seven Write Pulses from the Buffer Logic then produce a 44 pulse train. This fills one frame.

The fall of each pulse of the train triggers One-Shot 4 which produces $Y$-Write Advance.
3.3.6 Frame ID Counter

Refer to Figures 3.3.6-1 and 3.3.6-2 for the Frame ID Counter Logic and Timing diagrams.

The Frame ID Counter is a simple ripple counter which is driven by the Advance $X-$ Read signal then reset to zero by the Syn Frame ID. This latter signal is identical to that which resets the two stage section of the X -Read Counter.


Write Dulge Trant Genèritor Eogic oragrain
Figure 3.3.5-1



Frame ID Counter Logic Diagram
Figure 3.3.6-1


Frame ID Countei Timing Diagram
Figure 3.3.6-2

The ID Data consists of sampling the states of Flip-Flops 1,$2 ;$ 3 , and 4 consecutively. The sampling begins with the most significant bit, Q4. The four Shift Frame ID pulses at the beginning of each frame toggle the two stage counter (Flip-Flops 5 and 6) from zero through a count of three and back to zero.

Notice that the least' significant bit of the Frame ID is $\overline{Q I}$ not Q1. This is so the first frame is read as 1000 before the first Advance X-Read pulse arrives.
3.3.7 Inhibit Read-Write

Figure 3.3.7-1 shows the Inhibit Read-Write Logic diagram. Refer to Figure 3.3.7-2 for the Timing diagram for the BS is Full signai.

Refer to the Timing diagram. After the first section of the memory has been written into, XW4 is True and resets FlipFlop 1. After writing into the second section, Flip-Flop 2 is reset, and after writing into the third section, Flip-Flop 3 is reset.

Therefore:

$$
\begin{aligned}
& \overline{\mathrm{BS} \text { is } \mathrm{F}=(\mathrm{XW} 4+\mathrm{XW} 5+\mathrm{Q1}+\mathrm{HBR})}+ \\
&+\overline{(\mathrm{XW} 4+\mathrm{XW} 5+\mathrm{Q} 2+\mathrm{HBR})} \\
&(\mathrm{XW} 4+\mathrm{XW} 5+\mathrm{Q} 3+\overline{\mathrm{HBR}}) \\
& \mathrm{BS} \text { is } \mathrm{F}=(\overline{\mathrm{XW} 4} \cdot \overline{\mathrm{XW} 5} \cdot \overline{\mathrm{Q1}} \cdot \mathrm{HBR})+(\mathrm{XW} 4 \cdot \overline{\mathrm{XW} 5} \cdot \overline{\mathrm{Q2}} \cdot \mathrm{HBR}) \\
&+(\mathrm{XW4} \cdot \mathrm{XW} 5 \cdot \overline{\mathrm{Q} 3} \cdot \mathrm{HBR})
\end{aligned}
$$

It is seen then, that after the flip-flops have been reset, no matter which section of the memory is addressed by the Write Counter, BS is Full will be True and Writing will be inhibited.


FOLDOUTT ERAME $\square$
FOLDOUT: FRAME


# BS is Full.Timing: Diagram <br> Figuxa 3. 3. 7.-2 

After the first section of the memory has been read out, the transition of XR4 will set Flip-Flop 1. Now when the Write Counter addresses the first section, BS is Full will be False.

When the second section has been read out, Flip-Flop 2 will be set; when the Write Counter addresses this section, BS is Full will be False.

The operation of section three and Flip-Flop 3 is similar.

As is seen from above equation; BS is Full remains False at LBR operation.

## The Inhibit Read Function

This function is derived in a manner similar to the derivation of BS is Full. If any memory section has been read out but not subsequently written into, then when the Read Counter addresses that section, the Word gate sets Flip-Flop 4 and the Read Counter Adv is inhibited. When that section is written into, the next Word gate resets Flip-Flop 4 and the Adv Read Counter is enabled.

$$
R=(X R 4+X R 5+\overline{Q I}+L B R)+(X R 4+X R 5+\overline{Q 2}+L B R)+
$$

$$
(\mathrm{XR} 4+\mathrm{XR} 5+\overline{\mathrm{Q}} 3+\mathrm{LBR})+(\mathrm{XW} 4+\mathrm{XW} 5+\mathrm{XR} 4+\mathrm{XR} 5+
$$

$$
\overline{\overline{M E S}+\mathrm{TVZ}}
$$

$$
\mathrm{S}=\mathbf{R}
$$




```
    MFS • HVZ)
```

This function also operates at HBR except as shown by the fourth termabove.

During HVZ while in MFS and when Read and Write Counters are addressing the first Memory section, the Word Gate will set Flip-Flop 4.

### 3.3.8 BS is Empty

Figure 3.3.8-1 and 3.3.8-2 show the Logic and Timing diagrams for BS is Empty Reset Counters.

Refer to Section 3.3 (Buffer Storage) for the requirements for BS is Empty signal.

When Electron data is read out at 64 BPS, HVP MOD and 64 are both down. The positive transition of XR3 and XR4 at the end of the 5th frame triggers the one-shot which generates the BS is Empty signal.

When Ion data is read out at 64 BPS , FVPMOD and 64 are both down. The positive transition of XR3 and XR4 at the end of the 10th frame generates the BS is Empty signal.

When Electron data is read out at 16 and 8 BPS or DCSM, HVP MOD and 64 are both down. During the 10 th frame all the $X$ inputs to Gate 3 are down. At the first Adv Y-Read of the 10th frame, YRl goes up, generating BS is Empty at the beginning of the 10 th frame.

When Ion data is read out at 16 and 8 BPS or DCSM, FVP MOD and 64 are both down. During the 15 th frame all the X inputs to Gate 4 are down. At the first Adv Y-Read of the 15 th frame, YRI goes up, generating BS is Empty at the beginning of the 15th frame.

During HBR operation, Gate 5 disables the output of the oneshot and holds BS is Empty in the True State.


BS Is Empty Resot Gountersidogic Diagram
$\therefore$ Figure 3. 3. 8 . $=1$

? $\mathrm{T} Y$

BS is Empty Timing Diagram
Figure 3.3.8-2

At LBR the BS is Empty pulse is also used to reset the $X$ and Y Write counters.

At HBR, when Polar Scan starts, the l00th pulse of sector 1 resets the $\mathrm{Y}-\mathrm{W}$ rite counter and the 3 stage section of the $\mathrm{X}-$ Write counter.

The fall of the Word Gate voltage triggers a one-shot which resets the Y-Read counter.
3.4 High Voltage Power Supply
3.4.1 Inputs and Outputs

Table 3.4.1A shows a tabulation of inputs to the High Voltage Power Supply. Table 3.4.1B shows a tabulation of the outputs from the High Voltage Powex Supply.

### 3.4.2 Operation

Figure 3.4.2-1 shows a block diagram of the High Voltage Power Supply HVPS. The HVPS consists of two roll-off networks, two d-c feedback amplifiers, two slewing capacitors, two choppers, two transformers, a doublerchain, dump circuitry, an auxiliary power supply, high voltage zero step supply, two full wave rectifiers, and two coupling circuits.

The power supply has two sections: the Ion section and the Electron section.

The High Voltage Power Supply generates the balanced stepping high-voltage for the analyzer plates in the optics section. It also provides all suppression and related voltages. The system consists of two sets of D-C feedback amplifiers (Ion and Electron), choppers, and output transformers which feed the doubler and dump section.

| Name | Voltage and Waveform | Impedance or Loading | Source |
| :---: | :---: | :---: | :---: |
| ION Ramp | 30 staircase log. steps $42 \mathrm{mv}-3.0 \mathrm{v}$ | $\begin{array}{r} 500 \mathrm{~K} \mathrm{A-C} \\ 7300 \mathrm{M} \text { D-C } \end{array}$ | ION Ramp Gen. |
| Electron Ramp | 15 staircase log. steps $0-3.0 \mathrm{v}$ $0-3.0 \mathrm{v}$ | $\begin{array}{r} \text { 500K A-C } \\ 7300 \mathrm{M} \text { D-C } \end{array}$ | Electron Ramp Gen. |
| HVP | Ic Level | 43K D-C | HVP |
| HVZ | Ic Level | 43K D-C | Timing and Control |
| 3.3 VAC |  | 4K D-C | LVPS |
| $\overline{3.3 \mathrm{VAC}}$ | SQ. Wave <br> +3.3 v <br> 0 <br> -3.3 KC | 4 K D-C | LVPS |
| +3v | $+3 \mathrm{VDC} \pm 2 \%$ | 1MA D-C | LVPS |
| +6v | $+6 \mathrm{VDC} \pm .1 \%$ | . 35MA D-C | LVPS |
| -6v |  | 2MA D-C | LVPS |
| $+12 \mathrm{v}$ | $+12 \mathrm{VDC} \pm .1 \%$ | 5. 5MA D-C 60 MA Peak | LVPS |
| 115 v | $+15 \mathrm{VDC} \pm .1 \%$ | 1.1 MA D-C | LVPS |

High Voltage Power Supply Inputs
Table 3.4.1A

| Name | Voitage and Waveform -1., : | Impedance | Destination |
| :---: | :---: | :---: | :---: |
| +VA | 15 Electron Staircase log steps from +0.05 to -83.3 volts | $20 \mathrm{Meg} \mathrm{D-C}$ | Outer analyzer plates |
|  | 30 ION staircase log steps from +17.5 volts: to +1250 volts. |  |  |
| -VA | 15 Electron Staircase log steps from- 0.05 volts to +83.3 volts. | $20 \mathrm{Meg} \mathrm{D-C}$ | Inner analyzer plates |
|  | 30 Ion staircase log steps from - 17.5 voles: to - 12.50 volts. |  |  |
| +150 | $+150 \mathrm{VDC}$ |  | Supp. Voltage Gen. |
| $\therefore 150$ | -150 VDC |  | Supp. Voltage Gen. |
| ION HV Analog | 30 Staircase log steps $-42 \mathrm{mv} \text { to }-3.0 \mathrm{v}$ |  | HV A/D |
| Electron <br> HV Analog | 15 Staircase log steps 0 to -3.0 v | \% | $\mathrm{HV} \mathrm{~A} / \mathrm{D}$ |

High Voltage Power Supply Outputs
Table 3. 4. 1B


High Voltage Power Supply Block
Diagram
Figure 3.4.2-1

The control logic section switches the proper section into operation (i.e. Ion or Electron). An A-C voltage from the Low Voltage Power Supply drives the chopper and the auxiliary power supply.

The signals preset at the inputs of the D-C feedback amplifiers (Ion and Electron) are both generated by the Ion and Electron Ramp Generators. These signals are amplified and fed to the choppers which, according to their frequency of operation, transform the output of the D-C amplifier into a square wave that is fed into the transformer and then to the doubler and dump section (Ion Mode only).

The output from the Electron Section is rectified by a full wave bridge and appears as $\pm 83.3 \mathrm{~V}$. Since the instrument is sequenced through seven Ion Cycles and one Electron Cycle, the HV power supply is subject to the same sequence which is achieved by the control logic circuit in accordance with the HVP and HVZ signals.

See Figure 3.4.2-2, Analyzer Plate Voltages/Ion-Electron Mode.

When HVP and HVZ are high, the control logic circuit is activated in such a manner that the Ion chopper only is energized while the Electron chopper is inactive. The output from the, Ion chopper is fed into the Ion transformer, beyond which the doubling action starts. This process continues until one cyle (30 steps) is achieved.

At the end of the 30th step, the highest output from the power supply is realized. Then HVZ changes polarity. This enables the control logic circuit to activate the dump circuit which then shorts the output of the doubler to ground through a series of transistors that turn on in an orderly sequence. This is the end of one Ion Cycle.


Analyzer Plate Voltages/Ion-Electron Mode Figure 3.4.2-2

The process repeats for seven such cycles, at the end of which HVP changes polarity, which in turn allows the control logic circuit to energize the Electron chopper while the Ion chopper becomes inactive. The power supply goes into the Electron mode, and generates a plate voltage of +0.050 volts to $\pm 83.3$ volts increasing from minimum to maximum in fifteen steps. At the end of the fifteenth step HVP changes polarity again and the Ion cycle begins.

### 3.4.2.1 Slewing Capacitor

The Slewing Capacitor is used to supply peak currents demanded by the voltage doubler and chopper circuitry.

### 3.4.2.2 Chopper

The chopper converts the d-c amplifier output into an a-c signal. The output of the chopper is a 5 KHz square wave. The chopper can be cut off by HVP and $\overline{\mathrm{HVZ}}$.

The output of the chopper is fed to a step-up transformer.

### 3.4.2.3 Doubler Gate and Doubler Chain

The positive Doubler Gate and negative Doubler Gate are turned on during Ion mode. During Electron mode, or during a dump mode, the gates are OFF. These gates are turned off in order to allow the reversal of voltage at the inputs to the VA couplers.

The output of the transformer is fed to the doubler chain. The doubler chain consists of two sections: The positive section and the negative section. Each section consists of 8 doublers. The positive doublers charge up to the peak value of the positive transition of the transformer and the negative doublers charge up to the peak value of the negative transition of the transformer. Each doubler charges up to two times the input voltage.

Each doubler charges up to a maximum voltage of 158 volts. The output of the 8 th doubler is 1,250 volts maximum. Minimum voltage is 17.5 volts.

### 3.4.2.4 Dump Circuitry

The doubler chain is discharged by the Dump Circuitry. The operation of the Dump circuit is as follows: On receipt of a signal from HVP' or $H \mathrm{HV}^{\prime}$, the Dump gate turns on the trickle dump circuit. A delay is provided such that the Dump and Reversal circuitry does not turn on. The trickle dump circuit will cause a slow exponential discharge of the doublers. Dump switch 8 will discharge doubler number 8. After doubler number 8 is discharged, dump switch 7 will cause doubler number 7 to discharge. This action is repeated until doubler number 1 is discharged. Approximately 250 milliseconds after the dump gate has turned on, the Dump and Reversal circuits will cause speed up of dumping, a -150 volts to appear at the input to the + VA coupler, and +150 volts to appear at the input to the -VA coupler.
3.4.2.5 Control Logic

The HVP interface converts the low level HVP signal into high level HVP' and FVP' signals. The HVZ interface converts the low level HVZ signal into high level HVZ' and FVZ' signals.
3.5 Low Voltage Power Supply

Refer to Figure 3.5-1 for the Low Voltage Power Supply Block diagram.
The Low Voltage Power Supply converts the spacecraft +28 volts into the required instrument voltages. The +28 volt supply from the spacecraft is passed through a premregulator circuit which converts this voltage into a constant regulated +23.5 volts.


Low Voltage' 'Pow'e'r Supply Block Diagram Figurei 3:5-15 5.

This voltage is then converted by the chopper circuit into a 5 KHz square wave which is stepped up by a transformer, rectified and regulated by various post-regulators to provide the required voltages.

### 3.5.1

3.5.2 Chopper

The function of the Chopper is to convert the +23.5 V dc output of the pre-regulator into a 5 KHz square wave.

Operation of the Chopper is discussed in Section 4.14.2.
3.5.3 Rectifier Filter

The stepped potential from the transformer is rectified, resulting in a ripple content of less than 5 millivolts. The rectification is produced by means of full wave or half-wave standard rectification circuits. The ripple output is reduced to a minimum by means of $T$ - filters composed of capacitors and chokes.
Figure 3.5.3-1 shows two typical rectifier filter configurations. The use of a Tr-section filter provides an output potential that approaches the peak value of the a-c potential of the source, the ripple components being very small.
3.5.4 Post-Regulator

The Post-regulators each consist of a series voltage regulator that provides a stable operating voltage to the various circuits of the instrument. The Post-regulators are similar to the preregulator (Section 3.5.1) aand operate on the same principle:


Typical Rectifier Filter Configurations Figure 3.5.3-1

| 3.5 .5 | Filament Power Supply |
| :---: | :---: |
|  | The Filament Power Supply provides the correct filament voltage for the operation of the Electrometer tubes. The filament supply uses a synchronous rectifier circuit for greater efficiency and lower power. The input to the supply is the 3.3 vac generated by the Low Voltage Power Supply. |
| 4.0 | CIRCUIT DESCRIPTIONS |
|  | This section contains detailed descriptions of electrical circuit operation. Design analysis and specifications are included where appropriate. Selected worst-case analyses are found in Appendix $E$. |
| 4.1 | Electrometer Amplifier |
| 4.1.1 | Stabilization Buffer |
|  | See Figure 4.1.1-1 for the schematic diagram. The Stabilization Buffer is a switching circuit which activates the Stabilization Amplifier and the stabilization storage circuits. The operation of the circuit is initiated by the application of the $\overline{\text { Stab signal (see Section 3.2.6, High Voltage Zero and }}$ Stabilization Control). When Q1 is OFF, its collector is at about +15 v . |
|  | This is applied to the base of Q2, thereby keeping Q2 OFF. and holding the output to 0.01 volts or less. |
|  | Upon application of signal, QI turns ON causing a drop across R2. The emitter of $Q 2$ goes positive with respect to the base, turning Q2 ON. Thus the output is driven to +15 volts. |
| 4.1.2 | Stabilization Amplifier |
|  | Figure 4.1.2-1 shows the schematic diagram of the Stabilization Amplifier. |

(3) in


[^2]

Stabilization Amplifier Schematic
Figure 4.1.2-1

The Stabilization Amplifier senses the offset error from the output of the Electrometer, amplifies the error and drives the Stabilization storage circuit. The Stabilization Amplifier is essentially a two stage differential amplifier with the first stage controlled by the Stabilization Buffer circuit. The output of the Stabilization Buffer circuit is coupled to $R_{6}$ via CR3. When this signal is +15 volts, the Differential Amplifier $Q_{1}$ is cut OFF. This is due to the positive voltage applied to the emitter of $Q_{1}$. When the output from the Stabilization Buffer circuit is $0 \pm 0.1 \mathrm{~V}$, the Differential Amplifier senses the error signal between base 1 and 2 and amplifies it. The output of the second stage $Q_{2}$ is calibrated by means of select resistor R2 to be +5 volts. CR3 and CR4 clamp the input signal to 0.6 volts, limiting the signal swing at the input.
4.1.3 Stabilization Storage

See Figure 4.1.3.-1 for the schematic diagram.

The Stabilization Storage is an FET switching circuit controlled by the Stabilization Buffer and establishes the required voltage on the screen grid of the: Electrometer tube. With the output of the Stabilization Buffer applied to the voltage divider network $R_{1}, R_{2}$, a positive voltage is applied to the gate of $Q_{1}$, a $P$ channel FET, holding $Q_{1}$ OFF. Capacitor $C_{3}$ is charged to a positive voltage through the divider network $R_{4}, R_{5}$. With no output from the Stabilization Buffer, $Q_{1}$ turns $O N$ and charges $C_{2}$. The total potential across $C_{2}$ and $C_{3}$ is applied to the gate of $Q_{2}$, effecting its bias and varying the current flow through the divider network $R_{7}, R_{8}$ and $R_{9}$ and applying the potential developed across $R_{9}$ to the screen grid of the Electrometer tube.

$Q_{1}=Q_{2}=M L 20014$ Select Transistors .
$R_{1}=100 \mathrm{~K} \pm 5 \%$ Resistor
${ }^{\prime} R_{2}=82 K \pm 5 \%$ Resistor
$R_{3}=10 M \pm 5 \%$ Resistor
$R_{4}=R_{9}=200 \mathrm{~K} \pm 5 \%$ Resistor
$R_{5}=73.2 \mathrm{~K} \pm 1 \%$ Resistor
$R_{6}=243 \mathrm{~K} \pm 1 \% \quad$ Resistor
$\mathrm{R}_{7}=84.5 \mathrm{~K} \pm 1 \%$ Resistor
$R_{8}=90.9 \mathrm{~K} \pm 1 \%$ Resistor
$C_{1}=1 u f \quad$ Capacitor
人: : N. Surid Select Capacitor
$\mathrm{C}_{3}=2.2$ ufd Capacitor

Stabilization Storage Schematic
Figure 4.1.3-1
4.1.4 Electrometer

The Electrometer is a high input impedance two-stage differential amplifier that senses and amplifies the signal input on the control grid of the Electrometer tube. Figure 4.1.4-1 shows the schematic diagram.

The input stage, $Q_{1}$, is a dual FET transistor used as a differential amplifier. The gate of $Q_{1 B}$ is held at +10 volts by means of the divider network $R_{5}, R_{15}, Q_{1 A}$ is the load for the Electrometer tube. The gate of $Q_{1 A}$ is biased at +10 volts. Current variations in the plate of the tube are sensed by $Q_{1}$, and the difference is amplified by $Q_{2}, Q_{3}$ and $Q_{4}$ are selected for matched characteristics and together operate as a differential amplifier. The base of $Q_{4}$ is held at +10 V by means of the divider network $R_{9}, R_{20}, Q_{3}$ senses the output from $Q_{2}$ and drives the emitter followers $Q_{5}$ and $Q_{6} \cdot Q_{5 A}$ and $Q_{6 A}$ are used as diodes enabling separate operation of $Q_{5 B}$ and $Q_{6 B} \cdot Q_{7}$ is a Field Effect Transistor and acts as a constant current source. $\mathrm{R}_{19}$ and $\mathrm{C}_{4}$ prevent high frequency oscillations that are inherent in high gain amplifiers.

With a negative input to the control grid of the Electrometer tube, the base of $Q_{2 A}$ goes negative, driving $Q_{3}$ harder and $Q_{4}$ tow ards cut-off. This results in a positive output. The presence of a positive signal on the control grid of the Electrometer tube results in a negative output.
$R_{23}$ and $R_{24}$ set the feedback ratio and determine the closed loop gain of the amplifier. $C R_{1}$ and $C R_{2}$ are select zener diodes that produce compression once the output reaches the breakdown voltage of the zeners. The selection of the value of the feedback resistor $R_{f}$ is a compromise between a minimum determined by thermal noise and threshold current and a maximum determined by maximum input current and practical output voltage capabilities.


The value of the feedback resistor is $1.5 \times 10^{10}$ ohms yielding an output of

$$
\begin{aligned}
& E_{o}=R_{f} \times I_{n}+V_{z} \\
& I_{n}=1 \times 10^{-10} \text { amperes } \\
& E_{o}=1.5 \times 10^{10} \times 1 \times 10^{-10}+6.7 \\
& E_{o}=8.2 \text { volts }
\end{aligned}
$$

and 3.3 millivolts for $1 \times 10^{-14}$ amperes.
4.1.5 Attenuator Driver and Att enuate and Calibrate

See Figure 4.1.5-1 for the schematic diagram.
The signals $Q_{1}, \bar{Q}_{1}, Q_{2}, \bar{Q}_{2}, Q_{3}, \bar{Q}_{3}$ are generated by the PWM programmer section. $\bar{Q}_{2}, Q_{3}$ and $\bar{Q}_{3}$ control the operation of the attenuator Driver.

The signals $\bar{Q}_{2}$ and $\overline{P W M}$ applied to $C R_{1}$ and $C R_{3}$ respective : ly, keep transistor $Q_{2} O F F$, and the $\bar{Q}_{3}$ signal applied to $\mathrm{CR}_{4}$ keeps transistor $Q_{1}$ OFF.

With $Q_{I}$ OFF, its collector potential is -25 V . This drives the base of transistor $Q_{3}$ negative and turns $Q_{3}$ ON. At this time, $Q_{3}{ }^{\prime} s$ collector potential is 0.050 V , which is applied to the gate of transistor $Q_{7}$. This causes $Q_{7}$ to turn ON, forming a voltage division between $R_{11}$ and $R_{12}+R_{13}+R_{4}$. With Electrometer output voltage E1. Out applied to $\mathrm{R}_{12}$, the output to the comparators will be

$$
\frac{\mathrm{R}_{11}}{\mathrm{R}_{11}+\mathrm{R}_{12}+\mathrm{R}_{13}+\mathrm{R}_{14}} \text { (国1. Out.) }
$$



Attenuator Driver and Attenuate and Calibrate Figure 4.1.5-1

In the next sequence the signal $\bar{Q}_{2}$ changes state. This allows the base of transistor $Q_{2}$ to go negative, turning $O N$ transistor $Q_{2}$, which in turn allows transistor $Q_{6}$ to turn ON. During this process, $\mathrm{CR}_{10}$ is forward biased; current will flow through $R_{6}$ and $C R_{10}$, transistors $Q_{2}, Q_{3}$, and $Q_{7}$ will turn OFF.

The output of the circuit is now

$$
\frac{R_{10}}{R_{10}+R_{12}+R_{13}} \text { (E1. Out) }
$$

Similarly, when $\Omega_{3}$ changes state, transistors $Q_{1}, Q_{4}$ and $Q_{5}$ turn ON while $Q_{2}$ and $Q_{6}$ turn OFF. The output of the circuit is now

$$
\frac{R_{9}}{R_{9}+R_{12}+R_{13}+R_{14}} \text { (El: Out) }
$$

A means for checkout of the operation of remaining circuits in the Pulse Width Modulator section is provided with transistor $Q_{8}$ and associated components. This is done by turning $O N$ transistor $Q_{8}$ by the PWM calibrate signal. When $Q_{8}$ is $O N$ its collector potential is about -25 V . This voltage is attenuated through the divider consisting of $\mathrm{R}_{17}, \mathrm{R}_{18}$ and $\mathrm{R}_{19}$. Thus a , negative potential is applied to the comparator circuits, corresponding to half scale digital output ( 64 bits ).
4.1.6 Suppression Circuit

The Suppression Circuit provides all necessary voltages for the Optics section, and a +40 volt supply for the drift tube.

Figure 4.1.6-1 shows the schematic diagram of the Suppression Circuit.


## Suppression Circuit Schematic Diagram <br> Figure 4.1.6-1

Transistors $Q_{1}$ and $Q_{2}$ act as switches and are activated by the logic signals $6+0$ and $6+\overline{25}$ respectively. Depending on the state of $Q_{1}$ and $Q_{2}$ (ON or $O F F$ ), a divider network made of $R_{9}, R_{8}, R_{7}, R_{6}, R_{5}$ applies a potential to the base $Q_{3 B}$ : $Q_{3}$ is a differential amplifier with the base of $Q_{3 B}$ connected to ground through R14. The exror signal is amplified by $Q_{4}$ and $Q_{6}$ operating as a differential amplifier. The output of $Q_{6}$ is fed back to the base of $Q_{3 A}$ to correct the error signal. $Q_{5}$ is a constant current supply source. A positive potential, +150 V , applied to R23 provides the +40 volts output for the drift tube. This is done by means of the divider network $R 23$, R22, R21, and R19. Transistor $Q_{7}$ acts as the regulator for the +40 volt supply. The table showing the output Suppression Voltage as a function of the logic input signals is repeated here as Table 4.1.6A.

| $6+\mathbf{2 5}$ | $\frac{6+0}{2}$ | Suppression Voltage |
| :---: | :---: | :---: |
| 0 | 0 | -40 |
| 0 | 1 | 0 |
| 1 | 0 | -25 |
| 1 | 1 | +6 |

Table 4.1.6A
Suppression Circuit Logic
4. 1. $7 \quad$ Positive and Negative Comparators

The comparators are each essentially a three-stage differential amplifier. Refer to Figure 4.1.7-1 for the schematic of the Negative Comparator, and to Figure 4.1.7-2 for the schematic of the Positive Comparator.

A high input impedance is achieved by the use of an FET differential input'stage.


Negative Comparator Schematic Diagram Figure 4.1.7-1

Neg.
Comp Comp Pos.


Positive Comparator Schematic Diagram Figure 4.1.7-2

The offset compensation of the FET stage is accomplished by means of select resistors $R_{2}$ and $R_{5}$ for the Positive Comparator and $R_{13}$ and $R_{16}$ for the Negative Comparator. The output of the Negative Comparator is tied (in the system) to the base of the Positive Comparator ${ }^{\prime} s Q_{5}$. This essentially results in an ORing function at $Q_{5}$.

The inputs to the FET differential stages can be either negative or positive. The output of the Attenuator Driver circuit is applied to Gate I of the transistor and a reference voltage is applied to Gate II of the transistor. A negative reference voltage is applied to Gate II of the FET in the Negative Comparator, and a positive reference voltage is applied to Gate II of the FET in the Positive Comparator circuit. If the input to Gate I is equal to the reference signal applied to Gate II, then the amplifier is balanced and the output at the collector of the transistor $Q_{5}$ will be a zero level. If the input to Gate $I$ is not equal to the reference, the amplifier is unbalanced and the output at collector of transistor $Q_{5}$ will be about +1. 5 volts.
4.1.8 Reference Generator, Offset Generator, and Reference Drivers Figure 4.1.8-1 shows the schematic diagram of the Reference Generator, Offset Generator, and Reference Driver. Three Reference Drivers are used. These are interconnected, as shown in Figure 3.1.6-1, Reference Generator Network Block Diagram, with the Reference and Offset Generators.

For convenience, the schematic Figure 4.1.8-1 shows only the first Reference Generator, with logic signals for the case of the first reference level region. This is the case where the : Offset Generator is activated by the PWM Programmer. Also, only one screening resistor for each Reference Generator is shown.


Reference Generator, Offset Generator, and Reference Driver Schematic Diagram

Figure 4.1.8-1

Each set of the complementary signals ( $\mathrm{Q} 1, \overline{Q 1}$ ), ( $\mathrm{Q} 2, \overline{Q 2}$ ), and (Q3, $\overline{Q 3}$ ) generated by the PWM Programmer is applied to one of the three Reference Drivers, as shown in Figure 3.1.6-1. The signal Q1 is applied to the base of transistor $Q_{2}$. When Ql goes positive, transistor $Q_{2}$ goes into saturation. At this time, $Q_{2}$ 's collector voltage is about 0.02 volts. This causes transistor $Q_{3}$ to be ON, which in turn cuts off transistor $Q_{4}$. During this time, transistor $Q_{1}$ is held cut off by signal $\overline{Q 1}$ which is low.

Signals Q2 and Q3 are likewise being sequenced, causing the remaining two Reference Drivers to respond in a similar number. Refer to the timing diagram, Figure 3.1.6-2.
$C_{1}$ and $C_{2}$ form part of the RC network that generates the exponential decay. Diode CR1 prevents negative transitions on the positive output and positive transitions on the negative output.

As previously discussed, the output of the Electrometer is compressed between the ranges of $2.16 \times 10^{-11}$ to $1 \times 10^{-9}$ amperes. The attenuation ratio is $1 / 15$. The output of the Electrometer in this range contains a constant voltage of $\approx 6.8 \mathrm{~V}$ due to the two zener diodes in the output circuit.

To compensate for this constant term, the Offset Generator produces a constant voltage of

$$
\pm \frac{6.8}{15}= \pm 450 \mathrm{mv}
$$

for the particular attenuation region of $1 / 15$ only. This signal is applied directly to Gate II of the FET's in the comparators. The output signal Q1 of the PWM Programmer is applied to the emitter of transistor $Q_{6}$ of the Offset Generator.

This turns $Q_{6}$ ON. When $Q_{6}$ is $O N$, transistor $Q_{8}$ turns $O N$, pulling its collector potential to about -6 V . Through an attenuator composed of select resistors, this potential is reduced to -450 millivolts and applied to Gate I of the FET in the negative Comparator section.
4.1.8.1 Reference Generator and Offset Generator Refer to Figure 4.8.1.-2 for the equivalent circuit of the Reference and Offset Generators. Also shows is a typical summing network.

The output of the summing network is a function of all signals applied to it.

For Region I:

$$
\begin{aligned}
& A=6 V \\
& B=C=0 V
\end{aligned}
$$

$$
\text { Output } V_{E Q 1}=\frac{\frac{R_{2} R_{3} R_{4}}{R_{2} R_{3}+R_{2} R_{4}+R_{3} R_{4}}}{R_{1}+\frac{R_{2} R_{3} R_{4}}{R_{2} R_{3}+R_{2} R_{4}+R_{3} R_{4}}} \times(6)
$$

$V_{E Q 1}$ is different for each region, because the outputs of the drivers do not occur at the same time.

(a) Reference and Offset Generators

(b) Typical Summing Network

Reference Generator anu
Offset Generator Equivalent Circuit Figure 4.1.8-2

For Region II

$$
\begin{align*}
& C=A=0 \\
& B=6 V \\
& \text { Output } V_{E Q_{2}}=\frac{R_{1} R_{3}+R_{3} R_{1} R_{4}+R_{3} R_{4}}{R_{2} \frac{R_{1} R_{3} R_{4}}{R_{1} R_{3}+R_{1} R_{4}+R_{3} R_{4}}} \tag{6}
\end{align*}
$$

For Region III

$$
\begin{gather*}
\mathrm{A}=0 \\
\mathrm{~B}=\mathrm{C}=6 \mathrm{~V} \\
\text { Output } \mathrm{V}_{\mathrm{EQ}_{3}}=\frac{\frac{\mathrm{R}_{1} \mathrm{R}_{4}}{\mathrm{R}_{1}+\mathrm{R}_{4}}}{\frac{\mathrm{R}_{2} \mathrm{R}_{3}}{\mathrm{R}_{2}+\mathrm{R}_{3}}+\frac{\mathrm{R}_{1} \mathrm{R}_{4}}{\mathrm{R}_{1}+\mathrm{R}_{4}}} \tag{6}
\end{gather*}
$$

Total resistance of summing point:

$$
R_{E Q_{1}}=\frac{R_{1} R_{2} R_{3} R_{4}}{R_{1} R_{2} R_{3}+R_{1} R_{2} R_{4}+R_{1} R_{3} R_{4}+R_{2} R_{3} R_{4}}
$$

$\mathrm{V}_{E Q_{1}} ;$

$V_{E Q_{2}}$ is the potential developed by the dividing network formed by $R_{5}$ and $R_{6}$ for Region I.


$$
\begin{aligned}
& A=6 V \quad B=0 \quad C=0 \\
& V_{E Q_{2}}=6 \frac{R_{6}}{R_{5}+R_{6}}
\end{aligned}
$$

For Region II

$$
A=0 \quad B=0 \quad C=0
$$

Therefore:

$$
\mathrm{V}_{\mathrm{EQ}_{2}}=0
$$

and for Region III

$$
\mathrm{V}_{\mathrm{EQ}_{2}}=0
$$

$\mathrm{V}_{\mathrm{EQ}_{2}}$ can be represented by the figure below:


Total resistance is:

$$
R_{E Q_{2}}=\frac{R_{5} R_{6}}{R_{5}+R_{6}}
$$

The network for generating the reference signal could be represented now by:


Equivalent circuit, reference generator
$V_{\text {Ref. }}$ can be computed by use of Laplace Transforms.

$$
\begin{gathered}
V_{R e f .(s)}=V_{E Q_{1}} \frac{R_{7}+R_{E Q_{2}}}{R_{7}+R_{E Q_{2}}+R_{E Q_{1}}+\frac{1}{S C}}+V_{E Q_{2}} \frac{R_{E Q_{1}}+\frac{1}{S C}}{R_{E Q_{2}}+R_{E Q_{1}}+\frac{1}{S C}} \\
V_{R_{\text {ef. }}(s)}=V_{E Q_{1}} \frac{\left(R_{7}+R_{E Q_{2}}\right) S C}{\left(R_{7}+R_{E Q_{2}}+R_{E Q_{1}}\right) S C+1}+V_{E Q_{2}} \quad \frac{\left(R_{E Q_{1}}\right) S C+1}{\left(R_{7}+R_{E Q_{2}}+R_{E Q_{1}}\right) S C+1}
\end{gathered}
$$

Let $\left(R_{7}+R_{E Q_{2}}+R_{E Q_{1}}\right) C=\varnothing$
and

$$
\frac{\mathrm{R}_{7}+\mathrm{R}_{E Q_{2}}}{\mathrm{R}_{7}+\mathrm{R}_{E Q_{2}}+\mathrm{R}_{E Q_{1}}}=\mathrm{K}
$$

We now can write

$$
V_{R e f(S)}=V_{E Q_{1}}\left[\frac{K X_{S}}{\gamma S+1}\right]+V_{E Q_{2}}\left[\frac{1+(k-1) \gamma S}{\gamma S+1}\right]
$$

OR

$$
V_{R e f(S)}=V_{E Q_{1}} \frac{\left[K V_{E Q_{1}}+(\mathrm{K}-1) \mathrm{V}_{E Q_{2}}\right]^{\mathrm{S}}}{\gamma \mathrm{~S}+1}+\frac{\mathrm{V}_{E Q_{2}}}{\gamma \mathrm{~S}+1}
$$

$\mathrm{V}_{E Q_{1}}$ and $\mathrm{V}_{E Q_{2}}$ can be represented in the time domain with the following expressions.'

$$
\begin{aligned}
& V_{\left.E Q_{1( }\right)}=V_{E Q_{1}} \mu(t-I)+\left(V_{E Q_{1}}-V_{E Q_{1}}\right)\left\langle(t-I I)+\left(V_{E Q_{1}}-V_{E Q_{2}}\right) \mu(t-I I I)\right. \\
& \text { RI RII RI RIII RII } \\
& V_{E Q_{2}(t)}=V_{E Q_{2}} \mu(t-I)-V_{E Q_{2}} \mu(t-I I) \\
& \text { RI RI }
\end{aligned}
$$

These equations expressed in Laplace notation yield


$$
\begin{aligned}
& \text { and } \\
& V_{E Q_{2(S)}}=\frac{1}{S}\left[\underset{R I}{V_{E Q_{2}}} e^{-I S}-V_{E Q_{2}} e^{-I I S}\right]
\end{aligned}
$$

Substituting the expressions for $V_{E Q_{1}}$ and $V_{E Q_{2}}$ in the $V_{R e f(s)}$ equation we obtain

$$
\begin{aligned}
& +e^{-\mathrm{IIIS}}\left\{\begin{array}{c}
-\mathrm{K}\left(\mathrm{~V}_{\mathrm{EQ}_{1}-\mathrm{V}_{E Q_{1}}}\right) \\
\frac{\mathrm{RIII} \mathrm{RII}}{\gamma S+1}
\end{array}\right\} \\
& \text { Let } \\
& \mathrm{a}=\mathrm{KV} \mathrm{EQ}_{1}+(\mathrm{K}-1) \mathrm{V}_{E Q_{2}} \\
& \text { RI RI } \\
& \mathrm{b}=\mathrm{V}_{\mathrm{EQ}}^{2} \text { } \\
& \text { RI } \\
& c=K\left(V_{E Q_{1}}-V_{E Q_{1}}\right)+(K-1)\left(V_{E Q_{2}}-V_{E Q_{2}}\right) \\
& \text { aI RI aI RI } \\
& \mathrm{d}=\left(\mathrm{V}_{E Q_{2}}-\mathrm{V}_{E Q_{2}}\right) \\
& \text { aI RI } \\
& f=K\left(V_{E Q_{1}}-V_{E Q_{1}}\right)
\end{aligned}
$$

Substitute these in the $\mathrm{V}_{\text {Ref }}(s)$ expression and transfer into the time domain.

$$
\begin{aligned}
V_{\text {REF }}= & u(t-I)\left[b+(a-b) e^{\left(\frac{-t-I}{\gamma}\right)}\right]+ \\
& u(t+I I)\left[d+(c-d) e^{\left(\frac{-t-I I}{\gamma}\right)}\right]+ \\
& u(t-\text { III })\left[f e^{\left.\frac{(-t-I I I}{\gamma}\right)}\right]
\end{aligned}
$$

A graphical representation of the prescaling is shown in Figure4.1.8-3, Reference Generator Output Diagrams.
4.2 High Voltage Comparator

Figure 4.2-1, High Voltage Comparator Simplified Schematic, shows the basic elements of the comparator.

The control circuit for selecting the input pair is not shown. The FET's are selected for a limited range of pinch-off voltage. The biasing resistors are selected at zero input voltage for circuit balance and drain currents of about $340 \mu \mathrm{a}$.

The important requirement is the resolution of the differential input voltage necessary to switch the output from full ON to full OFF.

Assume that $Q_{8}$ and $Q_{9}$ operate as switches and that the necessary differential voltage swing at the collectors of $Q_{6}$ and $Q_{7}$ is 1 v . The required voltage resolution at the input is $50 \mu \mathrm{volts}$, which is a gain of 20,000 .

$u(t-I) b$


$$
u(t-I)(a-b) e^{\frac{t+I}{r}}
$$


$u(t-I I) I c-d) e^{\frac{-t-I I}{\partial}}$

$u(t-$ III $) f e^{\frac{-t-\text { III }}{\gamma}}$

$V_{R e f}(t)$


Reference Generator Output Waveforms
Figure 4.1.8-3


High Voltage Comparator Simplfied Schematic Fígure 4.2-1

Using the following parameters:

$$
\begin{array}{ll}
\text { Minimum } g_{\mathrm{m}} \text { of FET } & =1000 \\
\text { Minimum Beta of bipolars } & =20 \\
\text { Differential ínput } \mathrm{Z} \text { of the first bipolar pair } & =2 \mathrm{~K} \text { ohms }
\end{array}
$$

The approximate differential gain of the FET pair is

$$
\begin{aligned}
& G_{I}=2 g_{m}^{R} L \\
& =2 \times 10^{-3} \times 2 \times 10^{3}=4
\end{aligned}
$$

The approximate gain of the two bipolar stages is

$$
\begin{aligned}
& G_{2}=2 B_{1} B_{2} \frac{R_{L}}{R_{I N}} \\
& =2 \times 20 \times 20 \times \frac{24 \mathrm{~K}}{2 \mathrm{~K}} \\
& =800 \times 12=9600
\end{aligned}
$$

Total Gain $=G_{1} \times G_{2}$

$$
=4 \times 9600
$$

$$
=38,400
$$

4.3 Temperature Sensor

The function of the Temperature Sensor is to provide a d-c output proportional to the change in temperature sensed by the instrument electronics. The sensing element is a YSI 44018 thermistor.

The Temperature Sensor is essentially a two stage differential amplifier, the output of which is dependent on the change in the resistance of the thermistor. See Figure 4.3-1 for the Temperature Sensor schematic.
$Q_{1}$ is a differential amplifier stage that senses a change in voltage applied to $Q_{1 B}$ by means of the divider network $R_{8}, R_{7}$, $R_{10}$, and $R_{6} . Q_{1 A}$ is connected to ground through $R_{14}$. The error signal is amplified by $Q_{2}$ and $Q_{3}$, a matched. pair of transistors operating as a differential amplifier. The output is fed back to $Q_{1 B}$ continuously through the divider network $R_{1}, R_{2}$, $R_{5}$, and $R_{3}, R_{4}$. The temperature sensor circuit is calibrated for high and low temperature changes by the select resistors $R_{1}, R_{2}, R_{5}$ and $R_{3}, R_{4}$. The thermistor is a double element sensing device and the parallel combination of the two provides for a better linearity and accuracy of the output verus temperature. An ideal curve of output versus temperature is shown in Figure 4.3-2.
4.4 Current Switches

The Current Switches are three-stage saturated switches used to select the $X$ and $Y$ lines (refer to Figure 3.3.l-2, Core Plane Drive Lines, for the configuration). Figure 4.4-1 shows the schematic diagram of a typical Current Switch.

The input gating structure is AND/OR. The switch is selected when the Read Address and Read Timing are High, or when Write Address and Write timing are High. The two front end storages provide the current gain required to insure a low impedance path for the select current coming from the current source through the drive lines. The switch is turned on before the current source to allow time for the output to saturate befpre the drive current is turned on.


| $Q_{1}=2 \mathrm{~N} 4042$ Transistor | $\mathrm{R}_{8}=\dot{\mathrm{Y}}$ SI44018 Thermistor |
| :---: | :---: |
| $Q_{2}=Q_{3}=M L 20001$ | $\mathrm{R}_{9}=6.8 \mathrm{~K} \pm 5 \%$ Resistor |
| $\mathrm{R}_{1}=$ Select Resistor | $\mathrm{R}_{10}=23.2 \mathrm{~K} \pm 1 \%$ Resistor |
| $\mathrm{R}_{2}={ }^{\prime \prime}$ | $\mathrm{R}_{11}=\mathrm{R}_{12}=53.6 \mathrm{~K} \pm 1 \%$ Resistor |
| $\mathrm{R}_{3}=$ " " | $\mathrm{R}_{13}=39 \mathrm{~K} \pm 5 \%$ Resistor |
| $\mathrm{R}_{4}=$ | $\mathrm{R}_{14}=10 \mathrm{~K} \pm 5 \%$ Resistor |
| $\mathrm{R}_{5}=$ Select Resistor | $\mathrm{C}_{1}=1000 \mathrm{pf}$ Capacitor |
| $\mathrm{R}_{6}=11.5 \mathrm{~K} \pm 1 \%$ Resistor | $\mathrm{C}_{2}=2.2$ ufd Capacitor |
| $\mathrm{R}_{7}=14.7 \mathrm{~K} \pm 1 \%$ Resistor |  |




## Current Switch Schematic Diagram

Figure 4.4.-1


Current Switch Turn-on and Turn-off Time
Figure 4.4-2

The output stages are referenced to the high current ground to minimize ground noise in the decoding section. The collector resistor reverse biases the stack decoding diodes when the switch is off.

The following are electrical parameters for the Current Switches:

| Operating Temperature |  | $-15{ }^{\circ} \mathrm{C}$ to $+55^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: |
| Address inputs: True level |  | 2 v minimum |
|  | False level | 0.22 v maximum |
| Timing | inputs: True level | $5.85 \pm 0.15 \mathrm{v}$ |
|  | False level | 0.1 v maximum |
| Output: | Load current | 135 ma . maximum |
|  | Output voltage with full load | 0.3 v maximum |
|  | Load capacitance | $100 \mu \mu \mathrm{f}$ maximum |
|  | Input noise rejection | 0.25 v minimum |
|  | Turn-on time (See Figure | 0.3 microseconds |
|  | 4.4-2) | maximum |
|  | Turn-off time (See Figure | 3 microseconds |
|  | 4.4-2) | maximum |

## 4.5 <br> Current Drivers

The Current Drivers are three-stage saturating drivers used to provide the stack select currents (refer to Figure 3.3.1-2, Core Plane Drive Lines). See Figure 4.5-1 for the schematic diagram of a typical Current Driver.

The input gating is AND/OR. The Current Driver is ON when the Read Address or Read Timing are High, or when Write Address, Write Timing, and Data are High. The current supplied by the driver is determined by $R 7$ and the collector supply $\mathrm{V}_{\text {slew }} ; \mathrm{V}_{\text {slew }}$ varies with temperature, thus adjusting the select current to that required for optimum stack operation at the operating temperature.


Current Driver Schematic Diagram
Figure 4.5-1


Current Driver Turn-on and Turn-off Times Figure 4.5-2

The following are electrical parameters for the Current Drivers:

4.6

Gate Switch
The schematic diagram of the Gate Switch is shown in Figure 4.6-1. The Gate Switches are two stage saturating drivers used to gate the timing signals to the Current Drivers and Switches.

The following are operating characteristics of the Gate Switches:


Gate Switch
Figure 4.6-1


Gate Switch Turn-On and Turn-Off Times
Figure 4.6-2

| Operating Temperature | $-15^{\circ} \mathrm{C}$ to $+55^{\circ} \mathrm{C}$ |
| :--- | :--- |
| Input: True level | 2 v minimum |
| $\quad$ False level | 0.22 v maximum |
| Output: Load current | 4 ma maximum |
| Output voltage with full |  |
| load | $5.85 \pm 0.15 \mathrm{~V}$ |
| Load capacitance | $10 \mu \mu f$ maximum |
| Input noise rejection | 0.25 V minimum |
| Turn-on time (See Figure | 0.3 microseconds |
| $4.6-2)$ | maximum |
| Turn-off time (See Figure | 1.5 microseconds |
| $4.6-2)$ | maximum |

4.7 Read Timing Circuit

The Read Timing Circuit (Figure 4.7-1) is used to provide the timing signals for the memory read cycle.

A Read Command, sensed at the Timing Circuit input, turns on the Current Switches through the Gate Switch whose input is T3. The Selected X Read drivers are turned on through Gate Switch T4 and after a delay of 2.5 microseconds $\pm 0.36$ microseconds. The selected Y Current drivers are enabled by the $T 5$ gate switch. The $X$ and $Y$ driver on-times are limited by the $X$ and $Y$ driver one-shots.

The following are electrical characteristics for the Read Timing Circuit:

Operating temperature
Read Command Input: True level
False level
Pulse width $11 \pm 2$ microseconds @ $50 \%$ pts
Rise time 1 microsecond maximum


Gate Switch

Read Timing Circuit Schematic Diagram
Figure 4.7-1

> Fall time $\quad 1$ microsecond maximum
> Rep rate $\quad 512 \mathrm{hz}$ maximum
> $\mathrm{T}_{3}$ Output: Connected to $\mathrm{T}_{3}$ Gate Switch (Switches)
> Specifications same as Read Command $\mathrm{T}_{4}$ Output: Connected to $\mathrm{T}_{4}$ Gate Switch (X Drivers)
> True level
> $6 \mathrm{v} \pm 60 \mathrm{mv}$
> False level
> 0.3 v maximum
> Pulse width @ $50 \%$ pts $\quad 7.6$ microseconds minimum/9.9 microseconds maximum
> $T_{5}$ Output: Connected to $T_{5}$ Gate Switch ( $Y$ Drivers) and strobe delay circuit
> True level
> $6 \mathrm{v} \pm 60 \mathrm{mv}$
> False level 0.3 v maximum
> Turn -on delay from $\mathrm{T}_{4} \quad 2.14$ microseconds minimum
> 2.86 microseconds maximum
> Pulse width @ $50 \%$ pts
> 7.7 microseconds maximum
> 5.3 microseconds minimum The Write Timing Circuits (Figure 4.8-1) are used to provide the timing signals for the memory write cycle.
> The input signal (Write Command) turns on the Current Switches through Gate Switch T1. After a $1.19 \mu \mathrm{sec} \pm 0.63 \mu \mathrm{sec}$ delay, the Current Drivers are enabled by timing signal T2.
4.8 Write Timing Circuit


To Tl
Gate Switch

Write Timing Circuit Schematic Diagram
Figure 4.8-1

The Write one-shot limits the Write driver ON-time to 9.9 $\mu \mathrm{sec}$ maximurn.

The following are electrical characteristics of the Write Timing circuit:

| Operating temperature | $-15^{\circ} \mathrm{C}+55^{\circ} \mathrm{C}$ |
| ---: | :--- |
| Write command input: True level | 2 v minimum |
|  | False level |
| Pulse width | 0.22 v maximum |
|  | $11 \pm 2$ microseconds |
|  | $@ 50 \% \mathrm{pts}$ |
| Rise time | 1 microsecond |
|  | Fall time |
|  | 1 maximum |
|  | mep rate |
|  | maximum |
|  | 20 KC maximum |

$\mathrm{T}_{1}$ Output: Connected to $\mathrm{T}_{1}$ Gate Switch (Switches)
Specifications same as Write Command
$\mathrm{T}_{2}$ Output: Connected to $\mathrm{T}_{2}$ Gate Switch (Drivers) True level $6 \mathrm{v} \pm 60 \mathrm{mv}$ False level 0.3 v maximum Pulse width @ $50 \%$ pts $\quad 7.6$ microseconds mxinimum 9.9 microseconds maximum
Turn-on delay from $\mathrm{T}_{1}$ 0.56 microseconds minimum 1.82 microseconds maximum


Sense Amplifier Schematic Diagram
Figure 4.9-1


Strobe Delay and Data One-Shot
Figure 4.10-1

The circuit is a two-stage differential amplifier. The first stage uses matched transistors to minimize offset and provide bias stability. To stabilize the d-c operating point and a-c gain, feedback is used from the collector of the second stage to the emitter of the first stage. The bipolar output from the amplifier is rectified by diodes $D_{1}$ and $D_{2}$ : The rectified signal referenced to the clipping level is fed to the discriminator circuitry through an emitter follower. The emitter follower is used to provide isolation and prevent loading of the amplifier. The amplified signal is a-c coupled to the rectifier to prevent any d-c drift from appearing as a signal.

The following are electrical characteristics of the sense amplifier:

| Gain | 100 minimum |
| :--- | :--- |
| Gain stability | $\pm 9.5 \%$ |
| Dynamic range | 3.5 v minimum |
| High frequency cutoff | 1 MHz minimum |
| Transient recovery time | 0.6 microseconds maximum |
| Input from sense line: |  |
| $\quad$ Signal | 30 mv minimum |
|  | $1.5-3.0$ microseconds |
|  | duration |
| Noise | 20 mv maximum |
|  | 0.5 microseconds duration |

4.10 Strobe Delay and Date One-Shot

See Figure 4.10-1 for the schematic diagram. The Strobe Delay and Data One-Shot circuit is the final data-output stage. The Read Timing and. T5 timing input signals strobe the Sense Amplifier output to trigger the output one-shot (Refer to. Figure 3.3.1-5, Read Cycle Timing Diagram).

The emitter of $Q_{1}$ is normally below +3 volts, preventing the input transistor of the Data One-Shot $\left(Q_{2}\right)$ from triggering on a noise output from the Sense Amplifier, which is clamped to the emitter of $Q_{1}$ by CR2 and CR5.

When T5 goes high, the Real timing signal is High and CRI is reverse-biased. The emitter of Ql starts to rise as Cl is charged and the output of the Sense Amplifier moves up. The emitter of Q1 rises at such a rate that Q2 cannot become forward biased for 0.9-1.I microseconds after T5 comes true. When a core storing a "l" is read out, the amplified signal referenced to the clipping level is high enough in amplitude and long enough in duration to allow the Sense Amplifier output to rise above the threshold voltage of Q2 and trigger the output one-shot. The output one-shot limits the duration of the data output signal.

The following are electrical characteristics of the StrobeDelay and Data One-Shot:

| Operating temperature |  | $-15^{\circ} \mathrm{C}$ to $+55^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: |
| Input l: | From Read Timing |  |
| T5 input: | From T5 Gate Switch |  |
| Sense Amp input: From Sense Amplifier output |  |  |
| Frame Driver inpt: From Frame Dri |  |  |
| Date Output: | Load | 3.9 K to ground |
|  |  | $300 \mu \mu \mathrm{f}$ to ground |
|  | True level | $10 \mathrm{v} \pm \mathrm{lv}$ |
|  | False level | 0.2 v maximum |
|  | Rise time | 0.5 microseconds maximum |
|  | Fall time | 3 microseconds maximum |
|  | Pulse width @ 50\% pts | $7 \pm 3$ microseconds |

### 4.11 Frame ID Driver

The Frame ID Driver, shown in Figure 4.11-1, is used to transmit frame information through the output one-shot.

The following are electrical characteristics of the Frame ID) Driver:

| Operating temperature |  | $-15^{\circ} \mathrm{C}+55^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: |
| Input: | True level | 2 v minimum |
|  | False level | 0.22 v maximum |
|  | Pulse width @ 55\% pts | 4 microseconds minimum |
|  |  | 8 microseconds maximum |
| Output: | Load | Drives data one-shot |
|  | Turn-on delay | 0.34 microseconds minimum |
|  |  | 1.04 microseconds maximum |

4.12 Ion DC Amplifier

Refer to Figure 4.12-1 for the Ion DC Amplifier schematic.
The Ion DC amplifier is a three stage differential amplifier. The amplifier amplifies the error signal which is the difference between the input ramp voltage and the ion feedback network voltage. The amplifier has a gain of approximately 3.3.

A high input impedance is achieved by the use of an FET differential inpuit stage. The gain of the amplifier is a function of the feedback elements and is determined by the following ratio:


Frame ID Driver
Figure 4.11-1


Ion D-C Amplifier
Figure 4.12-1
$A_{f}=\frac{R_{f}+R_{16} \frac{R_{17 \times x_{18}}^{R_{17}+R_{18}}}{R_{16}+\frac{R_{17} \times R_{18}}{R_{17}+R_{18}}}}{R_{10}}$
$R_{18}=$ select resistor in parallel with $\mathrm{R}_{17}$

The offset compensation of the FET stage is accomplished by means of select resistors $\mathrm{R}_{4}$ and $\mathrm{R}_{14}$.
4.13 High Voltage Power Supply
4.13.1 Chopper

The chopper converts the $d-c$ from the $d-c$ amplifier into an a-c signal. The output of the choppers is a 5 KHz square wave. - The chopper can be cut off with $\overline{H V P}$ signal and the $\overline{H V Z}$ signal. The output of the chopper is fed into a transformer which steps up the voltage from the chopper. See schematic, Figure 4.13.1 -1 .

In normal operation, transistors $Q_{2}$ and $Q_{4}$ are switched $O N$ and ©FF due to the 3.3 VAC applied to their respective bases, allowing current to flow through the primary winding of transformer $\mathrm{T}_{1}$ and inducing a voltage in the secondary. This voltage is stepped up by a ratio of 7.8 to 1 . Transistors $Q_{1}$ and $Q_{3}$ are being held OFF during this time, since $C R_{1}$ is reverse biased. When HVP changes state, $C R_{1}$ becomes forward biased, turning ON transistors $Q_{1}$ and $Q_{3}$ and turning $O F F Q_{2}$ and $Q_{4}$, regardless of the state of the complimentary signals 3.3 VAC and 3.3 VAC.
4.13.2 Doubler Gate and Doubler Chain See Figure 4.13.2-1 for the schematic diagram.


Chopper Schematic Diagram
Figure 4.13.1-1






During Ion mode, transistors $Q_{4}$ and $Q_{5}$ are turned ON. The Doubler circuit operates by charging $C_{20}$, during one half cycle, through CR27 to the transformer peak potential. During the next half cycle, C19 through C26 are charged to the potential determined by that across C20 and the transformer in series. An eight-fold multiplication is provided in this matter to produce +VA. -VA is produced by charging C21 through CR28 and C22 through CR29, and so on.

During the Electron mode $Q_{4}$ and $Q_{5}$ are turned $O F F$ thereby disabling the doubler circuits.
4.13.3 Dump Circuitry

Refer to schematic, Figure 4.13.2-1.

The doubler chain is discharged by the Dump circuitry. The operation of the Dump circuit is as follows: On receipt of a signal from HVP ${ }^{\prime}$ or HVZ', the Dump gate turns on the Trickle Dump circuit. A delay is provided such that the Dump and Reversal circuit does not turn on. The Trickle dump circuit causes a slow exponential discharge of the doublers. Dump switch 8 will discharge doubler No. 8. After doubler No. 8 is discharged, dump switch 7 will cause doubler No. 7 to discharge; this action is repeated until doubler No. 1 is discharged. Approximately 250 milliseconds after the dump gate has turned on, the dump and reversal circuit will cause (l) speed up of dumping, (2) a -150 volts to appear at the input to the +VA coupler and +150 volts to appear at the input to the -VA coupler.

With HVZ' and HVP' applied to the cathode of CR67 and CR68, these diodes become forward biased and start conducting; with R74 and R75 as a divider network, the voltage at the base of transistor $Q_{26}$ is about 3 volts. At this time transistor $Q_{26}$ is turned ON, turning ON transistors $Q_{22}, Q_{27}$, and $Q_{25}, Q_{23}$ and $Q_{24}$ turn $O N$ with a time delay $T$ equal to $R_{70} C_{46}$

When $Q_{22}$ turns $O N$, the sequential turn-on of transistors $Q_{13}$ through $Q_{6}$ occurs. By this time, $Q_{23}$ turns $O N$ and its collector potential rises to approximately -150 volts. This voltage appears at the collector of $Q_{6}$ and is attenuated by the resistors $R 43$, R44 and R45. At the same time the +150 volts applied to resistors R21 and R22 is attenuated and is applied to +VA through CR58. This voltage is about +100 millivolts. Similarly, $Q_{25}$ starts the sequential turn-on of transistors $Q_{14}$ through $Q_{21}$. A potential of +150 volts appears at the collector of $Q_{21}$ and is attenuated by resistor $R 26, R 27$ and $R 28$. ' At the same time $Q_{3}$ turns $O N$ and a negative potential of about -4 volts is applied to -VA through CR 8 .

When HVZ' and HVP' change state; CR67 and CR68 become reverse biased and transistor $Q_{26}$ is in the OFF condition, holding all other transistors in the dump circuit OFF.
4.14 Low Voltage Power Supply
4.14.1 Pre-regulator

Refer to Figure 4.14.1-1 for the schematic diagram of the Low Voltage Power Supply Pre-regulator.

The Pre-regulator consists of a series voltage regulator that provides a stable operating voltage to the chopper, ensuring reliable operation. CR3, a zener diode, provides the reference voltage to $Q_{3}$, a differential amplifier. $Q_{3}$ drives transistors, $Q_{2}$ and $Q_{1}$. The voltage divider network $R_{10}$ and $R_{11}$ is selected to set the output voltage to 23.5 volts $d-c$. The collector voltage supply, +34 volts, for $Q_{1}$ and $Q_{2}$ is provided by an isolated source which is higher than that of $Q_{4}$.

The higher potential allows $Q_{4}$ to operate at a low collector voltage which minimizes power loss.


$$
\begin{aligned}
& Q_{1}=Q_{2}=M L 20002 \\
& Q_{3}=2 \mathrm{~N} 4042 \\
& \mathrm{CR}_{1}=1 \mathrm{~N} 649 \\
& C R_{2}=1 \mathrm{~N} 695 \\
& C R_{3}=F C T 1121 \\
& L_{1}=L_{2}=1000 \mu \mathrm{~h} \\
& R_{1}=5.1 \mathrm{~K} \\
& R_{2}=2.4 \mathrm{~K} \\
& R_{3}=82 \mathrm{~K}
\end{aligned}
$$

$$
\begin{array}{ll}
R_{4}=120 \mathrm{~K} & C_{1}=C_{2}=C_{3}=C_{5}=1 \mu \mathrm{f} \\
R_{5}=820 \mathrm{~K} & C_{4}=3.3 \mu \mathrm{fd} \\
\mathrm{R}_{6}=332 \mathrm{~K} & C_{6}=C_{7}=C_{8}=4.7 \mu \mathrm{fd} \\
\mathrm{R}_{7}=165 \mathrm{~K} & \\
\mathrm{R}_{8}=820 \mathrm{~K} & \\
\mathrm{R}_{9}=\text { Select } & \\
\mathrm{R}_{10}=165 \mathrm{~K} & \\
\mathrm{R}_{11}=63.4 \mathrm{~K} & \\
R_{12}=6.81 \mathrm{~K} &
\end{array}
$$

In order to stay within the spacecraft's turn-on surge current requirements, the inductors $L_{1}$ and $L_{2}$ are introduced into the circuit.
4.14.2 Chopper

The function of the Chopper is to convert the +23.5 Vdc output from the Pre-regulator into a 5 KHz square wave.

See Figure 4.12.2-1 for the Chopper schematic diagram.

Upon turn-on, +23.5 volts is applied to the emitter of $Q 1$ and pin 5 of $T_{2}$. Since the circuit has been $O F F$, there is no voltage across $C_{1}$, hence $Q_{1}$ turns $O N$ and drives current into the base of $Q_{2}$, turning $Q_{2}$ ON. $Q_{2}$ saturates and holds pin 4 of $T_{2}$ at about ground potential while pin 6 of $\mathrm{T}_{2}$ rises to 47 volts. This 47 volts induces a voltage equivalent to

$$
\frac{47}{2}=23.5 \text { volts }
$$

between pins 1 and 3 of $T_{2}$, or

$$
\frac{23.5}{2}=11.75 \text { volts }
$$

from center tap, pin 2 to either pins 1 and 3. Since the center tap is held to a fixed potential, 23.5 volts, the total rectified voltage is now

$$
23.5+11.75=34.25 \text { volts }
$$

This voltage, applied to the divider network formed by R2 and R3, charges the capacitor Cl to about 25 volts which is applied to the base of $Q_{1}$ and turns it OFF. This process insures a "sure-start" of the chopper circuit.


Low Voltage Power Supply Chopper,
Schematic Diagram
Figure 4.14.2-1

The +47 volts appearing across pins 4 and 6 of $T_{2}$ are coupled via R4 and R5 to pins 1 and 2 of $T_{1}$ (the feedback winding). This voltage induces a potential at pins 3 and 5 such that the polarities at pin 1 and 5 are the same and the polarities of pins 1 and 3 are reversed. The induced voltage turns $O N Q_{3}$ and turns $O F F$ $Q_{2}$. This removes the short to ground at pin 4 of $T_{2}$, causing the voltage at pin 4 to rise towards +23.5 volts and the voltage at pin 6 of $T_{2}$ to drop towards +23.5 volts. This couples a step voltage to the feedback winding of $T_{1}$ of such polarity that $Q_{3}$. cuts $O F F$ and $Q_{2}$ turns $O N . Q_{2}$ goes into saturation and the cycle continues. The frequency of oscillation is regulated closely by R4 and R5. A select resistor R9 in parallel with R4 acts as a. fine tuning resistor.
4.14.3 Post-regulators

The Post-regulators each consist of a series voltage regulator providing stable operating voltages to the system. They are similar in operation to the Pre-regulator (see Section 4.14.1).

The following figures show the indicated post-regulator schematics:

| Figure | $\frac{\text { Post-regulator }}{4.14 .3-1}$ |
| :--- | :---: |
| $4.14 .3-2$ | +6 v |
| $4.14 .3-3$ | -6 v |
| $4.14 .3-4$ | +12 v |
| $4.14 .3-5$ | +15 v |
|  | -25 v |

4.14.4 Filament Power Supply

The input to the Filament Power Supply is the 3.3 VAC generated by the Low Voltage Power Supply. See Figure 4.14.4-1 for the schematic diagram.


$$
\begin{aligned}
& Q_{1}=Q_{2}=M L 002 \\
& Q_{3}=2 \mathrm{~N} 4042 \\
& R_{1}=27 \mathrm{~K} \\
& R_{2}=160 \mathrm{~K} \\
& R_{3}=54.9 \mathrm{~K} \\
& R_{4}=91 \mathrm{~K} \\
& R_{5}=51.1 \mathrm{~K} \\
& R_{6}=100 \mathrm{~K}
\end{aligned}
$$

$$
\mathrm{R}_{7}=11 \mathrm{~K}
$$

$$
\mathrm{R}_{8}=6, .19 \mathrm{~K}
$$



$$
\begin{aligned}
& Q_{1}=Q_{2}=M L 001 \\
& Q_{3}=2 \mathrm{~N} 4024 \\
& \mathrm{CR} 1=\mathrm{FCTl} 121 \\
& R_{1}=62 \mathrm{~K} 5 \% \\
& R_{2}=360 \mathrm{~K} \quad 5 \% \\
& R_{3}=54.9 \mathrm{~K} \quad 1 \% \\
& R_{4}=200 \mathrm{~K} \quad 5 \% \\
& R_{5}=100 \mathrm{~K} \quad 1 \% \\
& R_{6}=75 \mathrm{~K} \quad 1 \% \\
& R_{7}=8.25 \mathrm{~K} \quad 1 \%
\end{aligned}
$$

$R_{8}=4.75 \mathrm{~K} \quad 1 \%$
$\mathrm{R}_{9}=$ Select
$C_{1}=1 \mu \mathrm{fd} / 50 \mathrm{~V}$
$C_{2}=22 \mu \mathrm{fd} / 50 \mathrm{~V}$
-6v Post-regulator
Figure 4.14.3-2


$$
\begin{array}{ll}
Q_{1}=\mathrm{ML} 001 & \mathrm{R}_{12}=51 \mathrm{~K} 5 \% \\
Q_{2}=Q_{3}=\mathrm{ML} 002 & \mathrm{R}_{10}=\text { Select } \\
Q_{4}=2 \mathrm{~N} 4042 & \mathrm{R}_{6}=6.81 \mathrm{~K} 1 \% \\
\mathrm{CR}_{1}=\mathrm{FCT} 1121 & C_{1}=1 \mu \mathrm{fd} / 50 \mathrm{~V} \\
\mathrm{R}_{1}=820 \mathrm{~K} 5 \% & \mathrm{C}_{2}=2.2 \mu \mathrm{fd} / 50 \\
R_{2}=30 \mathrm{~K} 5 \% & C_{3}=6.8 \mu \mathrm{fd} / 35 \\
R_{3}=120 \mathrm{~K} 5 \% & \\
R_{4}=R_{11}=100 \mathrm{~K} 5 \% & \\
R_{5}=R_{7}=100 \mathrm{~K} 5 \% & \\
R_{8}=110 \mathrm{~K} 1 \% & \\
R_{9}=21 \mathrm{~K} 1 \% &
\end{array}
$$

Figure 4.14.3-3


$$
\begin{aligned}
& Q_{1}=M L 001 \\
& Q_{2}=Q_{3}=M L 002 \\
& Q_{4}=2 \mathrm{~N} 4042 \\
& C R 1=1 \mathrm{~N} 752 \mathrm{~A} \\
& R_{1}=1 \mathrm{M} 5 \% \\
& R_{2}=47 \mathrm{~K} 5 \% \\
& R_{3}=200 \mathrm{~K} 5 \%
\end{aligned}
$$

$\mathrm{R}_{4}=82 \grave{\mathrm{~K}} \cdot 5 \%$
$R_{5}=100 \mathrm{~K} \quad 1 \%$
$R_{6}=200 \mathrm{~K} 1 \%$
$R_{8}=82.5 \mathrm{~K} \quad 1 \%$
$\mathrm{R}_{9}-18.2 \mathrm{~K} \quad 1 \%$
$\mathrm{R}_{10}=$ Select
$R_{11}=160 K 5 \%$


$$
Q_{1}=M L 000
$$

$\mathrm{R}_{6}=200 \mathrm{~K} 1 \%$
$Q_{2}=Q_{3}=\mathrm{MLOO1}$
$\mathrm{R}_{7}=100 \mathrm{~K} 1 \%$
$Q_{4}=2 \mathrm{~N} 4024$
$R_{8}=78.7 \mathrm{~K} \quad 1 \%$
$C R 2-C R 1=S P 30265$
$R_{g}=17.8 \mathrm{~K} \quad 1 \%$
$\mathrm{CR} 3=\mathrm{FCT1121}$
$\mathrm{R}_{10}=$ Select
$\mathrm{R}_{1}=2 \mathrm{M} 5 \%$
$C_{1}=1 \mu \mathrm{fd} / 50 \mathrm{~V}$
$R_{2}=R_{11}=300 \mathrm{~K} 5 \%$
$C_{2}=2.2 \mu \mathrm{fd} / 20 \mathrm{~V}$
$\mathrm{R}_{3}=360 \mathrm{~K} 5 \%$
$C_{3}=4.7 \mu \mathrm{fd} / 15 \mathrm{~V}$
$\mathrm{R}_{4}=100 \mathrm{~K} 5 \%$
$\mathrm{R}_{5}=301 \mathrm{~K} \quad 1 \%$
-25v Post-regulator
Figure 4. 14.3-5


Filament Power Supply Schematic
Figure 4.14.4-1

Synchronous rectifiers are used for greater efficiency and lower power dissipation. The three outputs are each 0.625 volts.

The operation of the Synchronous Rectifier is as follows:

When 3.3 VAC is present at pin 1 of $T_{1}$, pin 4 goes negative and pin 6 goes positive. This in effect makes the base of $\Omega_{1}$ positive with respect to its emitter; therefore, $Q_{1}$ saturates. $Q_{2}$ is.kept OFF because its emitter is positive with respect to its base. Current flows from pin 5 of $\mathrm{T}_{1}$ through the filter and back to pin 4 through $Q_{1}$. In the next cycle, the reverse occurs and current flows from pin 5 of $T_{1}$ through the filter and up to pin 6 through $Q_{2}$. The operation is similar for the other two rectifier sections.
5.1 Reporting Organization: Time-Zero Corporation, 3530 Torrance Boulevard, Torrance, California 90503.
5.2 Contract Number NAS 2-3374.

A "Reportable Item" is any innovation, invention, improvement or discovery conceived or first reduced to practice in performing work under the above identified NASA contract and includes (but is not limited to) any new or improved product, device, material, process or method and should be promptly reported to the Contractor's New Technology Representative.

The questions below are not intended to limit information regarding the Reportable Items; however, it must be complete enough for others to fully understand the disclosures and its implications and possible applications.
5.3 Title of Disclosure: Wide Dynamic Range Logarithmic Pulse
5.4 Brief (Abstract) Description: A low power Logarithmic Pulse Width Modulator, (LPWM) was developed into flight hardware for the Pioneer 8 and 9 Plasma Probe instruments. This LPWM converted the analog out put of an electrometer amplifier whose output ranged from 3.3 mv to 22 volts. An additional complexity was required to compensate for the piecewise linear compression of the electrometer amplifier which was necessitated by its dynamic range of 5 orders of magnitude ( $10^{-14}$ to $10^{-9}$ amps). This amplifier was reported as a New Technology item in NASA TECH Brief 67-10199.
5.5 Description (Attach sheets as required)
A. Give complete information in the following order:
(1) General purpose of the item.
(2) Improvement and/or advantages over prior methods, materials, or devices.
(3) Detailed description including as applicable the explanation of the principle of operation: details of the preparation of the process and/ or materials; technical data, drawings, and sketches. These should be included as required to fully describe the Item. Include reference drawings, specifications, technical reports, test reports, and other teohnical information which will be useful in the evaluation of the Disclosure. (If a document containing excerpts of the requested description exists, it may be attached to meet this requirement).
(4) Features of the Item believed to be new.
(5) Additional information to more fully describe Item!
(6) Does the contractor intend to file a patent application?

Yes $\quad \mathrm{X}$ No
TBD
B. Ledentify any pecvious publication of the Disclosure.

Nonc $\quad \mathrm{X}$ Sec attached sheet $\qquad$
C. List publications pertaining to this Item and where they may be obtained.

## None

$\qquad$ Final Engr. Report for NAS 2-3374.
5. 6. Applications: Include possible industrial and other non-aerospace uses. Identify specific industries, processes, or products in which the Reportable Jtem might find application or to which it might be related.

The LPWM could find application where A/D conversion of wide range analog signals is required for data-logging or transmission particulas:ly where power is at a premium, e. g. in unattended oceanography
5. 7. What are possible extensions of this Item: This design could be extended
to operate over wider input dynamic ranges and could also be extended to
reliable conversions of greater than seven bits.
5. 8. Degree of Development. Check applicable stage:

Concept only__ Development completec. . . . : available
X* Limited production
$\qquad$ Other-Remarks $\qquad$
$\qquad$
___
_ 1
5.9. Technological significance: In relation to the present state of technology, this Reportable Item is considered to be a:

5.10. Optional-Publication of Reportable Items

It appears at this time that publication of this reportable item:
a. $\quad X$ would be of value to the Aerospace Industry
b. $X$ would be of value outside the Aerospace Industry. If so, one or more of the following are recommended:
(1)
___ a multiple-page Contractor Report
(2) $\qquad$ a brief draft of a scientific Journal Announcement X a brief announcement (NASA Tech Brief) for republication
c. _ publication is not warranted at this stage of development.
5.11. Innovator's Name(s)


Type or print name $\qquad$ Norm Katz

Dean Aalami $\qquad$
5.12. Technical Supeyvisor of Innovator(s)

5.13. Contractor's Technology Utilization Representative


Type or print name W. Sandstrom
5.5.A.(1) The purpose of the LPWM is to convert current impinging upion a target of a Solar Plasma measuring instrument into a digital signal suitable for data processing and transmission over the Pioneer spacecraft telemetry system. Only seven bits of data were available for this measurement which necessitated the logarithmic conversion since the input current had a dynamic : range of five orders of magnitude ( $10^{-14}$ to $10^{-9} \mathrm{amps}$ ). In addition, the LPWM was designed for both positive and negative inputs since both the ions and electrons in the Solar Plasma were analyzed by the instrument.
5.5. A. (2) The system described was an improvement over previously developed systems since it enabled (together with the associated electrometer amplifier) accurate measurements of both positive and negative currents over a wider dynamic range than previously practical. This was accomplished with a minimal cost in power and weight.
5.5.A.(3) (See page following)
5.5. A. (4) The features believed to be new include the low power, the wide dynamic range and the capability of unfolding the compression of the input analog signal.
5.5.A.(5) None.

### 5.5.A. (3)

A simplificd block diagram of the system, incorporating the LPWM,' is shown in Fig 5.5-1. A quadrispherical electrostatic analyzer performs an encrgy analysis of the Solar Plasma with the accepted particles being focused upon a target. The current on the target is detected by an electrometer amplifier which is capable of me asuring ion currents from 10-14a to $10-9$ a and electron currents from 10-14a to $10^{-10}$ a. The gain of this amplifier is piecewise linear by allowing the feedback factor to change at an output level determined by precision zener diodes. This gain is:

$$
\begin{aligned}
& \text { (la) } \quad-\mathrm{eo}=33 \times 10^{10} i_{i} \text { for } i_{i}<2.1 \times 10^{-11} a \\
& \text { (lb) } \quad-\text { eo }=6.9+1.5 \times 10^{10}\left(i_{i}-2.1 \times 10^{-11}\right) \text { for } \\
& i_{i}>2.1 \times 10^{-11} a
\end{aligned}
$$

The useful oulput of the electrometer, therefore, varies from about $3 \times 10^{-3}$ volts to 22 volts.

The output from the LPWM gates $82 \mathrm{KH}_{Z}$ clock signals in the Digital Comparator to enable peak measurements to be performed. The output of the comparator, which is a relatively straightforward logic design, is a seven bit digital word which is transferred into an intermediate, buffer storage with selected data finally shifted to a magnetic core memory for subscquent transmission over the spacecraft telemetry link.

Fig 5.5-2 shows a simplified block diagram of the LPWM. It consists of a three stage attenuator, a high gain stable comparator, a three-step logarithmic reference voltage generator, and a programmer which provides the required control and clock signals. As indicated, separate LI'WM's are incorporated for negative and positive input signals.


SIMPLIFIED BLOCK DIAGRAM, LPWM SYSTEM
Figure 5.5-1


SIMPLIFIED BLOCK DIAGRAM OF LPWM
Figure 5.5-2
5. A. (3) (continued)

These are virtually identical in operation so further discussions will only refer to the positive LPWM.

Fig 5.5-3 shows a simplified schematic of the attenuator together with the input control signals. Prior to the start of a sample command (each 4 milliseconds) the control signal, $E_{3}$, is zero which causes $Q_{4}$ to conduct. $E_{1}$ and $E_{2}$ keep $Q_{1}, Q_{2}$, and $Q_{3}$ off generating a maximum attenuation of 15 . This protects the comparator at all times between samples. During the first 42 of the total of 128 clock periods of the sample command, the attenuator remains in this state.

From clock pulses 43 through 84, $\mathrm{E}_{2}$ causes $\mathrm{Q}_{3}$ to conduct while $Q_{1}$, $Q_{2}$, and $Q_{4}$ are off. The attenuation factor during this period is 7. During clock pulses 84 through $128, Q_{1}$ and $Q_{2}$ conduct while $Q_{3}$ and $Q_{4}$ are off for a minimum attenuation of 1.5 . The function of $Q_{2}$ is to increase the accuracy when minimum inpul signals are being converted.

Simultaneous with the different attenuator states, the Reference Generator shown in Figure 4 generates three consecutive exponential reference levels. During the first state, $Q_{1}$, operated in the inverted mode, is turned off, allowing the +6 volts from $E_{l}$ to generate a pedestal across $\mathrm{R}_{6}$. This pedestal compensates for the breakpoint voltage from the clectrometer and has a value of approximately $6.8 / 15=0.45 \mathrm{v}$. At the same time, $C_{2}$ causes the $E_{1}$ inpui to be differentiated generating a waveform shown in Fig 5.5-4. During the second and hird states, no DC pedestal is generated since $Q_{1}$ is on, therefore only the proper level of exponential reference exists at the output. The output waveform shown is drawn approximately to scale.



FIGUR1:5.5-4.
REFERENCE GEFH:RATOR
SCHEMA'IJC AND TIMING.
5. A. (3) (continued)

The attenuator and reference outputs are applied to the comparator shown in Fig 5.5-5. This comparator has a nominal gain of $10^{5}$ and will not be explained in detail since it is very straightforward in design.

The LPWM described in the above was successfully flown as part of the Plasma instrument on Pioneers 8 and 9 and has proved to be very accurate and reliable.


FIGURE 5.5-5
POSITIVE COMPARATOR SCHEMATIC, SIMPLIFIED
6.1 Optics Assembly Design

The Plasma Probe is an electrostatic, mass per unit charge, particle spectrometer.

The Plasma Probe assembly drawing is shown in Figure 6.1-1, Instrument, Final Assembly, ARC Plasma Probe. The Master drawing list is presented in Appendix B.

Mechanically the instrument consists of:

> Amplifier and Optics Assembly Power Supply Assembly Logic Assembly Buffer Storage Assembly Housing and Covers Connectors and Associated Wiring $\begin{aligned} & \text { Miscellaneous Hardware, Terminal Boards, and } \\ & \text { Modules }\end{aligned}$

The instrument is supplied with a custom carrying case.

The amplifier and optics photo is shown in Figure 6.1-2, assembly drawing is shown in Figure 6.1-3. This figure shows the optics elements attached to a lexan face plate which in turn attaches to a metallic face plate.



Figure 6.1-2. Amplifier and Optics Assembly

The amplifier attaches to the metallic face plate. The amplifier and optics assembly is screwed to the instrument housing by fifteen $4-40$ screws through the metallic faceplate.

In operation, only those particles whose mass to energy ratio. corresponds to the analyzer plate spacing and curvature and to the applied voltage will be admitted to the electrometer amplifier input target. The trajectory of the accepted particies passes through the entrance aperture in the metallic face plate, then between the concentric, spherical analyzer plates, through the drift tube grid, and suppression grid to the amplifier input target. Three targets, correlate the direction of particle approach.

The targets are shown in Figure 6, 1-4 as items 11,12 and 13. They are mounted on lexan target supports, items 17,18 and 19 and enclosed on the sides and bottom by the target insulator guard items 14, 15 and 16 in the figure.

Extreme care was required in the preparation of the target supports. Only a minute charge leakage from the target could be tolerated. The target support had to be extremely clean and free from contamination.

Item 15 of the Figure 6.1-4, the target insulator guard, was kept at a potential which minimized capacitive effect of the target to any ground point.

The three driven shield assemblies items 38, 39 and 40 each consist of a frame member item 19 or 20 supporting a tungsten wire knit mesh item 37 in Figure 6.1-4. The wire mesh is bonded to the frame with conductive epoxy. The edges of the mesh are laced with a single wire to prevent unraveling.


The driven shield assembly supports the high transmission tungsten wire mesh grid approximately one centimeter above each target. Voltage is applied to the driven shields to minimize secondary electron emission.

The ground vane, item 5 of Figure 6.1-3, con'sists of a magnesium frame which is maintained at ground potential. The frame is configured so that it surrounds the sides of the driven shields and target assemblies. By interposing the frame elements at ground potential, the individual detectors are isolated from each other.

The drift tube assembly, item 26 of Figure 6.1-3 consists of a frame supporting a tungsten wire mesh and is attached to the lexan face plate. The open wire mesh is thus interposted between the exit of the analyzer plates and the driven shield mesh above the targets. The drift tube is biased to +40 volts to shield the target area from stray particles.

The analyzer plates, items 7 and 8 of Figure 6.1-3 are also shown in the photos, Figures 6.1-5 and 6.1-6. The plates are mounted concentrically to the lexan face plate. The mean radius of the plates is about 9.5 centimeters; the spacing is about 0.5 centimeters. The plates are. $020 \pm .005$ inches thick. The particle path length is $120^{\circ}$ of arc. The plate length perpendicular to particle path is $180^{\circ}$ of arc. Platinum Black surface finish prevents passage of photons to the target area.

Wall thicknesses are: drift tube assembly, . 025 inches; driven shield and target insulator guard . 020 inches; metallic faceplate . 040 inches; Lexan faceplate . 100 inches.

Drift tube, target insulator guard, and faying surfaces of the metallic face plate and the area around the entrance aperture are gold plated. They are made of AZ31B Magnesium alloy.


Figure 6.1-5. Analyzer Plate, 544804-1


Figure 6.1-6. Analyzer Plate, 544804-2

The magnesium housing with the metallic face plate installed is shown in Figure 6.1-7. Each housing was machined from a 170 pound magnesium alloy forging, ZK60. Typical wall consists of .020 panels with .040 stiffener sections. Finish machining included electrical discharge operation.

The mounting surface and surfaces under the covers are gold plated. The rest of the housing was covered with a flat black epoxy. base paint.
6.2 Electronic Packaging

The basic mechanical and packaging design objectives of this program were to provide the following:

1. Components of the highest mechanical and electrical integrity.
2. Units which are mechanically suitable for the expected environment.
3. Equipment with a high degree of built-in reliability and quality.
4. A packaging concept which allows for easy replacement of subsystem elements.

In fulfilling these basic requirements, Marshall Laboratories programmed the project with the philosophy of achieving maximum reliability with minimum weight and size by applying an extensive background and experience in designing and fabricating flight worthy aerospace instrumentation.

The mechanical packages were constructed in such a manner that final checkout and calibration were accomplished with minimum effort. The most versatile packaging approach was a separate assembly for each subsystem thus allowing parallel efforts to be made during assembly, module test, final calibration and checkout.


Figure 6.1-7. Instrument Housing

The system is such that it inherently subdivides into natural subsystem groupings thus allowing for this packaging approach.

Analysis of the preliminary schematics indicated that the best method of module construction to be employed for the system was discrete component welded cordwood modules mounted and interconnected on a welded ribbon matrix. This packaging technique contributed to the reliability of the system as well as to the high packaging density and resulted in weight saving.

Point-to-point discrete component welded modules utilize thin mylar wafers with components sandwiched between the layers of mylar. Interconnection of the components was made with welded non-magnetic Alloy 180 ribbon. The philosophy at TimeZero Corporation (Marshall Laboratories) is to use standard size modules for the program. This allows the program, based upon the circuit logic requirements, to establish a size of module which gives ease of fabrication and a size adaptable to the proyram requirements for reworkability and component replacement.

To provide ease of fabrication the module is designed as an art work. . This art work provides all interconnection requirements of the components contained within the module. Upon completion, the art work is photographically reduced l0:l. Copies provide the mylar wafers used in the fabrication process.

These modules usually contain from two to six transistors plus associated components which are sandwiched between two to four mylar wafers and interconnected by welding with aforementioned ribbon. These modules may be either digital or analog type circuits.

The module may be designed one of two ways. One type sandwiches the components between the mylar wafers with the mylar wafers parallel to the exit pins. When this module is fabricated an epoxy board header is used to position the module exit pins. See Figure 6.2-1.

The second type of welded module positions the exit pins perpendicular to the mylar wafer. This method of discrete component module packaging does not require a header for pin alignment as the positioning mylar serves that function. See Figure 6.2-2.

The module's exit pins are designed such that the same pin of every module is used for "power" ( $\mathrm{B}^{+}$). The same principle is used for "ground". This provides quick orientation of the module and allows ease of the matrix mother board interconnection. Signal pins of the module are isolated with input signals positioned as far away as possible from output pins, subject only to the interconnection requirements and the module size.

Wire (as opposed to ribbon) is used for module exit pins and feedthrus required for circuit interconnection. Thin walled Teflon tubing is used to sleeve the feed-thrus to prevent internal short circuits.

After fabrication and subsequent to electrical checkout, the module is conformally coated with a low viscosity epoxy material to supply the module with rigidity and moisture protection. The close proximity of the interconnect layers adds to the rigidity of the module enabling it to withstand all expected environmental conditions.

The module interconnect matrix is a family of interrelated elements utilized in the interconnection of modules and other individual electrical components comprising the electrical assembly.

COMPONENTS
MOUNTED BETWEEN


## TYPICAL WELDED MODULE

Figure 6.2-1


WELDED MODULE
Figure 6.2-i

The assembly consists of a hookup board, a positioning/support board, a matrix, and spacers. Upon assembly, the matrix consists of a two-sided mylar interconnect sandwiched between the hookup and positioning/support board separated by spacers. All module interconnections are accomplished on a hookup board as shown in Figure 6.2-3.

The matrix assembly is built using a 0.007 inch thick mylar upon which alloy 180 wire is used to form the interconnection of the electrical subunits. All modules and circuit elements are connected to the matrix as required by wires protruding through the matrix and welding upon the hookup board level. Interconnection of the subunits in this fashion allows the accessibility required for repair and troubleshooting of the assembly.

Epoxy glass spacers, the thickness of the matrix wire, are bonded around the edge and each side of the mylar. A 0.016 inch thick positioning/support board and a hookup board are then bonded to the matrix. The positioning/support board artwork shows the electronic elements' positions upon the matrix assembly and also supports them. The hookup board becomes the prime interconnect layer serving as the guide for the alloy 180 ribbon interconnection of the circuit assembly elements.

All circuit elements are interconnected on the hookup layer as a point-to-point welded module. If a circuit element requires replacement, the point-to-point interconnecting ribbon can be cut, the old element removed and replaced by a new element, and rewelded into the circuit on the interconnecting wafer.

The matrix provides the means to buss voltage, ground and signal circuits. This results in dense circuit packaging and good volume efficiency. The matrix can be fabricated easily because all welding is accomplished before the circuit elements are installed.


Figure 6.2-3

The positioning board, matrix and hookup board are then assembled. The modules as circuit elements are then installed in the assembly and welded as one large point-topoint module. All welds are open for complete accessibility even after being attached to a structural housing assembly.

To provide electrical inputs as well as outputs, terminals are installed upon the positioning and/or hookup board as required. The required electrical signals are provided by free wiring from a connector installed upon the matrix housing. This interconnection of the signals to the matrix assembly is accomplished after the matrix has been bonded to the housing.

The completed electronic matrix assembly is then conformally coated to provide insulation, moisture protection and rigidity. The matrix assembly as fabricated at Time-Zero Corporation (Marshall Laboratories) becomes a structural loadcarrying member in addition to being a mounting board for modules and a device for making theix interconnection. This is accomplished when the assembly is bonded into the machined support housing for the matrix assembly.

Blivet housing frames on this experiment were designed as mechanical structures machined from solid blocks of magnesium (Alloy AZ31B-H24 per $\mathrm{QQ}-\mathrm{M}-44 \mathrm{~A}$ ) to provide a high strength to weight ratio. All areas of the housings not contributing to the structural integrity of the completed instrument are either relieved or removed as applicable, based upon the particular requirements. The relieved areas are designed as thin (. 025 inch to .030 inch) webbed stress coupling membranes. These thin webs are capable of carrying loads after the matrices are installed in the housings.

The major portion of the electronica assembly consists of three blivet assemblies and the amplifier. A photo of the power supply blivet is shown in Figure 6.2-4, the logic blivet in Figure 6.2-5, and the buffer storage blivet in Figure 6.2-6. A drawing of the amplifier assembly is shown in Figure 6.1-3. The Photo, Figure 6.1-2 shows the amplifier housings.

The Amplifier assemblies are enclosed in lexan housings. Shielding is provided by conductive epoxy coatings applied to both inside and outside. The inside coating is isolated from the outside. The wall thickness of the amplifier housings is . 040 inches.
6.3 Environmental Testing

Qualification tests were conducted to demonstate the ability of the design to meet all performance requirements for space flight.

Results of the qualification tests performed on the ARC Plasma Probe Instrument verified that the experiment is capable of meeting these requirements.

One significant problem arose as a result of qualification level vibration test and resulted in a minor redesign of the electrometer amplifier module. The problem consisted of the electrometer tubes' (Raytheon 8520) ability to withstand the amplified vibration at qualification levels. This was expressed in failures Nos 003, 004 and 005 as a direct result of the electrometer tubes. Structural integrity analysis and empirical testing of the problem areas resulted in the addition of soldering soft wires from the electrometer tubes and shock mounting them within a soft foam collar. These modifications proved satisfactory and were incorporated in the flight units.


Figure 6.2-4. Power Supply Blivet


Figure 6.2-5. Logic Blivet


Figure 6.2-6. Buffer Storage Blivet

Flight Acceptance tests were conducted to assure that the instruments were equivalent to the qualified instrument and to provide a debugging burn-in which reduced possibility of infant mortality failures. These tests were designed to disclose undetected defects.

A typical Flight Acceptance test is included in Appendix B and $C$.

Results of the flight acceptance tests performed on the ARC Plasma Probe Instrument verified the experiment as being capable of meeting the flight requirements.

Thermal and Structural analyses were made that apply to this program. Documentation of Shroud heating effects and structural analysis is contained in Appendix G and H. Environmental tests verified the analyses.
6.4 Mechanical and Thermal Interface

The mechanical and thermal interface requirements are shown in the Mechanical and Thermal Interface drawing, Figure 6.3-1.

7.0 GROUND SUPPORT EQUIPMENT (GSE)
7.1 FunctionThe primary function of the GSE is to(a) provide all stimulus, timing signals, and power supplypotentials necessary to operate the flight hardware overits entire range of operation and for all modes of oper-ation.
(b) provide a readout capability which is synchronized to the stimulation of the sensor for measuring and recording system inputs, outputs, and performance parameters
(c) provide means for simulating that portion of the spacecraft electronics normally seen by the scientific instrument

### 7.2 Environmental Range of Operation

The GSE is designed to operate continuously over a temperature range of $50^{\circ} \mathrm{F}$ to $100^{\circ} \mathrm{F}$, and a humidity range of $20 \%$ to $95 \%$.
7.3 Delivered Items
(a) Each GSE set consists of:

1. Simulator Unit/Demodulator Unit
2. Monitor and Control Unit
3. Meter Unit
4. Printer Unit
5. Current Probe Unit
6. Isobox
(b) One (1) breadboard GSE with one (1) set of 30 foot cables (delivered prior to start of prototype)
(c) Two (2) GSE sets delivered as follows:
7. GSE set number 1 delivered with one (1) set of 30 foot cables and one (1) set of 6 foot cables.
8. GSE set number 2 delivered with one (1) set of 30 foot cables.
(d) Drawings
9. Functional block diagram
10. Circuit schematics
11. Wiring diagrams
12. Logic diagrams

## (e) Test Procedures

1. Compatibility Test
2. Functional Test
3. Checkout Procedure
4. Operating Procedure.
5. Calibration Procedure

### 7.4 Performance Features

The GSE has an operating life of 20,000 hours with reasonable servicing and parts replacement and an overall possible lifetime of 10 years.

The GSE is capable of continuous operation for 1,000 hours within the anticipated ground environment, allowing for battery charging only.

Like GSE components are interchangeable. The GSE is mounted in containers provided by NASA/ARC.

Detailed design requirements are the same as for the Plasma Probe instrument with the following exceptions:
(a) Non-magnetic parts not required except for cable connectors at S/C end.
(b) Part screening not required.
(c) Use of preferred parts not mandatory.
(d) Electrical parts review not required.

Breadboard GSE utilizes rack-mounting construction with plugin circuit cards.

Electromagnetic Inteference requirements are observed per paragraph 3.2. of MIL-I-26600 (Class IB). For purposes of Plasma Probe this requirement is interpreted that all normal RFI precautions be taken in the design and the signature of the final equipment shall be obtained. Where possible interference occurs between GSE and other instruments or spacecraft, an appropriate fix is installed to eliminate the interference.

The equipment is designed for simplicity of operation with a minimum of panel controls.

System chassis grounds, signal return, and power return lines are tied to GSE chassis ground at a single point within the GSE.

Digital data is decoded for readout on a NIXIE tube display and on a high speed printer. Controls permit selection of individual words or sequences of words in addition to all words printed out.
7.5.1 System Inputs Provided by GSE

| Nomenclature | Signal Description | Amplit <br> On <br> + + Volt | ade Off <br> DC) | $\begin{aligned} & \text { Duration } \\ & (50-50 \%) \\ & \underline{\mu s} \\ & \hline \end{aligned}$ | Risetime $(10-90 \%)$ <br> $\mu \mathrm{s}$ | $\underline{\text { Z Source }}$ | $\underline{Z}$ Lo: |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16.384 KHz Clock | Pulse train 16.384 KHz | $11 \pm 2$ | $0 \pm 1$ | $2 \pm \begin{array}{r}1.0 \\ 0.5\end{array}$ | <1 | $6.8 \mathrm{~K} / 1.001$ úf | 3K |
| Bit Shift Pulse | Pulse generated at bit rate in groups of 6 pulses followed by a missing pulse | $11 \pm 2$ | $0 \pm 1$ | $10 \pm 3.5$ | $<1$ | $6.8 \mathrm{~K} \mu 10001 \mathrm{uf}$ | 3K |
| 16 Hz Clock | Pulse train w/l6 pps repetition rate | $11 \pm 2$ | $0 \pm 1$ | $10 \pm 3.5$ | $<1$ | $6.8 \mathrm{~K} / 1.001 \mathrm{uf}$ | 3K |
| Word Gate | Gate to instrument up for DTU words 8 thru 16 for each.frame | $9 \pm 1$ | $0 \pm 1$ | Bit Rate Depend. | $<50$ | $6.8 \mathrm{~K} / 1.001$ uf | 3K |
| DTU (Digital Telemetry Unit) Status | BR 512 <br> BR 256 Separate <br> BR 64 Lines <br> DCSM | $9 \pm \begin{aligned} & 1 \\ & 2\end{aligned}$ | $0 \pm 1$ | Duration of Cond. | <10 | 110x | 20 K |
| Command Pulse | In-Flight Calib. | $10 \pm 2$ | $0 \pm 1$ | $10 \pm 2$ | <1 | $6.818 \mathrm{~K} / 1.001$ uf | 3K |
|  | Suppress Cmd | $10 \pm 2$ | $0 \pm 1$ | $10 \pm 2$ | <1 |  | 3 K |


| Nomenclature | Signal Description | Amplitude <br> On Off <br> $(+$ Volts DC) | $\begin{gathered} \text { Duration } \\ (50-50 \%) \\ \mu \mathrm{s} \\ \hline \end{gathered}$ | $\begin{gathered} \text { Risetime } \\ (10-90 \%) \\ \mu \mathrm{s} \end{gathered}$ | $\underline{Z}$ Source | $\underline{\text { Z Load }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Sun Pulse | One pulse/sc rev. Range $40-80 \mathrm{ppm}$. | $10.5 \pm 20 \pm 1$ | 12.5 $\pm 6$ | 1 | 6. $8 \mathrm{~K} / / 001 \mathrm{uf}$ | 3 K |
| Input Power | +28 V DC Nom 3.5 watts cap. Range $25-35^{\circ} \mathrm{V} D \mathrm{C}$ I limit @ 200 ma . |  |  |  |  |  |
| Probe Stimulus | $0-24 \mathrm{~V}$ DC ramp pulse input 57 m sec duration, variable and selectable over sun pulse cycle. | $0-24 \pm 1 \quad 0 \pm 5$ | $57 \mathrm{~ms} \pm 6$ |  |  |  |



The oscillator employs NPN-PNP transistor compensation in order to minimize drift due to junction temperature variations. The front panel frequency control dial is calibrated and accurate to $\pm 1.0$ pulse per minute at any setting. Output pulses are shaped and amplified by a one shot M. V. and driver combination.


Figure 7.6.1-1. Simulator Unit

### 7.6.1.2 Commands



Figure 7.6.1-2 Ground Commands

Each front panel push switch activates a one shot M. V. for a. single pulse output each time the button is depressed. Drivers are used to amplify the output pulse as illustrated.

### 7.6.1.3 Mode Select



Figure 7.6.1-3: Mode Select

A temperature-compensated oscillator provides an output of $16,384 \mathrm{~Hz} \pm 30 \mathrm{~Hz}$. This output is counted down in a flip-flop counter chain to achieve the required 512, 256,64, 16 and 8 bits per second operating modes. The pulses are used internally within the GSE to drive other interface signals and gated levels are sent to the instrument as commands for the 512, 256, 64 or Duty Cycle Storage modes.

### 7.6.1.4 Word Gate Logic



Figure 7.6.1-4. GSE Word Gate Logic

| E | D | C | B | A | X |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 0 | 1 | 0 | 2 |
| 0 | 0 | 0 | 1 | 1 | 3 |
| 0 | 0 | 1 | 0 | 0 | 4 |
| 0 | 0 | 1. | 0 | 1 | 5 |
| 0 | 0 | 1 | 1 | 0 | 6 |
| 0 | 0 | 1 | 1 | 1 | 7 |
| 0 | 1 | 0 | 0 | 0 | 8 |
| 0 | 1 | 0 | 0 | 1 | 9 |
| 0 | 1 | 0 | 1 | 0 | 10 |
| 0 | 1 | 0 | 1 | 1 | 11 |
| 0 | 1 | 1 | 0 | 0 | 12 |
| 0 | 1 | 1 | 0 | 1 | 13 |
| 0 | 1 | 1 | 1 |  | 14 |
| 0 | 1 | 1 | 1 | 1 | 15 |
|  | 0 | 0 | 0 | 0 | 16 |

The Word Gate logic circuitry provides a gate pulse to the instrument which starts at DTU word 9 and ends following DTU word 16. Bit rate pulses are counted down to achieve a word count (Bit rate - 7). The words are counted down and decoded by the logic shown above. A driver is used to amplify the pulse to the required level.
7.6.1.5 Power


Figure 7.6.1-5 GSE Power Supply

Three regulated voltages are produced within the simulator:
+28 v d-c $\pm .2 \mathrm{v}, 114 \mathrm{ma}$, adjustable from 23.5 to 34 v +12 v d-c $\pm .3 \mathrm{v}, 40 \mathrm{ma}$ $+6 \mathrm{vd}-\mathrm{c} \pm .1 \mathrm{v}, 48 \mathrm{ma}$

The regulated +28 v d-c is used as the instrument input power source and the +12 v and +6 v are used to power GSE circuitry.

The voltage control potentiometer is factory calibrated and all settings are accurate to $\pm 0.1$ volts.
7.6.1.6 Miscellaneous Outputs

The following signals and pulses are generated within the simulator but do not have individual front panel controls or adjustments.

## 16, 384. Hz Clock



Figure 7.6.1-6 GSE Pulse Generator

## Shift Pulses



Figure 7.6.1-7 GSE Shift Pulse Generator


TABCE $\geqslant, 6,1 A$

## \%.6.2. 以户int Cyole Cialculationa

$$
\begin{aligned}
& \frac{1 \mathrm{sec}}{512 \mathrm{bits}} \times \frac{7 \text { bits }}{\text { DTUWord }} \times \frac{32 \text { DTU Words }}{\text { Frame }}=.436 \mathrm{Sec} / \text { Frame }=2.3 \\
& =2.3 \text { Frames } / \\
& \frac{512 \mathrm{bits}}{\mathrm{sec}}=1.96 \mathrm{~ms} / \mathrm{bit} \\
& \frac{1 \mathrm{sec}}{512 \text { bits }} \times \frac{7 \mathrm{bits}}{\text { DTUWord }} \times \frac{8 \text { DTUWords }}{\text { WordGate }}=.109 \mathrm{sec} / \text { Word Gate }
\end{aligned}
$$

20 data bits/print line or 23 bit spaces/printline
23 bits $\times 1.96 \mathrm{~ms} / \mathrm{bit}=45 \mathrm{~ms} /$ print line
Print Cycle is $50 \mathrm{~ms}[17 \mathrm{~ms}$ data acceptance +33 ms ID $]$


$$
\begin{aligned}
& 1 \text { st line }=20 \mathrm{bits} \\
& \text { 2nd line }=14 \text { bits } \\
& \text { 3rd line }=\frac{14 \mathrm{bits}}{48 \mathrm{bits}=56 \text { bit spaces }=109 \mathrm{~m} \mathrm{sec}}
\end{aligned}
$$

Dwell time between frames $=24$ DTU Words $\times 7$ bit/DTU Word

$$
x \frac{1 \mathrm{sec}}{512 \mathrm{bit}}=342
$$

Storage Requirements: 1 st line $=18 \mathrm{~m} \mathrm{sec}$
(From Timing Chart) 2nd line $=36 \mathrm{~m} \mathrm{sec}$
3 rd line $=54 \mathrm{~m} \mathrm{sec}$
Minimum time for decode to $\mathrm{BCD}=6 \mathrm{~ms}$


Figure 7.6.3-1. Monitor and Control Unit

### 7.6.3.1 Input Data Encoding


The heart of the monitor and control unit is the circuitry for encoding the input digital data words into the correct formats for Nixie tube display and printing. As illustrated by the data format described in the preceeding sections, the data words consist of varying length and format according to the frame ID and mode of operation. This data must be segregated according to content and encoded from a binary code to the BCD code required for the printer and Nixie display.

Although the Franklin Printer selected for the application has a basic printing speed of 20 lines per second, it requires that data to be printed be held at the input for 17 milliseconds of the 50 millisecond cycle. Since data enters the GSE at a approximately 2 millisecond per bit at 512 BPS, some storage is required to avoid loss of data.

The monitor decode section accepts data as received and provides storage only as required to prevent loss of data. It utilizes the fact that the data for the greater portion of the instrument operation is seperable into 7 bit blocks and the fact that 14 bits of storage are required to complete sequential printing operations. The internal clock is derived from the instrument 16 KC clock to insure synch under all conditions and modes of operation. BCD encoding is accomplished by weighting the clock pulses and turning them on or off to the BCD counters according to the data.


Frame Status Flux/HV

Figure 7.6.3-2 Input Data Encoding Circuit

For control of the NIXIE display, a circuit is used which encodes the Frame Identification No. (4 bits) and selects a given Frame number in combination with a 14 bit word identification selection. In this manner, it will be possible to select out any given word in any frame for display to permit instantaneous monitoring of given data words. This will simplify monitoring the instrument output at the high bit rates when reams of printer tape must be analyzed for observing proper operation. The NIXIE display also serves as a back-up for the printer if for any reason the printer is down.

The probe stimulus circuitry generates a ramp pulse which is variable in amplitude and can be selectively applied to coincide with any selected sector of the sweep. A third variable is the capability of being able to apply the stimulus during a particular selected High Voltage step to permit complete instrument checkout under polar scan conditions. Circuitry for accomplishing these results is indicated as follows:


SUN PULSE SELECTED S.P.


SECTOR GEN
SELECTED SECTOR STIMULUS

11:|11111:||1
$\wedge$


### 7.6.3.2 Htgh Voltage Progtammet Control

In order to facillitate instrument test and calfbration operations, it is desireable to permit rapid selection of a particular voltage step for instrument operation. The following GSE control circuit permits selection of the signal to the HV programmer in the instrument to cause it to step to and halt at the desired step number. Pulses are counted down at a 16 KC rate in a 6 bit counter which has a decoder and select switch to cause the pulse to halt stepping operations where the count reaches the number selected.


Figure 7.6.3-4 High Voltage Programmer Control

A separate meter unit has been provided with the GSE for the purpose of monitoring all DC voltages. The basic meter is an Electro Instrument Model 620 Digital Voltmeter which is capable of measuring voltages from 0 to $\pm 750$ volts to an accuracy of : $\pm 0.5 \%$ of reading. The measured voltage is displayed on a 5 digit numeric readout. Auto ranging is included and the unit is capable of measuring a desired voltage inserted into the input jacks available at the front panel. The unit is adapted for Plasma Probe use by installation of the assembly into the standard GFE suitcase. In normal operations the accompanying selector switch is operated to present any one of the voltages available on the instrument test connector to the meter. For reading external voltages, the switch is set at the "EXTERNAL" position. The meter unit also contains 50 test points for monitoring all signals and voltages available from the instrument test converter. See Figure 7.6.4-1 for a photo of the Meter Unit.
7.6.5 Printer Unit (Figure 7.6.5-1)

The printer provided with the GSE is a Franklin Model 1200 Printer which has a basic printing speed of 20 lines per second. Ten print positions are provided with a format selected to conform to the Plasma Probe output data configuration.
7.6.6 Current Probe Unit (Figure 7.6.6-1)

The Current Probe Unit provides a means of calibration of the electrometer amplifiers by the insertion of known precision input currents. The generated current is continuously variable over five (5) decades from $10^{-9}$ to $10^{-14}$ amperes. The desired current may be set to three (3) significant digits by a front panel dial. The accuracy of the current level is primarily determined by the quality of the standard used to calibrate the current source. A Cary type 31 Electrometer is used as the primary standard and is certified to $\pm 1 \%$. A periodic check of a test voltage provides a means of calibrating the current source with the exception of the probe resistor. The large ohmic value probe resistor exhibits stabilities of better than one (1) percent per year.

A panel control provides for the selection of either a pulse or minus current. The current may be interrupted by the stabilize signal from the instrument or by the exterior stabilize panel control. The Current Probe exterior stabilize signal is also available for control of the instrument stabilize command.

The unit operates from power supplied by clip-in mercury batteries. Operational life on the original set of batteries is in excess of 2000 hours with a shelf life of several years.

The batteries are connected to the decade voltage divider through the polarity switch. The decade voltage divider sets the voltage on the potentiometer to either $20,2, .2$, or .02 volts. The ten-


Figure 7.6.4-1. Meter Unit


Figure 7.6.5-1. Printer Unit

RANGE SELECT


Figure 7.6.6-1 Current Probe
turn potentiometer sete the voltage lnto the probe to fraction of the decade divider voltage. The current obtained is the potentiometer voltage divided by the probe resistance, $2 \times 10^{10}$
(i.e., $20 \mathrm{v} / 2 \times 10^{10} \Omega=10^{-9} \mathrm{~A}$ ) or $2 \times 10^{12}$ ohms external pulse or the pulse generated by the exterior stabilization pushbutton, causes the current to be interrupted by an electronic switch.

### 7.6.7 Demodulator

The function of the demodulator is to convert the pulse width flux data from the instrument into a high accuracy real time proportional d-c signal.

The schematic in Figure 7.6.7-1 shows five buffers, an A/D clock, one 7-bit ripple counter, four 7-bit storage registers, four each of ladder driver and ladder adder blocks. Each block has - seven drivers driving seven ladder inputs and having one output. Figure 7.6.7-2 shows the ladder adder schematic; Figure 7.6.7-3 shows the A/D clock schematic.

The sample command signal starts the $A / D$ clock and resets the ripple counter with its leading edge. The clock puts out the first pulse 8 microseconds after the leading edge of the sample command. The pulse width modulator signal begins 3 microseconds after the sample command. The trailing edge of this signal is used to transfer the contents of the ripple counter to the storage register. These outputs are fed through the ladder drivers and finally summed. up in the ladder adders.

The analog d-c output is calculated to be $33 \mathrm{mv} / \mathrm{bit}$. This output is a minimum when the maximum flux. Thus when there are 127 bits in the counter the output is nearly 0 V d-c. As the count down to 0 begins, the voltage will increase by $33 \mathrm{mv} \pm \mathrm{lmv}$. Thus at 0 bits the output will be:

$$
\begin{aligned}
& \frac{127}{128} \times E_{s} \text { where } E_{s}=4.267 \text { volts } \\
& E_{o}=\frac{127}{128} \times 4.267=4.224 \text { volts }
\end{aligned}
$$

The instrument uses CLC JK-31 flip flops in the ripple counter and storage registers. It provides all its power requirements by Con Avionics HT15-0.45A and HT5-2. 0A power supplies. The HT5-2.0A is adjustable to give 4 V to 5 V with $\pm 0.5$ regulation.



Figure 7.6.7-2 Ladder Adder Schematic


### 8.0 PROBLEM AREAS AND SOLUTIONS

Three problem areas encountered during the program and their solutions are discussed in the following paragraphs.
8.1 Electrometer Tube

Plasma Probe instrument 8C05-1 experienced amplifier drift during retest sinusoidal fibration for qualification level tests. Excessive time for stabilization of a target amplifier was noted, along with amplifier drift. Investigation revealed the inability of the electrometer tube, 8520 , to withstand the amplified vibration levels it was subjected to. Sinusoidal vibration maximum had been about 20 g , with an estimated amplification in excess of 5 .

A structural integrity analysis of the Analyzer and Optics assembly was performed with the intention of damping the assembly to reduce the amplified "g" levels seen by the electrometer tube. Nine low-level sinusoidal exposures were used to analyze and determine a solution to the vibration problem. Both a foam collar mount around the tube and soft wiring to the tube pins for isolation of the vibration stimulus were the answers for successful performance. It is recommended that good mechanical isolation be provided in subsequent designs.
8.2 Suppression Voltage Noise

Random and system noise was noticed on the output when the instrument was fabricated. This noise was being introduced through the suppression grid by the suppression voltage power supply.

An RC filter on the suppression grid power supply output reduced the noise read out errors from the order of $18-25$ bits to $7-12$ bits.

A quieter suppression voltage power supply with adequate filtering is recommended for the design of the next instrument.

## 8.2

High Voltage Corona
The analyzer plate stepping high voltage power supply exhibited corona problems during the first flight. Corona appeared during the higher energy steps.

It was determined that the corona was due to outgassing of the instrument during the early phase of flight. The instrument was turned off for approximately two weeks to allow sufficient outgassing, and was then turned back on with no problems reappearing thereafter.

The subsequent units were installed with the capability, by command, to suppress the last four high voltage steps. It is recommended that the above solution be employed on subsequent systems; it is also recommended that low outgassing materials be used.

An additional high voltage problem occurred in the analyzer plate stepping HVPS during checkout of this subassembly. Due to tight weight and voltage constraints on the instrument, optimum clearances could not be achieved in all areas. This resulted intiome corona effects within the doubler module. Proper potting of this sub-assembly eliminated this problem. We recommend that more attention be given for adequate clearances to high voltage points and that good potting and packaging techniques be employed.


[^0]:    $\overline{\mathrm{MC1}}$ and $\overline{\mathrm{MC} 2}$ Timing Waveforms
    Figure 3.2.5-18

[^1]:    Shift Pulse Generator Logic Diagram
    Figure 3.2.10-1

[^2]:    Stabilization Buffer Schematic
    Figure 4.1.1-1

