## General Disclaimer One or more of the Following Statements may affect this Document

- This document has been reproduced from the best copy furnished by the organizational source. It is being released in the interest of making available as much information as possible.
- This document may contain data, which exceeds the sheet parameters. It was furnished in this condition by the organizational source and is the best copy available.
- This document may contain tone-on-tone or color graphs, charts and/or pictures, which have been reproduced in black and white.
- This document is paginated as submitted by the original source.
- Portions of this document are not fully legible due to the historical nature of some of the material. However, it is the best reproduction available from the original submission.

Produced by the NASA Center for Aerospace Information (CASI)

# Report Number 77-020 

Contract Number NAS8-32113
(NASA-CR-150260) TVC ACTUATOR MODEL Final
N77-23193
Feport (MES Computing, Inc., Huntsville, Ala.) 142 p HC A07/MF A01 CSCL 21H

Unclas
G3/20
26110

FINAL REPORT
TVC ACTUATOR MODEL

March 10, 1977

Prepared for:
George C. Marshall Space Flight Center NASA
Marshall Space Flight Center, Alabama
Section No. Page
LIST OF FIGURES ..... ii

1. SUMMARY ..... 1
2. INTRODUCIION ..... 3
3. DESCRIPTION ..... 5
4. CONCLUSIONS ..... 9
APPENDIX A ..... A-1
APPENDIX B ..... B-1
APPENDIX C ..... C-IAPPENDIX DD-1
II APPENDIXE ..... E-1

## LIST OF FIGURES

Figure No.TitlePagePreliminary Design Concept MC6800
3.13.2
3.33.4
3.53.63.7
3.13.2
3.3 ..... 3.33.4
3.1
3.2 ..... 3.2
3.3
3.13.23.4
4.163.23.4
3.3A-11
Microprocessor
Preliminary Design Concept TI 9900 ..... A-15 Microprocessor
Operational Amplifier Basic ..... A-22
Characteristics
Operational Amplifier Critical Parameters ..... A-24
Analog Switch Characteristics ..... A-26
Digital to Analog Converters Specifications ..... A-28
Analog to Digital Converter Parameters ..... A-29
M\&S Bug Commands ..... B-8
Interpreter Directives ..... B-11
Tape Format ..... B-14
Interpreter Message Format ..... B-15
TVC Actuator Simulator Microprocessor ..... C-8 Functional Block Diagram
Microprocessor to D/A and Microprocessor ..... C-9
to Model Discrete Output Interface
Microprocessor to A/D Interface ..... C-10
Operational Simulation Program for Each ..... D-7 TVC Actuator Model
Microprocessor/Sigma-Type Interface ..... D-9
Flow Diagram
Microprocessor/Sigma-Type Interface ..... D-10
Flow Diagram
D-11
A/D Programming Flow ChartD-22

## PREFACE

The assembly of a Space Shuttle Main Engine (SSME) Thrust Vector Control (TVC) Actuator model by M\&S Computing has progressed from trade studies to determine the most cost effective components with which to build the model, through the preparation of detailed software and hardware specifications, to the actual construction of the five PC Boards which make up the model. The contract ends with their successful checkout and operation.

This report outlines these activities and forms a final synopsis of the effort expended to develop this prototype TVC actuator model.

Prepared by:
R. W. Baslock

Approved by:

## 1. SUMMARY

The contract to construct a prototype Space Shuttle Main Engine (SSME) Thrust Vector Control (TVC) Actuator analog model has been successfully completed. The prototype, mounted on five printed circuit (PC) boards has been delivered to NASA, checked out and tested using a modular replacement technique on an analog computer. In all cases, the prototype model performed within the recording techniques of the analog computer which is well within the tolerances of the specifications.
2. INTRODUCTION

The end product for the SSME TVC Actuator contract is a working prototype constructed of electronic components such as operational amplifiers, analog multipliers, dividers and switches. This end was obtained by first performing a trade study of the market place to determine the most cost effective devices with which to build the model. Next, the math model supplied by NASA was reduced to a circuit schematic which included those components selected in the trade study. These circuits were then built on five PC boards using plated through holes on double sided boards. In parallel with the construction of the PC boards, a digital simulation of the circuitry was generated to give assurance that the prototype would have the desired performance characteristics.

After the prototype was constructed, it was tested at NASA by incorporating portions of the model into an analog computer simulation and comparing the results. In all cases, the operation of the prototype was comparable to the analog program and completely satisfactory.

## 3. DESCRIPTION

The first effort that was required in performing the TVC actuator contract was a thorough study of the market place. This study was necessitated by the rapid advance in recent months in the technology base of analog operational amplifiers and function generators. These fourth generation devices have only been available for a short period of time and offer performance characteristics vastly superior to devices of two or three years ago.

In addition to studying the analog circuitry market place, the trade study also encompassed the field of microprocessors. Two devices were included in this trade off, the Motorola MC6800 microprocessor and the Texas Instruments TMS-9900 microprocessor and their families of supporting devices.

The entire trade study report is attached in the appendices for reference. However, the major conclusions are given in the following paragraphs.

The operational amplifiers which were capable of performing adequately in the IVC model formed a list of seven. These were:

RCA CA $31400 \quad \$ 0.69$ per 100
National Semiconductor $\quad$ LFI56 7.50 per 100
National Semiconductor
LF356 2.18 per 100
Burr Brown
3521
17.80 per 100

Burr Brown
3523
25.00 per 100

Analog Devices
146
Analog Devices
AD540
61.00 per 100

Of course, the most cost effective were the two that are least expensive: the CA3140 and the LF356. Based solely on price, the CA3140 was chosen and has since proven to be a good selection. The device can be handied almost with impunity with no deteriation of performance. The performance of the operational amplifier is very adequate in the completed model as predicted in the original trade study.

The selection of the analog switches was based almost entirely on price since all that were found performed adequately. The device chosen was Analog Device's AD7512 series costing $\$ 5.80$ in 100 lot quantities.
he interface devices between the digital microprocessor and the analog amplifiers, i.e., the digital to analog and analog to digital converters were chosen to be the Burr Brown DAC 80 and the ADC 80, respectively. In addition to adequate electrical performance, these devices were relatively inexpensive, plus their physical size was among the smallest found. This was attractive due to the Iimited packaging area allotted to the interface board in the model package.

The microprocessor selection was based on sixteen factors. Each of these criteria were carefully weighed with the final selection being the MC6800 over the II9900.

NASA and M\&S Computing jointly agreed that the packaging of the IVC Actuator model should be accomplished using the Digital Equipment Corporation (DEC) back panels and cabinets. The most desireable approach would be to have one TVC actuator model per back panel with each back panel capable of holding nine PC boards; these nine boards being spaced $1 / 2$ inch apart. Since some of the components necessary for building model were over $1 / 2$ inch thick, it was decided to use five PC boards in the same back panel which allows $l$ inch spacing between the boards. In keeping with the desire to have the model modular and interchangable with the other models, the allocation of board slots became the microprocessor-one slot; an interface board - one slot; the model power spool - one slot and finally, the model's 4-channel inputs to the power spool were divided into one PC board each and each PC board $1 / 2$ slot. Therefore, the final two slots of the back panel contain four PC boards which constitute the 4 input channels of the IVC actuator model.

The next process in the development of the prototype consisted of two steps; one the designing of the analog circuitry based on the components selected in the trade study and the analog math model supplied by NASA, and, the secondr the writing of specifications for the microprocessor hardware and software. These specifications were based on documents written by NASA which described the performance requirements of the TVC actuator models and knowledge of the capabilities of the MC6800 microprocessor system. These schematics and specifications are included in the Appendices.

The remainder of the project was used in the provess of designing the microprocessor and interface board schematics (see the Appendices) and ordering parts, and, building the actuator model.

During the time when parts were on order and PC boards were being constructed, there was time to study the schematics of the analog model to insure proper operation of the circuitry once constructed.

This analysis was two pronged in that several of the actual circuits of the model were bread boarded using the trade study selected components and, a digital simulation of the overall actuator model based on input/output transfer functions was written. The circuitry that was bread boarded gave confidence that the individual circuits of the model were inherently stable and responsive to input stimuli such as would be encountered in actual practice. Further, time dependent drift and temperature drift proved not to be factor based on tests of the circuitry.

The digital simulation was based on a continuous systems simulation algorjthm. The circuitry was described by explicitly programing equations which mathematically defined every node in the simulation. Integrators were emulated by a fourth order Runce Kutta Integration algorithm whose bandpess was explicitly defined. This approach has a distinct advantage over packaged simulation programs since there is a substantial savings in computer time. However, it does require a more through understanding of controls, numerical analysis, and FORTRAN, as well as the electronics of the circuit.

CONCLUSTONS
The requirements of the TVC actuator model program have been accomplished. The prototype is built and the microprocessor design is complete. In addition to these two accomplishments, M\&S Computing has assisted NASA in the testing of the prototype model. This testing has been accomplished by a modular substitution technique into an analog computer at NASA which contained the same math model of the TVC actuator as was built by M\&S Computing. Thus, one channel of the computer simulation could be removed and the prototype PC board channel substituted into the computer simulation. A comparison of computer responses before substitution and after substitution gives a graphic example of how well the ptototype functions. In performing these tests, no difference could be discerned between the computer responses and the prototype responses.


1. SUMMARY

Two trade studies have been conducted to define the best performing, most cost effective circuit components for use in the TVC actuator model. The first study encompassed the microprocessor that will be used to interface between the analog model and the simulation computer. The record analysis investigated integrated circuit operational amps, analog to digital converters, digital to analog converters, and analog switches that are to be used to actually construct the model.

The results of the microprocessor trade study is the selection of the MC6800. This device contains the best combination of individual circuit modules, interface characteristics, and software requirements.

The integrated circuit study resulted in the selection of the RCA CA 3140 operational amplifier, the Burr Brown DAC-80 digital to analog converter, a Burr. Brown ADC80 analug to digital converter, and an Analog Devices AD7512 analog switch.


The two trade studies contained in this report were conducted to determine what circuit components would provide performance and most cost effective integrated circuits for the TVC actuator model being designed by the Marshall Space Flight Center for use in the Marshall Mated Element Simulator, MMES. This analog model will contain from one hundred to one hundred fifty operational amplifiers interfaced to and controlled by a microprocessor. The microprocessor will in turn be interfaced with a simulation computer. The purpose of the studies was to choose the best microprocessor, operation amplifier, Digital to Analog (DAC) and Analog to Digital (ADC) converter and analog switches for use in the first brassboard prototype of the model. If these components perform properly in this prototype model, ten more models will be built to fullfill the requirements of the MMES. This means that at least 1000 operational amplifiers, 40 ADC's and DAC's and 250 analog switches would be required for the 10 models. Before making chis large a commitment to a circuit component, a market survey was in order. This report is the result of that survey.

The study approach used was to survey the market place and determine who made components which met the requirements of the TVC actuator model. These components specifications were then studied in detail. Factory engineers and representatives were contacted for reliability data, and firms using the devices were contacted for first hand information on the individual parts. The results of this data gathering is given in the following paragraphs.

## 3. DESCRIPTION

### 3.1 Microprocessor Trade Study

The MC6800 microprocessor is a bi-direction, bus-oriented, 8-bit parallel machine with 16 bits of address. The processor is capable of directly interfacing with eight peripheral devices and one TTL load on the same bus at a MHZ one clock rate. The key features of the MC6800 are:

- 8-bit parallel processor
- 65 K bytes of memory
- N-channel MOS technology

0 All input and outputs, except the clock, are TrT compatible

- 72 basic instructions
- Seven addressing modes
- 2 microsecond instruction execution
- Common I/O and memory bus

The Texas Instrument TMS 9900 microprocessor is a single-chip l6-bit central processing unit (CPU) which uses a N -crannel silicon-gate MOS technology. The instruction set of the TMS-9900 includes the capabilities offered by full minicomputers. The unique memory-to-memory architecture features multiple register files, resident in memory, which allow faster response to interrupts and increased programing flexibility. The separate bus structure simplifies the system design effort. Texas Instruments provides a compatible set of MOS and TML memory and logic function circuits to be used with a TMS-9900 system. The system is fully supported by software and a complete prototyping system. The key features of the TMS-9900 are:
o I6- Bit Instruction Word

- Full Minicomputer Instruction Set Capability including Multiply and Divide
- Up to 65,536 Bytes of Memory
- 3-MHz Speed
- Advanced Memory-to-Memory Architecture

O Separate Memory, I/O, and Interrupt Bus Structures

$$
A-7
$$

$\qquad$


0
16 General Registers

- 16 Prioritized Interrupts
- Programmed and Direct Memory Access (DMA) T/O Capability
$\circ$ N-Channel Silicon-Gate Technology


### 3.1.1 Motorola MC6800

## - Advantages

- The MC6800 system is attractive to the system user because the peripheral parts appear to the microprocessor as simply memory locations on the address and data bus. This bus architecture simplifies the interface between memory and peripheral devices and eliminates the use for dedicated I/O instructions.
- A versatile peripheral interface adapter (MC 6820) simplifies MC6800 interfacing requirements with the TVC actuator model and Sigma-Type Multiplexer Input/Output Processor.
- Comprehensive MC6800 supporting parts available including memory options, and communications devices.
- The MC6800 is TrL compatible on all inputs and output, except for clock. A single power supply is required $(+5 v)$. The TMS 9900 requires +15 V and +12 V . (However, use of EPROM such as the Intel 2708 in a MC6800 system negates this advantage, since the 2708 requires +12 V and +5 V ).
- Despite only two accumulators and one index register, $\pi n$ efficient instruction set and addressing modes make the MC6800 a program execution benchmark leader in comparison to other 8-bit, single chip microprocessors. The address modes are as follows:
I. Immediate

2. Direct
3. Index
4. Extended
5. Implied

$\square$

- MC 6871A Crystal OSC
$\$ 15.00$ each
- Intel 2708 EPROM (unprogrammed)
- Intel 2102 Static Ram (32EA)
- MC6820 Peripheral Adapter (2EA)
- MC6850 Async Communication Inf (ACIA)
- Miscellaneous parts including decoupling capacitors, resistors, IC's, etc.
- MC6800/PDP-1I Cross Assembler

TOTAL: Approximately
$\$ 99.00$ each
$\$ 160.00$ each
$\$ 30.00$ each
$\$ 15.00$ each
$\$ 150.00$
(est.)
$\$ 1250.00$ each (nonrecurring)

- Microprocessor and supporting chips are off-the-shelf.

Design Considerations
Three interfaces are required. (See Figure 3.1). They are (1) microprocessor to simulator, (2) microprocessor to a Sigma-type Multiplexer Input/Output Processor, and (3) microprocessor to teletype (TTY) (for software development only). Interfaces 1 and 2 could be accomplished with the use of peripheral interface adapters (PIA). Teletype interfacing could be accomplished through the use of an asynchrous communication interface and, external from the board, a TTY interface.

- Programming requirements include, writing a bootstrap loader to be resident in EPROM so that developmental software could be entered into the target microprocessor via a teletype interface. Software could be developed in a PDP-11 with a Motorola PDP-1I/MC6800 cross assembler through a DL-II interface to a TTY unit (LT 33). After software development is complete, the $E$ Prom would be updated to its final configuration.

- An alternative software development approach would be to use the 6800/Sigma 9 instead of the 6800/PDP11 Cross Assembler. Assuming the 6800/Sigma 9 Cross Assembler could run on the simulation computer (or modified to do so), the target microprocessor software development programs could be loaded through the MIOP interface without the necessity of development of a special hardware serial interface.

Whichever approach is finally adopted, a significant microprocessor software development task can be anticipated.
3.1.2 Texas Instruments TMS-9900

- Advantages
- Most TMS-9900 instructions use a two-address format, specifying both operand source and destination, which is notably efficient in conserving instruction space and reducing program storage. The MC6800 utilizes single operand instruction only.
- The TMS -9900 provides up to 16 hardware vectored interrupts. The vectored interrupts, along with the work space register concept (all general purpose registers are resident in programmable slots in memory), permits the microprocessor to handle high interrupt rates. This means that the TMS-9900 can handle high speed I/O (which on some machines would normally be tied down by high overhead software) without necessarily resorting to expensive autonomous (DMA-type) controllers. The MC6800 has limited vector interrupt capabilities.
- The TMS-9900 employs a communications register unit (CRU) which is a general purpose, command-driven $1 / 0$. The novel feature of this device is that it can provide up to 4096 directiy addressable input bits and 4096 directly addressable output bits. Both input and output bits can be addressed individually or in fields of from 1 to 15 bits. The CRU facilates interfacing variable word length device as would be required in process control applications.
- The TMS-9900 has hardware multiply and divide instruction.
- The TMS-9900 is software compatible with the Texas Instrument (III) 990/4 and 990/10 minicomputer. Motorola does not have a family of

MC6800 like computers. Availability of a 990/10 minicomputer could simplify software to a target TMS-9900 microprocessor.

## Disadvantages

- The TMS-9900 I/O commands are relatively slow due to the $I / O$ address incrementing and shifting. For a sixteen bit interface, the output command (LDCR) has a best case execution time of 17 microseconds and the input command (STCR) has a best case execution time of 20 microseconds.
- A four phase non-overlapping clock circuit would have to be designed.
- The MC6800 can read 8 bits of data into an accumulator (with a load accumulator (IDA)) from a peripheral device and store it into memory (with a store accumulator (STA)) faster than the TMS-9900 can read 8 bits from peripheral device and store it in memory (with a store communication register (STCR) instruction).

Cost (not including software development)
Quantity Cost

1. TMS TMS-9900 microprocessor

1
$\$ 99.65$
2. Intel 2708 EPROM

2
$\$ 198.00$
(1K x 16 array)
3. Intel 2102 static Ram 32 $\$ 160.00$ (2K X 16 array)
4. Addressable Latch 74LS259
5. $\quad 1$ of 8 multiplexer 74 LS 251
6. Miscellaneous parts including decoupling capacitors. resistor, IC's, etc.
7. Motorola KIO91 3MHz XTAL OSC
8. TMS-9900 IBM 3XO Cross
*\$1250.00
Assembler
9. TMS-9900 Simulator Software

## * Non-recurring costs

- Delivery Times
- Six weeks delivery time is quoted on the TMS-9900.
- Design Considerations
- Three interfaces are required. (See Figure 3.2). They are (1) microprocessor to simulator, (2) microprocessor to sigma-type MIOP, and (3) microprocessor to teletype (for software development only). Since LSI programable interface adapters do not exist for the TMS-9900, the interface design between the microprocessor and the device would have to be built up from 74 XX series (or equivalent) MSI and SSI parts. For data out and control functions, the device must latch Communications Register Unit (CRU) output data as the $I / 0$ bit address is being incremented. This can be accomplished by the use of addressable latches such as the 74LS259. Since the TMS-9900 is a "bit picking" machine, control functions (such as start conversion) can be initiated by issuing a single bit without affecting other bits in the status and control registers of the device.

Data to the microprocessor can be channeled to the TMS $9900^{\prime}$ s CRU by the use of 1 of 8 tri-state output multiplexers. The 741S251 1 of 8 MOX and the incrementing I/O bit address effectively selects and then converts the user parallel data to serial data for the CRU input line.

Device interrupt capability can be implemented by hard wiring interrupt request to a couple of 74148 encoders, which will generate the interrupt request and provide interrupt vector address to the TMS-9900.

To provide software support, a link must be established to the outside world. One approach would be to bring the $I / O$ bit address, CRU out, CRU in, CRU clock, an interrupt line, and other signals to an edge connector. Using these signals, an external TTY interface to TMS-9900 microprocessor could be designed.


- Programming requirements dictate the need for EPROM to provide for a bootstrap so that developmental software could be entered into the target microprocessor via a teletype or equivalent interface. Software could be developed in a IBM 360/9900 cross assembler and TMS-9900 simulator.


### 3.2 Actuator Model Component Reliability and Cost Study

### 3.2.1 General Comments

The question of reliability in a system which will use approximately 1500 active devices is one which demands serious consideration. The basic trade-off study question is: Should an initial large amount of money be spent on high reliability components or should good grade commercial parts be purchased and the additional money needed for the maintenance be spent on an as required basis?

Since the majority of the 1500 active devices in the model are operational amplifiers, they are analyzed in the following paragraphs to provide an answer to this question.

Usually there are two or more versions of the same operational amplifier available to the designer. The difference in the versions is the tolerances of the electrical characteristics and the width of the temperature range. The two versions being considered here are the commercial grade, (operating temperature range, 0 degrees $C$ to +70 degrees $C$ ) and the military grade, (operating temperature range, -55 degrees $C$ to +125 degrees $C$ ). While the commercial version meets all the electrical characteristics as specified by the manufacturer, the military version will have closer tolerances. Generally, the military, version costs four or five times the commercial version.

Due to their excellent quality, the commercial versions of the operational amplifiers being considered in this report meet or exceed the requirements of the actuator model. In addition, the operating temperatures of the system will be within the commercial version's range. Therefore, it would be very satisfactory and most economical to use the commercial version.

The devices within the military and commercial versions can be further divided into two categories: screened and unscreened.

The screening process removes many of the devices that are Iikely to fail in early operation. The reliability engineers at an operational amplifier manufacture's facility state that for the type of devices being considered, the mortality rate, within the first six months of operation, is typically:
$0.02 \%$ per 1000 hours of operation for screened devices.


#### Abstract

0.05 名 per 1000 hours of operation for unscreened devices.


 These figures are true for both the military and commercial versions.The failures that occur during this period are due to such things as scratched or cracked dies, marginal wiring contacts, imperfect packeging, and other events that are hard to detect during the manufacturing process. When these devices are testea at the end of the process they appear good, but after a few hours of operation at high temperatures and working voltages the weak points fail under stress.

An operational amplifier that is screened undergoes a process in which it experiences high temperatures and full operating voltages for many hour in the manufacturers facility, hence most of the weak devices are forced to fail and rejected before reaching the user. The unscreened device does not undergo this screening process, and it may take from a few to many hours of operation by the purchaser before it fails.

A worst case cost analysis can be made to compare the screened and unscreened devices. Assuming that one-thousand devices will be operated for eight hours each working day for six months ( 1040 hours) and the mortality rate is as previously given, the number of failures expected is:

Screened: (1000 units) x (1040 hours) x ( $0.02 \% / 1000$ hours) $=$ 0.208 failed units.

Unscreened: (1000 units) $x$ (1040 hours) $x$ ( $0.05 \% / 1000$ hours) $=0.520$ failed units.

Thus, in six months there should be expected one failure in each group, with the probability of failure 2.5 times greater in the unscreened group than in the screened group.

Considering that 1000 units is a relatively small sample and to ensure worst case, as is often done when calculating failures, the number of expected failures will be multiplied by a factor of five. Therefore, considering a failure of three amplifiers in the unscreened group and one in the screened group, the differential cost between the groups can be calculated.

The manufacturers screening costs are approximately $\$ 3000.00$. Assuming eight hours to find and replace each failure at a cost of $\$ 20.00$ per hour, the relative costs are as follows:

|  | $\frac{\text { Unscreened }}{}$ | $\frac{\text { Screened }}{}$ |
| :--- | :---: | ---: |
| Screening cost | 0 | $\$ 3000.00$ |
| Replacement cost* | 3.00 | 4.00 |

* Assuming a cost of $\$ 1.00$ each for the unscreened device and $\$ 4.00$ for the screened device.

Thus, there is a substantial cost to go from a situation of three expected failures when using unscreened parts to one expected failure after screening.

Another factor to consiaer is the downtime each group would cause. The unscreened group would be down for 24 man hours (2.3\% of the first six months), while the screened group would be down for 8 man hours ( $0.8 \frac{8}{8}$ of the first six months).

It should be emphasized that as the number of operational hours increase the likelihood of failure decreases. After approximately 1000 hours the unscreened devices that are still functioning are no more Iikely to fail than those of the screened group. This cost analysis represents the worst situation likely to exist. Also, it is quite possible that a failure can be found and replaced in much Iess time than the eight hours used in the calculations.

Considering the results of this study, it is recommended that the unscreened commercial operational amplifiers be used.

Now that is has been determined that the most cost effective approach is to purchase good commercial grade operational amplifiers, several other subjects should be addressed before the selection of specific devices is undertaken.

In order to facilitate model maintainability it is recommended that all integrated circuits be mounted in sockets with sufficient test points identified around the sockets. This approach is particularly important if a multilayer printed circuit board is used. When components must be unsoldered for replacement, the integrity of the boards will be jeopardized due to the difficulty of reusing the plated through holes.

Troubleshooting to detect failed components is difficult if a multilayer board is used. Since the middle layers of the PC board are inaccessable, input/output testing of suspect components is nearly impossible if these points are not given access to the outside world. Therefore, it is recommended that specific points within the circuitry be made available for testing.

### 3.2.2 Operational Amplifiers

### 3.2.1.1 Performance Analysis

A detailed study has been conducted to choose the "best" operational amplifier for the actuator model implementation. This
investigation was based on thorough study of data sheets, personal interviews with distributors and local company field engineers, and numerous calls to factory applications engineers.

The initial results of this investigation quickly indicated several peculiarities of the operational amplifier field.

The first was the very limited data available on the reliability of operational amplifiers. For instance, the official MSFC qualified parts Iist, Micro circuits, High Reliability, Qualified Circuits List contains only the record generation LMI08 and LM741 operational amplifiers. The Military Standard Parts List for Flight and Mission Essential Ground Support Equipment, M11-STD- 975 also lists these two devices and none of the newer, higher performance operational amplifiers. An inguiry to the RAC, Reliability Analysis Center, Griffiss ARB NY indicates that: the most recent reliability data on operational amplifiers in their files includes the LM108, but no later devices.

The operational amplifiers field is supplied by several manufacturers with the most dominate being National Semiconducter, Motorola, RCA, and Burr Brown. Each of these companies offer a wide range of devices capable of performing the functions of operational amplifiers.

The operational amplifiers considered in this trade study analysis all have the following characteristics:

- Power supply voltages of at least $\pm 10$ volts
- Input Bias current less than 1 micro ampere
- Input Resistance greater than 1 megaohm
- Gain band wiath 1 megahertz
- Common mode rejection greater than 70 dB .

Table 3.l presents the individual operational amplifiers and their general usage category.

MOTOROLA

| MC1556 | High Performance |
| :--- | :--- |
| MLE 156 | J-FET Input |
| MLM 108A | Precision |

RCA
CA3140 MOS/FET Input
National Semiconductor
LF 156 JFET Input
LF 356 JFET Input
LM 108A precision
LM 741 General Purpose
Burr Brown
3521 Low Drift FET
3523 LOW Bias Current
Analog Devices
AD540 General Purpose FET
146J Low Drift FET
AD301 High Accuracy

Table 3-1
Operational Amplifiers Used for Analysis

Figure 3.3 shows the more basic operational amplifiers characteristics and how they listed in Table 3.I. apply to each of the amplifiers The second generation operational amplifiers, EM 74 l and MC1556, can be immediately eliminated from further consideration due to their high values of input bias currents and low input impedances. Even though the price of the LM741 is a relatively low $\$ 1.45$ each, there are other devices in the list that are more cost effective. The MCl556, at $\$ 12.00$ each in 100 quantity lots, is also relatively high priced. and can be eliminated.

Now that a reasonable list of candidate devices has been established, additional selection criteria will be defined followed by discussions of their application to the specific op amps.

The most critical parameters for the TVC actuator model are output voltage drift with temperature, power supply variance rejection, input bias voltage and current, and cost. The areas of least irterest are slew rates, common mode rejection ratios, gain bandwiuth products, and power consumption. This is not to imply that these areas can be ignored, rather their significance is minimal. That is why the first filter process contained several of these criteria. For instance, all signals within the model are under 2500 hertz. Therefore, an amplifier need only have a full power bandwidth of ten times this amount (as a rule of thumb) or 25 kilohertz to be adequate.

The definitions and significance of the critical parameters are:

## - Input Offset Voltage and Current

All operational amplifiers register a small temperature dependent voltage and current, called offset, between their two input terminals. If these offsets are relatively constant and small, they can usually be ignored. However, if due to large temperature excursions or other circuit design parameters, the variations of the offsets become a significant portion of the input signal. This error will appear at the amplifier output.

- Power Supply Variance Rejection

This parameter is an indication of how well the output of an operational amplifier is isolated from the power supply inputs. All amplifiers considered in this report have adequate rejection ratios for the short term, however, if inadequate poorly regulated supplies are used which tend to drift over a long period of time, problems could be encountered. For this reason, well regulated, good quality power supplies are recommended.

|  | $\begin{aligned} & \text { POWER } \\ & \text { SUPPLY } \\ & \text { (VDCMAX) } \end{aligned}$ | output <br> BINS <br> CURRENT | INPUT RESIST -ANCE | $\begin{aligned} & \text { FULL } \\ & \text { POWER } \\ & \text { FRE- } \\ & \text { QUENCY } \\ & (K H Z) \end{aligned}$ | $\begin{aligned} & \text { COMMON } \\ & \text { MODE } \\ & \text { REJECT } \\ & \text {-ION } \end{aligned}$ | GAIN BRID WIDTH PRODUCT (MHZ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MC1556 | $\pm 22$ | 15NA | $10^{6} \Omega$ |  | - |  |
| MLF356A | $\pm 18$ | 50PA | $1 \nabla^{11} \Omega$ | - | $\square$ | 5 |
| MLM108A | $\pm 20$ | 2NA | $70 \mathrm{M} \Omega$ | $\square$ | $\square$ | 1 |
| CA3140 | $\pm 18$ | '2PA | $10^{12} \Omega$ | - | 100DB | 4.5 |
| LF156 | $\pm 22$. | 30РA | $10^{12} \Omega$ | - | 100DB | 5 |
| LF356 | $\pm 22$ | 30 PA | $10^{12} \Omega$ | $\square$ | 10008 | 5 |
| LM108A | $\pm 18$ | 1.5 NA | $40 \times 10^{6} \Omega$ | $\underline{\square}$ | 1000B | - |
| LM741 | $\pm 22$ | 200NA | $10^{6} \Omega$ | - | 900B | - |
| 3521 | $\pm 15$ | 20PA | $10^{11} \Omega$ | 10 | 9008 | 1 |
| 3523 | $\pm 15$ | D. 5PA | $10^{12} \Omega$ | 10 | 8008 | 1 |
| AD540 | ${ }_{-15}$ | 25PA | $10^{10} \Omega$ | 100 | 80DB | 1 |
| 146 | $\pm 15$ | 15PA | $10^{11} \Omega$ | 150 | 800B | 5 |
| AD301 | $\pm 15$ | 30NA | $4 \times 10^{6} \Omega$ | 150 | 10008 | 5 |

FIGURE 3.3 OPERATIONAL AMPLIFIER BASIC CHARACTERISTICS


Figure 3.4 compares the individual devices in these important criteria. Notice that the input bias current column is repeated from Figure 3.3 for ease of reference. A study of this figure shows that the AD301 can be eliminated due to its high input noise voltage; the MLM108A and LMI08A have relatively high input bias currents in relation to the rest of those in the list; and the MLF356A is not yet released by Motorola, therefore, these three devices can be removed from consideration.

Any of these remaining operational amplifiers can perform adequately in the $T V C$ actuator model in that all of their electrical parameters meet its performed consideration. There is one remaining consideration, however, that still must be evaluated and that is cost.

The advantage in buying commercial products was stated earlier.

The following list gives the cost per hundred for each of the candidate devices.

| CA $3.10:$ | $\$ 0.69$ |
| :--- | :--- |
| LF 156 | $\$ 7.50$ |
| LF 356 | $\$ 2.18$ |
| 3521 | $\$ 17.80$ |
| 3523 | $\$ 25.00$ |
| $I 46$ | $\$ 61.00$ |
| AD540 | $\$ 8.95$ |

The two standouts in terms of cort are the RCA CA 3140 and the National Semiconductor LF356. The availability of these two parts according to the local technical engineers is 2 weeks for the LF 356 and off the shelf for the CA 3140. Therefore, the

results of this study yields these two operational amplifiers each capable of adequate operation in the actuator model.

There is one note of caution necessary for the CA 3140 and that is the fact that it uses MOSFET inputs guarded by bipolar diodes. In some cases, due to the extremely high input impedance, static electricity can cause circuit damage in spite of the guard diodes. The LM 356 has almost the same input resistance, but it is obtained by using JFET input devices which are not as susceptable to static electricity. It is felt that this one precaution does not decrease the desireability of the CA 3140 for use in the actuator model.

A search for reliabisity information on the two devices disclosed that the CA 3140 has passed a series of manufacturer reliability tests while the LF 356 has not yet been evaluated. The test for the CA 3140 subjected 20 devices operating as amplifiers with $\pm 15$ volt power supplies to 125 degrees $C$ temperatures for $200 \overline{0} 0$ hours. There were no failures during this test.

### 3.2.3 Analog Switches

There were three different sets of analog switches considered for the actuator model as shown in Figure 3.5. Since a total of 27 or more of these switches will be required to switch test voltages, $A D C$ and DAC converters and monitor points in and out of the model, the switches should be carefully considered. Again, like the operational amplifiers, two families of technologies exist for the switches. These are the C-MOS and JFET. The C-MOS devices require special handing due to their high input impedances and possible susceptability to static electricity. They have the advantages of higher-off resistances than the JFETS. The Analog Devices AD 7512 does have zener diode protected inputs and outputs which reduces their susceptibility to static charges while the AHOOIgC does not have this protection.

There is no reliability data on these relatively new devices. However, since they use the same technology, their failure rates should be comparable to those given for the operational amplifiers, i.e. a $0.05 \%$ infant mortality rate for the first 6 months and then no failures attributable to the device itself thereafter.

### 3.2.4 Digital to Analog Converters

The choice of manufacturers for the DAC can be quickly narrowed to two, Burr Brown, Inc, and Analog Devices, Inc., based on the requirements of small size, 12 bit, I/O volt operation, and. military grade quality.

The Burr Brown Company makes three devices which meet these requirements. These are the DAC80, DAC85C, and the DACl20Z. The Analog Devices Company makes three devices which also meet these

|  | TYPE | ANALOG INPUT SIGNALS (VOLTS) | $\begin{gathered} \text { SWITCH } \\ \text { DN } \\ \text { RESIST } \\ -A N C E E \\ (\Omega) \end{gathered}$ | MAXIMUM FREQUENC (MHZ | $\begin{array}{\|c\|} \hline \text { SWITCH } \\ \text { OFF } \\ \text { RESIST } \\ - \text { ANCE } \\ (\Omega) \end{array}$ | $\begin{aligned} & \text { SWITCH } \\ & \text {-ING } \\ & \text { TIME } \\ & \text { (ASEC) } \end{aligned}$ | CASE | $\left\lvert\, \begin{aligned} & \operatorname{cost} \\ & \mathrm{QTY}=1 \mathrm{DD} \end{aligned}\right.$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NATIONAL SEMICONDUCTOT <br> AHO140C | JFET | $\pm 10$ | 10 | 1 | $500 \times 10^{6}$ | $\left.\begin{aligned} & { }_{\mathrm{ON}}=.4 \\ & { }_{\mathrm{OFF}}=1 . \nabla \end{aligned} \right\rvert\,$ | $\begin{gathered} 14 \text { LEAD } \\ \text { OIP } \end{gathered}$ | \$14.95 |
| AH0120C | JFET | $\pm 10$ | 10 | 1 | $500 \times 10^{6}$ | $\begin{aligned} & +\mathrm{ON}=\square .4 \\ & +\mathrm{OFF}^{2}=1.0 \end{aligned}$ | $\begin{gathered} 14 \text { LEAD } \\ \text { DIP } \end{gathered}$ | \$14.25 |
| AH2019C | MOS | $\pm 10$ | 200 | 1 | $500 \times 10^{8}$ | $\begin{aligned} & { }_{\mathrm{ON}}^{\mathrm{ON}}=.4 \\ & { }_{\mathrm{OFF}}=.5 \end{aligned}$ | $\begin{gathered} 14 \text { LEAD } \\ \text { DIP } \end{gathered}$ | \$7.80 |
|  |  |  |  |  |  |  |  |  |
| ANALOG DEVICES |  |  |  |  |  |  |  |  |
| AD7512 | C-MOS | $\pm 10$ | $7 \square$ | 1 | $10^{9}$ | 1.2 | $\begin{aligned} & \text { 14LEAD } \\ & \text { DIP } \end{aligned}$ | \$5.80 |
| $\square \square=$ | FIGURE 3.5 ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  | $\square=$ |

criteria: DACll18, AD 562, and DACI2QZ. Note that both companies make the DACl2QZ, which is somewhat of an industry wide standard.

Figure 3.6 presents the specifications for these DAC's. Notice that the $A D 562$ has an output current rather than a voltage. This particular device requires an external operational amplifier to convert the output current to voltage levels. If the specifications of this operational amplifier were included in Figure 3.6 , the specifications of the DAC would be in line with the rest of the list, plus, the price would be that much higher.

It should be noted that the prices listed in Figure 3.6 are for good commercial grade DAC's, not military grade as outlined in the scope of work. Since the operational amplifier that will be used in the actuator model will not be military versions, the DAC's need not be either. The only difference between the commercial grade and military grade devices is their allowable temperature excursions. The commercial temperature range being 0 degrees $C$ to 70 degrees $C$ and the military -25 degrees $C$ to +85 degrees $C$. Since these devices will be operating in a controlled environment, the wider temperature range is excessive. The military trade device costs about one-half again the cost of the commercial grade.

The DAC's can be purchased from the manufacturer after they have been screened to military standards. But like the operational amplifiers, the failure rates would not warrant the very high costs of devices so tested.

### 3.2.5 Analog to Digital Converters

The ADC market place is sinilar to that of the DAC's; there are few manufacturers making 12 bit, $\pm 10$ volt, military grade DAC's. Even by ignoring the military temperature range as was done for the DAC's, the field quickly narrows down to the Burr Brown model $A D C 85$ and $A D C 80$ and the Analog Device $A D 7550$ and $A D C-12 Q Z$. The specifications for these devices is given in Figure 3.7.

The AD7550, while inexpensive and small in size, uses a "quad slope" technique for converting the analog signal to digital data. As can be seen, this process takes a relatively long time to complete, 40 msec , compared to the higher priced units that use the more common "successive approximation" approach.



## 4. CONCLUSIONS AND RECOMMENDATIONS

### 4.1 Microprocessors

- The decision of which microprocessor to use for the Actuator model is based on careful consideration of the following factors:

1. Ease of interfacing
2. Interrupt handling capability
3. Instruction set power
4. Peripheral support devices availability
5. Hardware and software development AIDS.
6. Hardware development time
7. Software development time
8. Hardware costs
9. Delivery time of parts
10. Throughput requirements
11. Unique design requirements
12. Value of development expertise for possible future applications
13. In-house computer cross assembler or directly compatability software for target microprocessor
14. Second source availability of microprocessor and peripheral devices.
15. Instruction execution times
16. User acceptance (reliability)

- Preliminary designs for both the MC6800 and the TMS-9900 have been made to determine which device is most suitable for use in the Actuator model based on the above criteria. It is recommended that the MC6800 be chosen for the model as a result of this design effort.
A-31


### 4.2 Actuator Model Functional Components

### 4.2.1 General Comments

As was shown in Section 3, it is not cost effective to purchase either military grade components nor manufacturer screened commercial grade devices. The small number of failures expected over the first six month period do not warrent the additiozal cost of the high reliability military grade parts.

The one area where a cost savings can be generated is the use of sockets for the integrated circuits. The prototype board should definitely use sockets and after experience is gained in component failure occurrance and location, a decision be made for the use of rockets in the follow-on actuator model boards.

The configurations in which the operational amplifiers will be used in the actuator model are standard analog computer circuits such as integrators, sumers, invertors, limiters, etc. As previously stated, any of the operational amplifiers in Table 3.2 will perform adequately in these circuits, although some are more cost effective than others. There are two circuits configurations where these amplifiers should not be used. These are the two output integrators of the model which supply gimbal rates and position. For these two applications, it will be necessary to preset their outputs to desired values, and to hold their output at some point in time. Therefore, it is recommended that two analog function integrators be purchased from the Develcor Corporation, Denver, Colorado. These devices have three inputs in addition to the normal analog input. These are:

- IC - This input voltage sets the output of the integrator to any given value. That is, it biases the output to a given DC level from which the normal output signal may deviate.
- Reset - This input signal removes the input signal to the integrator and sets the output voltage either to zero volts if the IC input is zero, or to the preset voltage established by the IC if IC is non-zero.

O Hold - Clamps the integrator output voltage at whatever value voltage was present when the Hold signal was issued.

The cost of these integrators is $\$ 135.00$ each.

### 4.2.2 Operational Amplifiers

There are two operational amplifiers whose electrical parameters, availabilities, and costs make them attractive for the actuator model circuitry. These are the RCA CA 3140 at $\$ 0.69$ per hundred and the National Semiconductor LF 356 at $\$ 2.18$ per hundred. The rest of the amplifiers considered in this study,
while having suitable electrical parameters, are expensive and not cost effective.

The choice between these two devices based on their specification sheets is a draw. The CA 3140 has two times the drift and 2.5 times the input noise voltage as the LF 356. The LF 356, however, has 15 times the input bias current as the CA 3140. As previously noted, some precautions must be used when handing the CA 3140 due to its MOS input devices. However, the more rugged LF 356 costs three times as much as the CA 3140. This means that two CA 3140 's could be mishandled and destroyed before inserting it in the PC board for every one LF 356 installed and the costs would be the same. Therefore, it is recommended that a suitable sample of each operational amplifier be purchased and inserted in a breadboard circuit of an integrator or summer and an electrical evaluation be conducted to see if either one has a clear superiority. This task is made particularly simple by each having the same connector pin configuration so one can be removed from a circuit socket and the other inserted. If again there is no clear winner in this evaluation, the cheaper CA 3140 should be used throughout the actuator model program.

### 4.2.3 Analog Switches

The selection of which analog switch to choose for the actuator model is relatively easy. Here price is the deciding factor with the Analog Devices Corporation, AD 7512 C-MOS switch being the most inexpensive at $\$ 5.80$ each per 100 units, having a moderate 70 ohms of resistance and a gigaohm off resistance.

### 4.2.4 Digital to Analog Converters

The DAC that is the most cost effective is the Burr Brown, DAC80. This device has electrical characteristics comparable to the others that were considered, and contains all voltage references and output amplifiers. The physical size is also smaller than the others at 0.08" $x$ I.4" $x$ 0.25". When these characteristics are considered along with its costs, it becomes the recommended choice.

### 4.2.5 Analog to Digital Converters

In comparison to the rest of the integrated circuits contained in the actuator model, the ADC converters are the most expensive. The one which is relatively inexpensive, the $A D 7550$ at $\$ 35.00$, uses a process to convert analog to digital data, that requires 40 milliseconds. Therefore it was not considered. One of the goals during during the design of the actuator model is to keep the number of $A D C^{\prime} s$ and $D A C ' s$ to a minimum due to their high costs and large physical size. Therefore, some of the outputs of the model will be multiplexed through these devices. A conversion time of 40 msec does not allow a rapid enough cycle time for the actuator model and large errors could result.

Thus, the recommended choice for the $A D C$ is the Burr Brown ADC 80 at $\$ 77.50$ with conversion times of 21 microseconds.

$\square$
I

5. APPENDICES $\quad$| Not appIicable. |
| :--- |



## 6. REFERENCES

Not applicable.


## R. W. Baslock

W. F. Ross

## A-39



1. SCOPE

This specification describes the software design requirements for the TVC Actuator Microprocessor which will be used to initialize, monitor, and test the TVC actuator model while it performs in the MSFC Mated Elements Simulator.
2. APPLICABLE DOCUMENTS

| MSFC-20A82000 | MMES Requirements Definition |
| :--- | :--- |
| $76-0055$ | TVC ACtuator Model Microprocessor |
|  | Hardware Specification |

## 3. REQUTREMENTS

### 3.1 General Description

For compatibility with Motorola's resident M6800 monitor MIDBUG/MINIBUG, and thus retain the ability to control the microprocessor with either a terminal or a host computer (Sigma), the software for the TVC actuator microprocessor will be based on the MIKBUG/MINIBUG utility command structure. An extended version of MIKBUG/MINIBUG CALLED MUDBUG acquired from Arizona state University will be used for this purpose. The modified version will be called M\&SBUG.

The TVC actuator microprocessor control software will be designed to be executable under the direction of a high level interpreter. This interpreter will accept a variety of commands from the host computer or from a prestored list in microprocessor memory. The host will be able to load interpreter directive sequences into microprocessor memory, to request their execution, or transmit individual directives to the microprocessor at the time they are to be executed.

### 3.2 M\&SBUG

### 3.2.1 System Configuration

M\&SBUG will reside in the 1 K EPROM from addressed $\$ C 000$ through SC3FF and will use 128 words of RAM for variable storage. The utility commands in M\&SBUG are single ASCII letters followed by zero to four hex parameters (sent as two ASCII characters per hex byte). The parameters are called PARM1 PARM2, PARM3, and PARMA.

### 3.2.2 MUDBUG Commands

Figure 3.1 lists the MUDBUG utility commands which will be supported. Hex numbers must be terminated with a period, comma, asterisk, or slash. A slash terminator aborts the command. Commands with no parameters require a carriage return terminator.

### 3.3 Interpreter

### 3.3.1 Purpose

The interpreter approach to performing the TVC Actuator project is intended to avoid including $D / A$ and $A / D$ settings in the microprocessor object code, since this would require reassembly to change the settings. Rather a high level list of directives will be interpreted by the microprocessor software at execution time.

| Command | Number of Parameters | Description |
| :---: | :---: | :---: |
| A | 0 | Display the current A register and accept |
|  |  | a new value. |
| B | 0 | Display the current $B$ register and accept |
|  |  | a new value. |
| C | 1 | Display the current contents of location |
|  |  | PARMl and accept a new value. If the new |
|  |  | value is terminated with a comma, display |
|  |  | the contents of PARM1+1; if an asterisk |
|  |  | terminator, display the contents of PARM1-1. |
|  |  | Return to M 8 S BUG after a period or slash |
|  |  | terminator. |
| E | 1 | Execute interpreter sequence number PARM1 |
|  |  | from the resident Master Interpreter Table |
|  |  | (MIT) . |
| G | 1 | Load the registers from the pseudo registers |
|  |  | and go to location PARM1. |
| H | 0 | Halt return. Load the registers from the |
|  |  | pseudo registers and go to the location |
|  |  | following the one from which the last halt |
|  |  | (SWI) was executed. |

Figure 3.1

| Tis | M\&S BUG COMMANDS (Continued) |  |  |
| :---: | :---: | :---: | :---: |
| $1]$ |  |  |  |
| 11 |  Number of <br> Command Parameters |  |  |
| 1 | I | 3 | Initialize locations PARM1 thru PARM2 |
| 1 | with the value PARM3. |  |  |
| 1 | J | 0 | Job command (JOBT or JOBN) to confirm reset. |
| 11 | K | 0 | Display the current condition codes and |
| $1$ | accept a new value. |  |  |
|  | L | 0 | Inad the M6800 object tape into memovy |
| 1 |  |  | (checksum). |
| 1 | M | 2 | Memory dump locations PARM1 thru PARM2. |
|  | T | 2 | Trace from locations PARM1 to PARM2. |
| 1 |  |  | When PARM2 is reached, print registers |
| [ |  |  | and return to M\&S BUG. |
|  | U | 1 | Execute interpreter sequence that follows, |
| 1 |  |  | PARML = byte count. |
|  | X | 0 | Display the current $X R$ and accept a new |
|  |  |  | value for the $X R$. |
| , | $Y$ | 2 | Enter following interpreter sequence number |
| + |  |  | PARMI into Master Interpreter Table (MIT) |
|  |  |  | PARM2 = byte count. |
| : | Z | 0 | Zero the $A R, B R$, and $X R$. |
| ! |  |  | Figure 3.1 $B-9$ |

### 3.3.2 Interpreter Description

The interpreter will accept directions from within the microprocessor memory or from the host computer across the serial lines. M\&SBUG utility commands are provided to allow the host to load directive sequences into microprocessor memory (Y), to call for execution or resident sequences (E), or for execution of directives as they are received by the microprocessor from the host (U).

The interpreter will be a table driven module. Each sequence to be resident in microprocessor memory will have an entry in the Master Interpreter Table (MIT). Entries can be made at object code load time (i.e., assembled along with the resident interpreter module) or under M\&SBOG utility directive $Y$.

Each entry in the MIT is an address which points to an associated Control Interpreter List (CIL) and each entry has a sequence number which is its relative location in the table (i.e., the first MIT entry represents sequence number $l_{\text {, etc.). }}$ Therefore the sequence number can be used by the interpreter as an index to the correct MIT entry, thus avoiding a memory search to find the address of the associated CIL entry.

The CIL contains a list of directive addresses for each sequence. Each entry points to a variable length directive in a given sequence. When a jump directive is encountered by the interpreter, the CIL will be used to locate the destination directive. The jump will specify the directive number and the interpreter will use this number as an index into the CIL, and thus acquire the address of the directive directly.

Interpreter sequences which are not resident in the microprocessor but are sent by the host using the $u$ command will not have MIT entries. These sequences will not be saved by the microprocessor but must be sent dynamically by the host at the time of execution.

Figure 3.2 Iists the interpreter directives which will be used. Each directive has a code which will be used by the interpreter as an index into a list of subroutine adaress to process the respective directive.

### 3.3 Host Communications

### 3.3.1 General

All communications between the microprocessor and host (terminal) will be via the ACIA serial link using seven bit ASCII characters with even parity and one stop bit (i.e., RS232). All M\&SBUG utility commands sent by the host (terminal) will be echoed

CODE PARM1 PARM2 PARM3 . . .. Description

## 00

01 XXXX
02
03

04
TI

LL
06 XX
07
08
09
NN

0A
NN
OB

0 C
S
TI

I

L
05

LL
L工
XX

| OB | NN | XXXX | LL |
| :--- | :--- | :--- | :--- |
| OC | NN | XXXX | LL |

Initialize interpreter

* Set MDO register with hex value XXXX

Set D/A register $S$ with value DDD
Read test point TT of A/Dl into location LL (relative) \& LL+1

Read test point TT of A/D2 into
location LL (relative) \& LIL 1
Read TVSDIS (upper 4 bits of $2 P B$ ) into LI

Load counter with value XX
Increment counter
Decrement counter
Unconditional-jump to directive number
NN in this sequence
Jump to directive NN in this sequence if counter. $E Q$. value $X X$

Jump to directive NN if the value in location LI and LLt. 1.EQ. XXXX Jump to directive NN if the value in location LL and LLt. I. LT. XXXX

Figure 3.2

| CODE | PARM1 | PARM2 | PARM3 | Description |
| :---: | :---: | :---: | :---: | :---: |
| $0 D$ | NN | XXXX | LL | Jump to directive NN if the value in |
|  |  |  |  | location LL and LLt. 1.GT. XXXX |
| OE | XXXX |  |  | Delay XXXX miliseconds. |
| OF | LIL |  |  | Send contents of LL and LL+1 to host |
| 10 | LL | MM |  | Send contents of LL thru MM+1 to host |
| 11 |  |  |  | Send start sequence message to host |
| 12 |  |  |  | Send complete sequence ressiage to |
|  |  |  |  | host |
| 13 | EE |  |  | Send exror message to host (EF = error |
|  |  |  |  | code) |

Note: Each character in the directives shown represents one 4 bit hex digit.

Figure 3.2
(Continued)
back to the sender who is responsible for verification and retransmission when necessary. All object code to be loaded into microprocessors memory using the $L$ command must be in M6800 object tape format including checksum (see Figure 3.3). The SCIA will always be enable for interrupt on input so that the host may get its attention at any time. It will be connected to the non-maskable interrupt ine on the M6800.

### 3.3.2 M6800 Reset

When the M6800 reset occurs (power on or switch), the M\&SBUG monitor is initialized. It will send a carriage return (CR), Iine feed (LF), escape (ESC, and esclamation mark (!) to the host (terminal). The microprocessor will ignore all subsequent messages until a JOBH (host) or JOBT (Terminal) is received from the sender to confirm recognition of the reset. The microprocessor will respond with a CR, LF, $\$$ to indicate acceptance. It is the sender's responsibility to timeout and send this command followed by a reload of the interpreter commands cannot be insured since the interpreter resides in RAM which would have been erased by power on reset.

### 3.3.3 Message Formats

M\&SBUG utility commands formats will be retained with some extensions. Each single character command will be echoed back to the host (terminal. The parameters will be separated or terminated with a period, comma, asterisk, or slash, where slash will abort the command. Each character will be echoed back to the host (sender). Completion of the command will be followed by a CR-LF-* to the host (terminal). If an error occurs, a backslash ( $($ ) followed by one character error code will be sent and then a CR-LF-*.

The interpreter sequence which is sent by the host (terminal) following the $Y$ command will include a two character ones complete checksum (similar to Figure 3.3).

Messages sent to the host (terminal) in response to interpreter directives will be of the format shown in Figure 3.4. Refer to Figure 3.2 for the codes. Each byte will be encoded as two ASCII characters (similar to Figure 3.3).

## TAPE FORMAT



Frames 3 through $N$ are hexadecimal digits (in 7 -bit ASCil) which are converted to BCD. Two ECD digits are combined to make one 8-bit byte.

The checksum is the one*'s complement of the summation of 8-bit bytes.



Figure 3.3

INTERPRETER MESSAGE FORMAT

| SEQ. NUMBER |
| :---: |
| CODE |
| BYTE COUNT |
| DATA |
| (OPTIONAI) |
| CHECKSUM |

Figure 3.4

### 4.1 Philosophy

The TVC actuator microprocessor software will be designed such that the host is always in a position to exercise control over the microprocessors. The microprocessors will always act as slaves and will never be in a state where the host cannot get their attention. This approach will facilitate software recovery without the need for microprocessor manual reset.

### 4.2 Method

All M\&SBUG and interpreter directives will originate in the host. The microprocessor will not generate unsolicited responses to the host except at power-on restart. The link between the microprocessor and the host will generate a non-maskable interrupt in the microprocessor whenever a character is sent by the host. This provides the mechanism whereby the host may restart the microprocessor at any time (i.e., JOB command).

## 5. HOST REQUIREMENTS

This section isolates the requirements placed upon the host computer to control the TVC microprocessors. The normal microprocessor operation requires three procedures by the host: initialize, load object, and load sequence. Special procedures are required when abnomal operation occurs.

### 5.1 Normal Operation

5.1.1 Initialize

When the microprocessor is first powered up, it will send four characters to the host: CR-LF-ESC-! The host must send four specific characters in response. The microprocessor will accept no others until it receives the characters JOBH (JOBT for terminal). Each character will be echoed (as will all subsequent utility commands) so that the host can verify them. If any character is incorrect, the microprocessor will start over looking for the first characters again (J). When the microprocessor has received the JOBH, it will send three characters to indicate $A D$ (CR-LF-\$) plus three characters to indicate it is ready to receive another utility command (CR-LF-*). These last three characters will always indicate that the microprocessor is back at the top of its monitor loop waiting for another utility command (see Figure 3.1).

### 5.1.2 Load Object

After successful initialization (JOBH), the host must load the object code of the interpreter into the microprocessor memory before it will accept any interpreter directives. The I utility command should be used for this purpose.

The host should send the character $L$, which will be echoed. This should be followed by the M6800 object code in the format shown in Figure 3.3. This is the format generated by the M6800 cross assembler. If the microprocessor takes the entire object without error, it will send three characters to the host (CR-LF-*). Error handing is described in Section 5.2.

### 5.1.3 Load Sequences

Next, the host must load the interpreter sequences into the microprocessor memory before the microprocessor can be used with the TVC actuator to change status or enter faults as described in Reference 76-0055. The $Y$ utility should be used for this purpose.

The host should send the character $Y$, which will be echoed. This should be followed by the directives which make up the sequence (see Figure 3.2). If the microprocessor takes the entire
sequence without error, it will send these characters to the host (CR-LF-*). The host should then repeat this procedure for each sequence which must be loaded into the microprocessor memory. (Note: all sequences could be back to back on a single file and sent together at one time).

The microprocessor is now able to receive interpreter utility commands to execute sequences (E command in Figure 3.1).

### 5.2 Abnormal Operation

### 5.2.1 Error Messages

If at any time the microprocessor detects an error condition, it will sent two characters. The first character will always be a backslash ( ) . The second will indicate the error (see Figure 5.1). Three characters will then usually follow, indicating that the microprocessor is back at the top of its monitor loop (CR-L, F-*), ready to accept another command.

### 5.2.2 JOB Command

If a power reset occurs at any time, the microprocessor will send CR-LF-ESC-! to the host. The host must then send JOBH as described in Section 5.1.1.

The JOBH may also be sent by the host to reinitialize the microprocessor. In fact, this is the only command that will be accepted by the host if it is processing a directive (i.e., possibly hung in a loop).
5.2.3 Interpreter Initialization

An interpreter directive (code 0) is supplied (see Figure 3.2) to reinitialize the interpreter tables. A reload of sequences is then required.


APPENDIX C

1. SCOPE

This specification describes the hardware design requirements for the TVC Actuator microprocessor which will be used to initialize, monitor, and test the TVC Actuator model while it performs in the MSFC Mated Elements Sinulator. This digital microprocessor shall interface with the analog model through digital to analog converters (DAC) and analog to digital converters (ADC) and will be controlled by stored programs in the MES simulation computer.

C-3

## 2. APPLICABIE DOCUMENTS

The following documents are applicable to the information presented herein to the extent specified.

| MSFC-30A82000 | MMES Requirements Definition Document |
| :--- | :--- |
| JSC-10658 | SAIL/MMES Requirement Document |
| MSFC-30A82001 | MMES Preliminary Design Document |

$$
\mathrm{C}-5
$$

## 3. REQUIREMENTS

### 3.1 General Requirements

The purpose of the TVC Actuator Simulators is to represent the TVC actuator hardware in the Shuttle Avionics Integration Laboratory (SAIL). These simulators will represent four SRB TVC actuators and six mainstage propulsion system SSME TVC Actuators.

The models will consist of analog operational amplifier and microprocessor circuitry mounted on printed circuit boards and will perform the simulation of the SSME and SRB actuators as commanded by the host sigma computer through the resident microprocessor computers.

The microprocessor driven analog circ itry used for each actuator shall provide the capability of redundant input charmed monitoring, and providing actuator positions and feedback to the Orbiter TVC drivers. The actuator bypass feature in each of the four redundant input channels shall be included and used to "vote out" a failed channel based on monitoring of simulated servo valve secondary hydraulic pressure. The actuator simulators shall also provide sSME gimbal positions, rates, and accelerations to the SAIL.

An interface will be provided between the analog circuitry and the digital microprocessor which will consist of analog to digital converters, digital to analog converters, and necessary solid state switches. These drives shall all be controlled by the microprocessor.

### 3.2 Interfaces

### 3.2.1 Digital to Analog

The Digital to Analog interface shall employ eight 12-bit resolution Burr Brown Model digital to analog converters (DAC) 80-CBI-V digital to analog converters. The output shall be bipolar ( +10 V ) and provide both gain and offset adjustments on each device.

The Burr Brown DAC 80 shall accept externally-latched data from the microprocessor/DAC interface in complementary offset binary format. This format shall be as follows:
$000000000000+$ Full Scale
011111111111 zero

100000000000 - I LSB

$$
\mathrm{C}-7
$$


tUC ACTURTOR SIMULATOR MICRO PROCESSOR
FUNCTIONAL BLOCK DIAGRAM


D/A OUTPUTS TO MODEL AND MODEL INTERFACE

MICRO PROCESSOR TO D/A AND MICRO PROCESSOR TO MODEL DISCRETE OUTPUT INTERFACE

Figure 3.2
C-9


FIG. 3.3 MICROPROCESSOR TO A/D INTERFACE
C-10

The outputs of the DAC's shall be distributed to the model via the model interface for simulation and shall be switched to an analog to digital converter (ADC) test point for self-test.

### 3.2.2 Analog to Digital

The Analog to Digital interface shall employ two Burr Brown model ADC 80 AG-12, l2-bit successive approximation ADC's. These ADC's perform conversion in 25 microseconds.

Through the use of two MPC 16 analog multiplexers, up to 16 test points shall be provided to each ADC. Conversions shall occur concurrentiy on the two converters, but the digital data is read separately under the microprocessor control through the use of tri-state buffers.

Conversion shall be initiated by the 2CA2 signal from the microprocessor/ADC interface. After a 10 -microsecond delay to allow the multiplexer to settle, a start convert command shall be provided to the Burr Brown $A D C$ 80. When the converter is converting, the status signal from the Burr Brown ADC 80 goes high and shall be used to make sample and hold amplifier to go into the hold state. After approximately 25 microseconds, the status signal from the $A D C$ shall go low, indicating the end of the conversion. This event shall generate an interrupt request to notify the microprocessor that the new data may be read.

### 3.2.3 Microprocessor to Model Model Discrete Output, ADC, and DAC

 InterfacesThe microprocessor to model test point, $A D C$, and DAC interfaces shall be accomplished through the use of two programable interface adapters (PIA's) (see Figure 3.1). One of these PIA's shall be shared by the model discrete output (MDO) and the DAC interfaces (see Figure 3.2), while the second shall be dedicated to the ADC converter (see Figure 3.3).

The DAC output value and DAC address shall be set up by first loading the PIA peripheral data registers (PAO-PA7 and PB0-PB7) with the DAC values and the selected DAC, and then etrobing this data with the CB2 signal from the microprocessor. The format for this word is:


Similarly, the model discrete output(s) (MDO's) shall be enabled by loading the PIA peripheral data registers with the desired test point(s) using logical "I" is a test point on and logical "0" is a test point OFF. This data shall be strobed with the 1CA2 signal from the microprocessor. The format for the test point word shall be:

where:
MTP0-MTPI5 are model test points.
The $A D C$ converter operation requires the selection of either $A D C 1$ or $A D C 2$. Selection shall be determined by the $2 C B 2$ signal, that is, ADC1 is selected when 2CB2 is a logical "0", and ADC2 is selected when $2 C B 2$ is a logical "l". The analog test points shall be set up by programming the PIA \#2 peripheral data register "B" in the following format:


Conversion in the selected ADC commences when 2CA2 is ON. Conversion in the second converter may run concurrently with the first by inverting 2CB2 and reissuing 2CA2. When the conversions are completed, interrupts shall occur for $A D C 1$ and $A D C 2$ on the trailing edge of 2 CA and 2 CB , respectively.

The converted values shall be read by setting model discrete output 3 (MDO 03) on, selecting the ADC, changing the peripheral direction register, and reading the appropriate PIA data register. Reading the peripheral register shall reset the associated interrupt. The ADC format shall be as follows:


The most significant four bits (2PB4-2PBI) are not associated with the $A D C$ conversion. TVI Discrate through TV4 are T+C level, channel disables from ATVC signal conditioner. These signals may be read whenever MDO 03 is set without performing an analog conversion.

### 3.2.4 Microprocessor to Sigma Interface

The interface between the TVC Actuator Simulator and the Sigma shall be via a RS 2325 compatible asynchronous serial interface available transfer rates (at the microprocessor) are 9600, 4800, 2400, 1200, 600, and 300 baud. The serial communication link is accomplished on the microprocessor board through the use of an asynchronous communication interface adapter (ACIA).

### 3.2.5 Model Interface Switch and DAC and ADC Loop Test

The model and model interface shall contain analog switches (Analog Devices model AD7511 and AD7512). The function of these switches shall be two fold: 1) Provide a method of placing initial conditions or testing stimuli from the DAC to the model and 2) Provide a $D A C$ and $A D C$ loop test capability.

All inputs on the $A D 7511$ and $A D 7512$ are TrI compatible. Maximum switch current is 50MA (Is continous) or 150MA (Is surge, 1 MS duration $10 \%$ duty cycle). Input current to the AD7512 is IONA.

### 3.3 Microprocessor

## 3.3 .1 MPU

The Microprocessing Unit (MPU) utilized for each TVC actuator simulator shall be the Motorola MC 6800. The MC 6800 is a monolithic eight-bit microprocessor, the central function of the Motorola 6800 family which includes the MC 6820 Peripheral Interface Adapter (PIA) and the MC6850, a synchronous communication adapter (ACIA). The MPU operating characteristics are delineated on the MC 6800 specification sheets.

### 3.3.2 Microprocessor Memory

The microprocessor random access memory (RAM) shall be up to a $4 \mathrm{~K} \times 8$ memory array made AMD's AM9140 EDC, $4 \mathrm{~K} \times 1$ RAM. These RAM's are static storage, dynamic control devices.

The microprocessor shall also contain one $1 \mathrm{~K} \times 8$-bit Erasable Programmable Read Only Memory (EPROM). The EPROM shall be Intel 2708, which shall be installed on a 24 -pin IC socket for ease of reprogramming. This EPROM requires power supplies of $+12 \mathrm{~V},-5 \mathrm{~V}$, and $+5 \mathrm{~V} .+5 \mathrm{~V}$.

Since the MC 6800 does not utilize separate $I / O$ instructions, all $1 / 0$ device addressing shall be accomplished as though it were memory addresses, see Figure 3.l.

To read memory, the microprocessor (or control panel) shall place the address on the address bus, causing the selection of ROM or one of two groups of RAM. If the address is valid (VMA), data corresponding to the address location shall be strobed onto the data bus by the control bus enable (DBE) signal.

The WRITE operation is similar to the READ operation except that the CBR/W signal is low to enable the selected data to be written into memory at CBE time.

### 3.3.3 Microprocessor Bus

Due to limitation in the drive capability of the MC 6800 family of LSI components (I TTL Ioad and I30PF), the TVC actuator simulator microprocessor's address bus, data bus, and control bus shall utilize TTL tri-state bus drivers. The drivers, which shall be used, shall be selected from the Signetic's 8TXX family. These high impedance PNP input devices have 40MA sinking drive capability thus are well suited for microprocessor bus applications.

### 3.3.4 Microprocessor Control Panel

Integral to the microprocessor system shall be an external pluggable control panel which will provide an off-line hardware
and software development aid. The control panel shail have the following capabilities:

1. Single step operation.
2. Read or write direct memory access capability when the MPU is in the HALT state.
3. Jump to non-maskable interrupt vector location.
4. Control panel control shall provide RESET, GO/HALT, READ, WRITE, JUMP, 16 address and eight data switches.
5. Led indicators for the 16 address bits, and 8 data bits shall be used. HALT and BUS AVAILABLE status shall be indicated by LED's.

Single step operation is accomplished by removing HALT for one memory clock cycle (leading edge of 1 to the leading edge of the next 01). The address of the executed instruction shall be strobed at the appropriate time and latched on the control panel adaress and data display.

Reading from or writing to memory from the control panel can only be accomplished when the MPU is in the HALT state. During the HALT state, the address bus, data bus, and the $R / W$ line are all in the high impedance state which will allow the external control panel to gain access to these bus lines. The control panel logic simulates the MPU timing by placing the address and data switch data, and the $R / W$ on the line as required:

Depressing the JUMP push button generates a non-maskable priority interrupt. Jpon recognition of this interrupt, the MPU reads a lo-bit pre-settable address and, under program control, jumps to this address.

Depressing the RESET push button resets the microprocessor system and the memory to location FFFE.

The GO/HALI switch provides an external control of the MPU. In the HALT mode, the MPU's HALT line is taken iow forcing all MPU operations to stop and to make the buses available for external control panel operations. In the GO mode, the MPU proceeds executing of instructions at the present program counter location.

### 3.4 Miscellaneous

### 3.4.1 Power Requirements

The TVC actuator simulator microprocessor requires the following, estimated power:

$$
\mathrm{C}-15
$$

| +5 V | $@ 4 \mathrm{AMP}$ (MAX) |
| :--- | :--- |
| +12 V | $@ \mathrm{TBD} \mathrm{MA}$ |
| $-5 V$ | $@ T B D M A$ |
| $+15 V$ | $@ T B D M A$ |
| $-15 V$ | @TBD MA |

### 3.4.2 Mechanical Housing

The TVC simulator microprocessor PC board is to be mounted in standard *DEC backplane. The number of modules and size are to be determined.

The microprocessor address bus (AB), Data Bus (DB), and Control Bus (CB) signals shall be accessible via 40-pin Scotch flex edge connector conveniently located to plug in an external control panel.

### 3.4.3 Temperature and Humidity

The TVC actuator simulator shall operate in a range of TBD $F$ to TBD $F$ at a relative humidity of TBD percent.

### 3.4.4 Noise Considerations

The Vcc voltage ( +5 V ) shall be decoupled with approximately $0.014 F$ for each 20 gates, preferably distributed over a wide area. These capacitors shall be ceramic type. In addition, louF to 50uF tantalum capacitors shall be distributed across the boards;

The DAC's and $A D C^{\prime} s$ should be bypassed with tantalum capacitors as close to the device as possible. In addition, the tantalums shall be bypassed with 0.0IuF ceramic capacitors for improved high Erequency performance.

* Digital Equipment Corporation


4. QUALITY ASSURANCE

Not applicable.

```
    \
I
. 5. PREPARATION FOR DELIVERY
Not applicable.
```

$$
\text { C. } 19
$$

## 6. NOTES

The following schematics form a part of this specification by delineating the layout and interpin connections of the 6800 microprocessor, associated memories, and ADC and DAC interfaces.


APPENDIX D

## I 1. SCOPE

This design and performance specification delineates the software required to interface the TVC actuator model microprocessors to a Sigma class digital computer.

$$
D-3
$$

## 2. APPIICABLE DOCUMENTS

The following documents are applicable to the information presented herein to the extent specified.

| MSFC-30A82000 | MMES Requirements Definition Document |
| :--- | :--- |
| JSC-10658 | SAIL/MMES Requirement Document |
| MSFC-30A92001 | MMES Preliminary Design Document |

$$
D-5
$$

## 3. REQUTREMENTS

### 3.1 General

Each of the ten Actuator models in the Marshall Mated Element System (MMES) shall be controlled by a MCMC6800 class microprocessor. The interface between the digital microprocessor and the analog model shall be eight input digital to analog converters (DAC) and two analog multiplexed input analog to digital converters (ADC). The microprocessor will be interfaced with the Sigma computer in the MMES or a serial input/output (I/O) for testing and checkout prior to the sigma being available.

It is the function of the software resident in the sigma computer and the MC6800 microprocessor to tie the sigma and MC6800 together to provide initialization, self-test ard the operational states necessary for the TVC actuator models. The software in the Sigma computer shall operate under the control of the MES EXECUTIVE. The microprocessor software shall be established in the memories of the microprocessor as program steps capable of responding to commands from either the Sigma computer, or the serial I/O device.

### 3.2 Simulation State Software Requirements

The overall software program of the microprocessor and Sigma computer shall perform those operational functions shown in Figure 3.1.

### 3.2.1 Sigma Computer Software

3.2.1.1

The Sigma software shall establish the operability conditions of the IVC Actuator Model, format this data into suitable form and transmit the information to the microprocessor.

### 3.2.1.2

The Sigma computer shall not interface with the TVC Actuator Model once the model has been initialized and a normal run began, except for the insertion of predetermined faults or the initiation of a stop or freeze mode as shown in Figure 3.1.

Faults shall be sent in digital form from the Sigma computer software to the MC6800 for forwarding to the normal inputs of each っf the four input channels. The faults shall be: "plus hardover," "negative hardover" or "zero" input. These faults shall be entered either singularly or in pairs.

### 3.2.1.3

Once the MMES is placed in the run mode by an operator, the Sigma software shall not communicate with the TVC Actuator Model microprocessors except when the operator initiates either a stop mode or a freeze mode.

The stop mode shall cease operation of the TVC Actuator Model.

The freeze mode shall be conducted in a manner similar to the stop mode except that the Sigma software shall query the microprocessor to determine the exact analog signal condition that exists at the time of the freeze. The digitized analog data shall be gathered by the microprocessor and transmitted to the Sigma computer for subsequent storage. The Sigma shall then retransmit this stored data back to the microprocessor to be used as the initial conditions at the end of the freeze.

### 3.3 Microprocessor Software

3.3 .1

The microprocessor software and its interactions with the Sigma computer are shown in detail in Figure 3.2. This flow chart depicts the steps which must be taken to load the input registers of the microprocessor and prepare it to execute the steps required by the Sigma.
3.3 .2

The microprocessor shall act only on the instructions of the Sigma computer. The functions of the microprocessor shall include data acquisition and transmittal to the sigma, control of the digital to analog converts (DAC), control of the analog to digital converter ( $A D C$ ) and control of the electronic switching functions.
3.3.2.1

The TVC Actuator model DAC and ADC flowcharts are shown in Figure 3.3 and 3.4 , respectively.
3.3 .3

The functions that the microprocessor must perform are listed in the following paragraphs.

### 3.3.3.1

The TVC actuator model shall be capable of being initialized at any point within its normal range of operation.

## MICROPROCESSOR/SIGMA-TYPE INTERFACE FLOW DIAGRAM



ORIGINAL PAGE
OFP POOR QUALITY
Figure 3.2

OPERATIONAL SIMULATION PROGRAM FOR EACH TVC ACTUATOR MODEL


$$
\begin{aligned}
& \text { ZFGRAL } P_{A G O} \\
& P_{O O R} Q U_{A L I T Y}
\end{aligned}
$$

Figure 3.1

## MICROPROCESSOR/STGMLA-TYPE INTERFACE FLOW DIAGRAM <br> (Continued)



Figure 3.2
(Continued)


Figure 3.3

## A/D PROGRAMMING FLOW CHART



Figure 3.4


Figure 3.4
(Continued)

## A/D PROGRAMMING FLOW CFART (Continued)



Figure 3.4
(Continued)
D-14

## A/D PROGRAMMING FLOW GHART (Continued)


wal Page is UF PUOR QUALITY

Figure 3.4
(Continued)
D- 15


Figure 3.4
(Continuad)


## A/D PROGRAMMING FLOW CHART (Continued)



Figure 3. 4
(Continued)

D-17

This will be accomplished by obtaining from the Sigma the command to initialize and the point to which the model should be initialized. The microprocessor shall then input, through the DAC, the value obtained from the Sigma to the four input servovalve channels of the model. In addition, the desired output of the model shall be established on the SDS outputs of the model by placing the initial conditions on the output integrators and holding this value until a run instruction is received.
3.3.3.2

Fault insertion shall be in accordance with Paragraph 3.2.1.2.
3.3.3.3

The freeze mode shall be initiated by the Sigma software. At the initiation of the freeze, the outputs of the TVC actuator model shall be read by the ADC and these values sent to the Sigma computer for storage to be used as the initialization values of the model at the end of the freeze period.

## 4. QUALITY ASSURANCE PROVISIONS

### 4.1 TVC Model Test Software

### 4.1.1 Description

The testing of the microprocessor and TVC actuator model will consist of two test phases. First, the microprocessor will be tested by itself, followed by an overall test of the IVC actuator under the control of the microprocessor.

### 4.1.2 Microprocessor Test

The test flowchart shown in Figure 4,1 depicts the tests that shall be performed on the microprocessor. These tests shall be initiated, controlled, and analyzed by either a serial $1 / 0$ device driving the microprocessor, or the Sigma computer.
4.1.3 TVC Actuator Model Test

This test shall exercise the model electronics oy energizing various input conditions, both static and dynamic, from the Sigma computer through the DAC to the servovalve inputs. The microprocessor shall configure the output ADC such that various points within the model are queried. This data is then acquired by the microprocessor and transmitted to the serial I/O device, which will normally be the Sigma computers for error checking and analysis.

## MICROPROCESSOR TESTING

| TEST-FLOW <br> CHART | FUNCTIONAL TEST DESCRIPTION |
| :---: | :---: |
| RESET | Verify that MPU vectors to FFFF after power up or reset. |
| PROGRAM COUNTER TEST | Increment program counter through its full range. |
| MEMORY TEST | Perform data equal-to address test for all 4 K locations. Perform all ones test, all zeroes test and checker board tests for all 4 K RAM locations. Pexform sum check on EPROM. |
| STACK POINTER TEST | Verify that the stack pointer can increment and decrement through its full range. |
| ALU | Verify that the ALU will add, subtract, detect a "0", a positive value and a negative value; perform a carry and perform all logical instructions. |
| ACCUMULATOR | Verify load, readback, rotate and transfer operations with multiple pattern combination. |
| TIMING AND CONTROL | Exercise all external stimulae and verify their correct action. |
| INSTRUCTION DECODER | Perform all instructions that have not been previously exercised. |

Figure 4.1

5. PREPARATION FOR DELIVERY

Not applicable.

6. NOTES

Not applicable.

$$
\begin{aligned}
& 7 \\
& 3 \\
& 3 \\
& 3 \\
& 4
\end{aligned}
$$

APPENDEX E












```
2 CBR H
2 CBI H
\(2 \mathrm{EH} / \mathrm{H}\)
2 Hf H
2Per \(\boldsymbol{H}\)
\(2 \mathrm{LHO} H\)
2 PBO H
2090 it
2FBE H
\(2 \mathrm{Pnn} \mathrm{H}^{\mathrm{H}}\)
2PA: 14
PPAGH
2 PAS H
2PM \#
\(2 \mathrm{Pa3} \mathrm{H}\)
2 PR 2H
2PA1 H
zPAD H
2CA1 H
2 CA 2 :
```





$\qquad$ CBAESET L (1)IGN(6)(1)

| TRITTIE C4M |  | $1 / 10177$ |
| :---: | :---: | :---: |
|  |  | M 5 COMFUTJNG TNE |
|  | गतन | Tine hownil intentare |
| AFmmio | Dर̇IE | जnalto - hev |
|  |  | Fleme 1 of 11 |





$\square$



lifitit 9 or 11


[^0]$\square$




[^0]:    1f

