TDA Progress Report 42-57 March and April 1980 # **High-Power Transmitter Automation** R. Gosline Radio Frequency and Microwave Subsystems Section This report describes the current status of the transmitter automation development. The work being done is applicable to all transmitters in the DSN. New interface and software designs are described that improve reliability and reduce the time required for subsystem turn-on and klystron saturation to less than 10 minutes. ## I. Introduction The benefits of transmitter automation are the reduction of life-cycle costs and increased availability. Life-cycle costs will be reduced not only by the requirement for fewer operators, but also by more effective preventive maintenance through increased and more accurate reporting of critical subsystem parameters. Increased availability will be provided by eliminating the need for operations personnel on evening and weekend shifts. Automatic fault diagnosis and programmed recovery procedures will also increase availability. The development work currently being done for the DSS 13 high-power S-band transmitter is applicable to all other known or planned transmitters in the Deep Space Network including the X-band uplink development at DSS 13. The difference in operational parameters of the various transmitters is provided for by including a configuration table (see Fig. 1 for a typical set) for each transmitter in the program. Each klystron has its own table. The upper block contains the klystron serial numbers for which the program contains a configuration data block. The middle block contains maximum and minimum operating values. The lower block contains the analog channels full-scale meter values. Instrumentation amplifiers convert all analog channel inputs to 5 volts full scale. The target values are used as adjustment goals and are changed as required during operation of the transmitter. Each channel has a delta value used as an out-of-adjustment tolerance. It should be noted that the data are easily understood even though it is actually part of the program code. Provision for operating in an unsaturated mode has been included. All commands, analogs, interlocks, and indicators (from the program listing) are shown in Figs. 2 through 5. # **II.** History Prior automation efforts for the transmitter subsystem met with limited success. The first attempt used a PDP-11 minicomputer for the controller. Poor hardware reliability was encountered and the only high-level language available (Basic) was unsuitable for real-time control. Memory requirements and computing time limited the degree of automation that could be performed. With the development of microprocessors and the availability of a high-level language suitable for control applications (PL/M), the next effort used a JPL packaged microprocessor and provided a controller that has proved satisfactory although improvements in some areas are desirable. About 30 percent of the software was written in assembly language and a floating point math package was used that slowed the execution time considerably. The time required to turn on and calibrate the transmitter was about 35 minutes. In addition, special interface logic was built that would be too difficult and expensive to maintain in the field. Thus, it was decided to rewrite the software entirely in PL/M and use integer arithmetic for all computing. All analog quantities are represented internally by an eight-bit binary fraction of the full-scale value. In addition, it was decided to eliminate all custom designed circuitry and use only commercially available off-the-shelf items of proven performance, reliability, and availability. #### III. New Hardware The new controller is based on the Intel industrial control series using an 8080 microprocessor and standard CCM approved modules. These include the 80/20-4 CPU with 8 kbytes of RAM and provision for 24 digital output lines and a PROM card for program storage. Communication is provided by an SBC-534 module with four RS-232C ports. An SBC-519 input-output card provides for 72 digital input signals. A 32-channel differential input multiplexer and analogto-digital converter is used for analog inputs (only 16 channels are used). A block diagram of the transmitter controller appears in Fig. 6. This controller is located in the High Power Test Facility at DSS 13 near the Local Control Console. A second controller (without the signal interfaces) is in the control room near the Remote Control Console. This controller acts solely as a communications buffer for the 15-line standard interface to the station controller. The interface between the transmitter controllers is a serial interface (RS-232C) through short-haul modems. The interface modules are also part of Intel's industrial control line, and provide for filtering and level shifting with optoisolators. Most of the transmitter control and indicator circuitry is 28 volts. A photograph of the transmitter controller showing the vertically mounted interface modules is shown in Fig. 7. A transmitter simulator was constructed using TTL logic and operational amplifiers to facilitate checkout of the new controller. The device simulates all major functions of the transmitter including interlock logic and realistic klystron characteristics, and has been invaluable in the checkout of the controller and evaluation of new algorithms. A photograph of the transmitter simulator appears in Fig. 8. ## IV. Software The software conforms to top-down structured methodology and is 100 percent PL/M. The programs (both controllers) require about 6000 lines of code that produce 40 kbytes when assembled. A composite top-level flowchart is shown in Fig. 9. The time between successive passes through the monitor is about 600 ms. The time required for turn on and calibration is now about 10 minutes (using the simulator). A photograph of the maintenance display is shown in Fig. 10.. ### V. Present Status Testing of the controller with the simulator has been completed and currently the controller is being installed at DSS 13 for further evaluation and support of unattended operation demonstrations. ``` /**** CONFIGURATION DATA STRUCTURE 04/09/80 *******/ CONFIG#DAT: DO; DECLARE SERIAL*NO*DAT(B) STRUCTURE(DAT(14) BYTE) PUBLIC DATA ( */ 'SIMULATOR 'L5- 3-R1 DSS63' */ /* 1 'L5-34-R1 DSS63' /* 2 */ /* 3 */ 'K5-24-R1 DSS43' /* 4 */ 'A6-17-R2 DSS13' /* 5 */ 'J5-24-R2 DSS14' 'H5-30-R2 DSS43' /# 6 */ 'B8- 1-R1 DSS14' */ ); DECLARE CFG1(64) STRUCTURE (DAT(4) BYTE ) PUBLIC DATA ( /** DSS-13 **/ NAME LIMIT */ /# /* SERIAL NUMBER REF #/ 4' /* TBEMCB - CB TEST V 201 */ /* TBEMLO - MIN PWR BM V */ 201 /* TBEMMI - MAX BM I 4.41 #/ /* TBEMMU - MAX BM V #/ 25′ ′ 300′ /* TDRIVL - MIN DRIVE */ /* TDRVMX - MAX DRIVE */ 1 9961 /* TFILMX - MAX FIL V */ 11' /* TMAGMX - MAX MAG I 18′ */ /* TPERVI -- PERVEANCE BM I */ 4.4 10' /* TPWRMN - MIN PWR OUT */ ′ 30′ /* TPWRMX - MAX PWR OUT */ 119.91 */ /* TBM10 /* TBM20 '22.1' */ /* TBM30 123.41 */ 0' /* NULL #/ NAME FULLSCALE TARGET DELTA */ /# OUTPW */ 1001 10' 0′ 1001 ′ 0.5′ /* BEAMV */ 01 ' 0.5' / 25/ BEAMI / * */ 110001 0' 1001 /* DRIVP */ ′ 500′ 1001 10001 / * REFLC */ 4 6004 ′ 300′ 10001 BODYI /# */ 0.34 0' /* COLEC */ 25 % 1 9.01 0.31 25 4 /# FILAV */ 25' 110.51 0.31 /* FILAI */ 25 ' 17.41 1 0.21 /* MAGNT * / 501 1.51 1.51 / * VACUM */ 10′ 5′ CRWBR */ 501 0' 01 0 4 /* */ NULL NULL 0' 0' 0′ /* */ 0′ 0' 1# NULL */ 0' 0' 0' 0' /# NULL */ ); ``` Fig. 1. Typical configuration table ``` PL/M-80 COMPILER ISIS-II PL/M-80 V3 1 COMPILATION OF MODULE COMMANDDAT OBJECT MODULE PLACED IN : F1: CMDEFT. OBJ COMPILER INVOKED BY: PLMBO : F1: CMDEFT, PLM DEBUG XREF IXREF SYMBOLS /***** COMMAND DATA DEFINITION 03/25/80 ******/ 1 COMMAND&DAT: DO; 2 DECLARE CMND*BUF(3) BYTE EXTERNAL; DECLARE CMND*DAT(21) STRUCTURE ( BYTE$NUM BYTE, BIT$NUM BYTE, COL BYTE, ROW BYTE, NAME(6) BYTE ) PUBLIC DATA ( 2, 7, 47, 1, 'ARCDT ' 1, 3, 47, 2, 'BEMLO ', 1, 5, 47, 3, 'BEMOF ', 1, 4, 47, 4, 'BEMON ', 'BEMRA ' 1, 2, 47, 5, 'BEMRL 1, 7, 47, 6, 0, 4, 47, 7, 'CBTST 'CPSOF ' 0, 7, 47, 8, 2,0,47.9, 'CPSON ' 2, 5, 47, 10, 'DRVLO ' 'DRVRA 2, 6, 47, 11, 2, 4, 47, 12, 'FILLO ' 2, 3, 47, 13, 'FILRA 1, 6, 47, 14, 'ILRST 0, 5, 47, 15, 'MAGLID 0, 6, 47, 16, 'MAGRA 0, 3, 47, 17, 'PROGR 'PMPOF 1, 0, 47, 18, 1, 1, 47, 19, 'PMPON 2, 1, 47, 20, 'SYNOF ', 'SYNON ' 2, 2, 47, 21, ); ``` Fig. 2. Command table ``` 142 DISPLAY*FORMAT: PROCEDURE; 143 2 DECLARE ANALOG$LABEL(12) STRUCTURE (LBL(11) BYTE ) DATA ( KW', 'OUTPUT 'BEAM V 'BEAM I Α', 'DRIVE MW 's 'REFLECT W', 'BODY I MA ' 'COLL I 'FILA V 'FILA I 'MAGNET I 'VACUUM I UA' 'CROWBAR US'); ``` Fig. 3. Analog channels ``` /***** 01GITAL DATA DEFINITIONS 04/22/80 ******/ 1 DIGITAL DEF: DO: DECLARE DIGITAL#DAT(72) STRUCTURE ( 2 1 BYTE$NUM BYTE, BIT$NUM BYTE, COL BYTE, ROW BYTE, NAME (6) BYTE, DESCRIPT(16) BYTE) PUBLIC DATA ( /** INTERLOCKS **/ 0,3,54,1, 'ALIHEF' 'ALI HE FLOW I-L ', /* 00 */ 'ALIHET', 2, 4, 54, 2, 'ALI HE O-T I-L ', /* O1 */ 'ARCDT1' 'ARC DET #1 I-L 4, 0, 54, 3, /* 02 */ 'ARCTD2', 5, 7, 54, 4, 'ARC DET #2 I-L /* 03 */ 2, 2, 54, 6, 'BODYFL', 'BODY FLOW I-L / * 04 */ 'BODYOC', / * 4, 7, 54, 7, 'BODY O-C I-L 05 */ 1, 0, 54, 8, 'CBFIRE', 'C-B FIRED I-L /* 06 */ 3, 2, 54, 9, 'CBLKBF', 'CBL KBF I-L 07 #/ 3, 1, 54, 10, 'CBLKBS', 'CBL KBS I-L /* 08 */ 1, 1, 54, 11, 'CBLKMS', 'CBL KMS I-L /* 09 */ 2, 7, 54, 12, 'CBLTES' 'CBL TEST I-L /* 10 */ 2, 3, 54, 13, 'COLLFL', 'COLECTR FLOW I-L', 11 / * */ 6, 0, 54, 14, 'COLLIDC', 'COLLECTR D-C I-L' 12 */ 'DCCCUR', 3, 0, 54, 15, 'DC O-C I-L /* 13 */ 1, 7, 54, 16, 'DCOVLT', 'DC O-V I-L /* 14 */ 5, 3, 54, 17, 'DOORAN', 'DOOR ANTENNA I-L' /* 15 */ 3, 5, 54, 18, 'DOORPE', 'DOOR PEDESTL I-L' /# 16 */ 'DOOR VALULT I-L '. 5, 4, 54, 19, 'DOORVA', /* 17 */ 'DRIFTT' 2, 1, 54, 20, 'DRIFT T FLOW I-L', /* 5, 2, 54, 21, 'ELEVAT', 'ELEVATION I-L /* 19 */ 0, 7, 54, 22, 'FILAMA', 'FIL-MAG FLOW I-L', 20 */ 4, 3, 54, 23, 'FILAMENT T-D I-L', 'FILATD', /* 21 */ 'FILAMENT U-C I-L' 'FILAUC', 4, 5, 54, 24, /* 22 */ 2,6,61.1, 'GENERA' 'GEN LOCKOUT I-L 23 */ 1, 4, 61, 2, 'HVZERO' 'H-V ZERO I-L /* 24 */ 3, 7, 61, 3, 'IGNITR' 'IGNITRON PWR I-L' 1# 25 */ 'MAGNUC' 4, 6, 61, 5, 'MAGNET U-C I-L / * 26 */ 'MAPOWE', 5, 0, 61, 6, 'MET AMP POW I-L. 27 /* */ 1,5,61,7, 'MOTORL', 'MOTR LOCKOUT I-L'. 28 */ 'MOTOR START I-L ', 'MOTORS', 1, 3, 61, 8, /* 29 */ 1,6,61.9, 'RECTPH', 'REC PHAS U-C I-L', /* 30 */ 4, 2, 61, 10, 'REFLP1', 'REFL PWR #1 I-L ', /* 31 */ 4, 1, 61, 11, 'REFLP2' 'REFL PWR #2 I-L /* 35 */ 5, 6, 61, 12, 'REFLPM', 'REFL PWR MET I-L', /* 33 */ 5, 5, 61, 13, 'TRFLOW', 'TRN-REC FLOW I-L', /* 34 */ 1, 2, 61, 14, TRROIL', TRN-REC DIL I-L ' / ¥ 35 */ /* 0, 5, 61, 15, TXRCON' 'TXR CONFIG I-L 36 */ 4, 4, 61, 16, "YACUDC " 'VACUUM D-C /* 37 I-L */ 'VACUPW', 5, 1, 61, 17, 'VACUUM PWR I-L /* 38 */ 2, 0, 61, 18, 'WATRLO', 'WATER LOAD F IーL′ /* 39 */ 3, 6, 61, 19, 'WAVPRE', 'WAVE-G PRESS I-L', /* 40 */ 0, 6, 61, 20, " SWSVAW 'WAVEGUIDE SW I-L', /* 41 */ ``` Fig. 4. Interlocks ``` /** INDICATORS **/ 'AUX H-E 7,0,54.5, 'AUXHED' /* 42 */ 'MAIN H-E 2, 5, 61, 4, 'MAINHE' /* 43 */ 'ALIHEO', 7, 4, 61, 22, 'ALIDADE H-E /* 44 */ 3, 4, 61, 23, 'ANTENA' 'ANT POSITION IND' /* 45 */ 7, 2, 61, 24, 'BEAMOF' 'BEAM OFF IND /# 46 #/ /* 'BEAMLO', 47 */ 8, 5, 68, 1, 'BEAM LOWER IND 'BEAM RAISE IND 'BEAM READY IND 8, 4, 68, 2, 'BEAMRA', /* 48 */ 6, 4, 68, 3, 'BEAMRD', /* 49 */ 'CNTROF' 6, 5, 68, 4, 'CONTROL P-S IND 50 */ 6, 6, 68, 5, 'CNTRON', 'CONTROL P-S IND /# 'DRIVLO' 6, 2, 68, 6, 'DRIVE LOWER IND 52 #/ 6, 3, 68, 7, 'DRIVRA', 'DRIVE RAISE IND 53 */ 'FILALO' 'FILA LOWER IND 54 */ 8, 3, 48, 8, /* 6, 1, 68, 9, 'FILARA', 'FILA RAISE IND 55 */ 'GEN FIELD PS IND', 7, 1, 48, 10, 'GENFIE', ', /* 0, 4, 68, 11, 'HEFANS' 'H-E FANS 57 */ 7, 3, 68, 12, 'ILOPEN' 'I-L OPEN IND 58 */ 'NORMAL ' 'NORMAL IND .', /* 59 */ 0, 2, 68, 13, 'PROGRA'. 0, 1, 68, 14, 'PROGRAM IND /* 60 */ 8, 2, 68, 15, 'PUMPOF' 'PUMPS IND /* 61 */ 'PUMPS IND /* 'PUMPON', 8, 1, 48, 14, 62 */ 6, 7, 68, 17, 'SYNCOF' 'SYNC MOTOR IND 63 */ 'SYNC MOTOR IND 8, 0, 48, 18, 'SYNCON', /* 64 */ 'V5UAMP', 'V5UA SCALE IND 7, 7, 68, 19, 65 ×/ 'V50UAM', 'V50UA SCALE IND ', /* 66 */ 8, 6, 68, 20, 'V500UA SCALE IND', /* 7, 6, 68, 21, 'V500UA', 67 ×1 7, 5, 68, 22, 'V5MAMP' 'V5MA SCALE IND 68 */ 'V50MAM', 1, 1* 69 */ 'V50MA SCALE IND 8, 7, 48, 23, 3, 3, 68, 24, 'WATRPO' 'WATER-LD POS IND', /* 70 */ ');/* 71 */ 'SPARE ' 0, 0, 61, 21, ``` Fig. 5. Indicators Fig. 6. Transmitter controller block diagram Fig. 7. Transmitter controller Fig. 8. Transmitter simulator Fig. 9. Transmitter control program top-level flowchart Fig. 10. Maintenance display