# NOTICE

THIS DOCUMENT HAS BEEN REPRODUCED FROM MICROFICHE. ALTHOUGH IT IS RECOGNIZED THAT CERTAIN PORTIONS ARE ILLEGIBLE, IT IS BEING RELEASED IN THE INTEREST OF MAKING AVAILABLE AS MUCH INFORMATION AS POSSIBLE

| (NASA-CR-161<br>SPACE PLATFO          | 1753)SCIENCE AND APPLICATIONSN31-22069'ObM (SASP)END-TO-END DATA SYSTEM'L KNLOTE(MADAUNUL)                               |                        |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------|
| Astronautics                          | Co.) SU p nC A05/NF A01<br>CSCL 22B 33/14                                                                                | Unclas<br>42254        |
| MCDONINELL<br>LIQUGLAS<br>CORPORATION | SCIENCE AND APPLICATIONS SPA<br>PLATFORM (SASP)<br>END-TO-END DATA SYSTEM STU<br>FINAL REPORT<br>A <sup>D</sup> RIL 1981 | ACE<br>DY<br>MDC G9372 |

P. R. CRAWFORD RADAR AND RF SUBSYSTEMS MCDONNELL DOUGLAS ASTRONAUTICS COMPANY

L. H. KASULKA DATA CONTROL & PROCESSING SUBSYSTEMS MCDONNELL DOUGLAS ASTRONAUTICS COMPANY

APPROVED BY:

ź

PREPARED BY:

F. C. RUNGE STUDY MANAGER MCDONNELL DOUGLAS ASTRONAUTICS COMP



MCDONNELL DOUGLAS ASTRONAUTICS COMPANY-HUNTINGTON BEACH 5301 Bolsa Avenue Huntington Beach, California 92647 (714) 896-3311

#### PREFACE

This document contains material prepared by McDonnell Douglas Astronautics Company on the Science and Applications Space Platform (SASP) End-to-End Data System Study as defined in the Statement of Work for Contract NAS8-33592 by Marshall Space Flight Center where the contact is:

> Harvey Golden NASA/Marshall Space Flight Center EF21, Building 4708 Marshall Space Flight Center, AL 35812 Telephone: (205) 453-0993

Requests for further information will be welcomed by the following McDonnell Douglas personnel:

- Larry H. Kasulka, Data Control and Processing Subsystems McDonnell Douglas Astronautics Company 5301 Bolsa Avenue Huntington Beach, CA 92647 Telephone: (714) 896-3635
- Vince W. Madigan, Contract Administrator McDonnell Douglas Astronautics Company 5301 Bolsa Avenue Huntington Beach, CA 92647 Telephone: (714) 896-2201
- Roger D. Nichols, Field Office Representative 3322 Memorial Parkway So. Suite 122 Huntsville, AL 35801 Telephone: (205) 881-0611

PRECEDING PAGE BLANK NOT FILMED

#### PREFACE

This document contains material prepared by McDonnell Douglas Astronautics Company on the Science and Applications Space Platform (SASP) End-to-End Data System Study as defined in the Statement of Work for Contract NAS8-33592 by Marshall Space Flight Center where the contact is:

> Harvey Golden NASA/Marshall Space Flight Center EF21, Building 4708 Marshall Space Flight Center, AL 35812 Telephone: (205) 453-0993

Requests for further information will be welcomed by the following McDonnell Douglas personnel:

- Larry H. Kasulka, Data Control and Processing Subsystems McDonnell Douglas Astronautics Company 5301 Bolsa Avenue Huntington Beach, CA 92647 Telephone: (714) 896-3635
- Vince W. Madigan, Contract Administrator McDonnell Douglas Astronautics Company 5301 Bolsa Avenue Huntington Beach, CA 92647 Telephone: (714) 896-2201
- Roger D. Nichols, Field Office Representative 3322 Memorial Parkway So. Suite 122 Huntsville, AL 35801 Telephone: (205) 881-0611

PRECEDING PAGE BLANK NOT FILMED

iii

## CONTENTS

|           | EXECUTIVE SUMMARY                                                       | 1              |
|-----------|-------------------------------------------------------------------------|----------------|
| Section 1 | INTRODUCTION AND STUDY APPROACH                                         | 6              |
| Section 2 | USER REQUIREMENTS                                                       | 15             |
| Section 3 | DATA SYSTEM ANALYSES                                                    | 23             |
|           | A. AS Payload Group<br>B. F5 Payload Group                              | 23<br>31       |
| Section 4 | TECHNOLOGY SURVEY                                                       | 41             |
|           | A. On-Board Storage<br>B. Multiplexers<br>C. On-Board Signal Processors | 42<br>54<br>58 |
| Section 5 | CONCLUSIONS                                                             | 67             |
|           | REFERENCES                                                              | 71             |

## PRECEDING PAGE BLANK NOT FILMED

## FIGURES

| No.  | Title                                                   | Page |
|------|---------------------------------------------------------|------|
| 1    | Basic Platform Family                                   | 1    |
| 2    | Data Acquisition Growth                                 | 7    |
| 1-1  | End-to-End Data Analysis Study                          | 9    |
| 1-2  | End-to-End Data System Study Schedule                   | 9    |
| 1-3  | Study Approach                                          | 10   |
| 1-4  | Payload Group Selection                                 | 11   |
| 1-5  | User Requirements as Developed for the End-to-End Study | 11   |
| 1-6  | DSDS Description                                        | 11   |
| 1-7  | Data System Dynamic Simulator                           | 12   |
| 1-8  | Technology Survey                                       | 13   |
| 2-1  | Distribution of Peak Data Rates                         | 16   |
| 2-2  | Command Link Data Rates                                 | 18   |
| 2-3  | A8 Data Timelines                                       | 18   |
| 2-4  | F5 Data Timelines                                       | 19   |
| 2-5  | Modified NASA Reference System Data Subsystem           | 21   |
| 2-6  | Simplified Multiplexer Diagram                          | 21   |
| 2-7  | Multiplexer Functional Diagram                          | 22   |
| 3-1  | A8 Configuration                                        | 24   |
| 3-2  | A8 Analysis Approach                                    | 24   |
| 3-3  | A8 Configuration Maximum Data Rates                     | 25   |
| 3-4  | MUX Configuration for A8 Payload Group                  | 26   |
| 3-5  | A8-TDRSS Scheduling Simulation                          | 27   |
| 3-6  | A8 Simulation                                           | 27   |
| 3-7  | A8 Data System Performance                              | 28   |
| 3-8  | SOT Solar Flare Data Handling                           | 29   |
| 3-9  | A8 Assessment                                           | 30   |
| 3-10 | F5 Configuration                                        | 31   |
| 3-11 | F5 Analysis Approach                                    | 32   |

TARE BI ANK NOT FILMED

-, <sup>i</sup>

FIGURES (Cont'd)

• •

۵

. "

\*\* 1 27

and an amount of the first of the second and an an additional second s

| 3-12 | F5 Simulation Trade Studies                                          | 32 |
|------|----------------------------------------------------------------------|----|
| 3-13 | F5 Configuration Maximum Data Rates                                  | 33 |
| 3-14 | MUX Configuration for F5 Payload Group                               | 33 |
| 3-15 | F5 Trade Studies                                                     | 34 |
| 3-16 | F5 Baseline                                                          | 35 |
| 3-17 | F5 – A                                                               | 35 |
| 3-18 | F5 – B                                                               | 36 |
| 3-19 | F5 – C                                                               | 36 |
| 3-20 | F5 – D                                                               | 37 |
| 3-21 | F5 Simulation Results                                                | 38 |
| 3-22 | F5 Assessment                                                        | 39 |
| 3-23 | F5 Data Loss Versus TDRSS Time Allocation                            | 39 |
| 3-24 | F5 Data Loss Versus Data Storage Capability                          | 40 |
| 3-25 | F5 Data Loss Versus Data Compression Ratio                           | 40 |
| 4-1  | PCM Code Definition                                                  | 43 |
| 4-2  | SHBR Tape Utilization                                                | 44 |
| 4-3  | The Ampex SHBR High Technology Digital Tape<br>Recorder/Reproducer   | 44 |
| 4-4  | Tape Recorder Growth                                                 | 45 |
| 4-5  | Tape Recorders                                                       | 46 |
| 4-6  | Bubble Memory                                                        | 48 |
| 4-7  | Bubble Memory Storage Growth                                         | 49 |
| 4-8  | MNOS Memory                                                          | 50 |
| 4-9  | Adaptive Reconfiguration is Transparent to the User                  | 52 |
| 4-10 | Adaptive Wafer Scale Integration Applied to Sequential Access Memory | 52 |
| 4-11 | MNOS Memory Growth                                                   | 53 |
| 4-12 | Multiplexers                                                         | 54 |
| 4-13 | Progress in High Speed Microcircuits                                 | 55 |
| 4-14 | Multiplexer Growth                                                   | 58 |
| 4-15 | BMD Layered Defense System Concept                                   | 59 |
| 4-16 | BMD FAS Signal and Data Processing Requirements                      | 60 |
| 4-17 | S&DP Conceptual Design                                               | 60 |

viii

# FIGURES (Cont'd)

Ţ.

1 .

| 4-18 | Information Adaptive System (IAS)                              | 63 |
|------|----------------------------------------------------------------|----|
| 4-19 | Spacecraft Computer Performance Trends                         | 65 |
| 5-1  | SA Channel Utilization - A8 SASP vs. Free-Flyers               | 68 |
| 5-2  | SA Channel Utilization - F5 SASP (w/o OSAR)<br>vs. Free-Flyers | 68 |

#### EXECUTIVE SUMMARY

Science and Applications Space Platforms (SASPs) (Figure 1) offer a cost effective means for performing low earth orbit science and applications space missions. These platforms offer payloads extended duration missions (compared to the Shuttle payload bay), centralized power, command and data acquisition, communications, pointing and environmental control services, and periodic Shuttle visits for maintenance, replenishment of consumables, and payload changeout. By their nature, platforms must be capable of providing data and communications services to groups of payloads in which the individual payloads may or may not have common objectives and operating characteristics, and where the payload mix on a platform changes periodically during the orbital life of the platform.





At that same time that platforms are expected to become a basic part of the Space Transportation System, payload sensors are expected to have increasingly larger bandwidths and hence will be capable of producing data at higher and higher rates. Figure 2 shows the past and projected growth in data acquisition for NASA programs with certain data intensive payloads/ programs shown. This chart was presented by Dr. William P. Raney of NASA-HQ at a recent AIAA conference. The data projected for two possible SASP payload groups, identified as SASP-A8 and SASP-F5, have been added to the figure.



Figure 2. Data Acquisition Growth

The SASP End-to-End Data System Study was initiated to study the data implications of Science and Applications Space Platforms and to achieve three . principle objectives:

 Evaluate the capability of present technology and the Tracking and Data Relay Satellite System (TDRSS) to accommodate SASP Payload User's Requirements.

¥

1

-----

- 2. Optimize the SASP Onboard Command and Data Management System (CDMS) to provide the maximum service to the user.
- 3. Assess the ability and availability of new technology to accommodate the evolution of SASP payloads.

The approach selected to meet these objectives was to start with results generated by earlier Marshall Space Flight Center studies and 1) survey industry and government to determine the status of and projections for key data system hardware elements, 2) configure a SASP data system based on current and near-term technology, 3) evaluate the performance of that data subsystem in support of two selected candidate SASP payload groups using the MSFC Data System Dynamic Simulator Facility, and 4) make recommendations for SASP data system optimization and for data system technology development necessary to support an evolving SASP program.

Two payload groups were selected for analysis on the basis that they were representative of an early first-order platform payload group and a late 1980's second-order platform group. Each group was selected because it appeared to present stressing requirements to the SASP data system. The payload groups, designated A8 and F5, were originally defined in the SASP Payload Accommodations Study<sup>1</sup>. The A8 payload group had a peak composite data rate of approximately 90 Mbps; F5's peak composite rate exceeded 300 Mbps.

Preliminary analysis showed that the key technology items related to accommodating these payload groups on a SASP were on-board storage devices, multiplexers and on-board data processors. The technology survey focused on these items. It was found that the on-board mass storage technology for the 1980s will continue to be based on magnetic tape recorders, with bubble memory devices being possible candidates for specialized applications. The development of space-qualified versions of current ground tape recorder technology could extend the capability to the area of  $10^{12}$  bits of total storage and read/write rates on the order of 300 Mbps. Space tape recorders with this capability will be needed in the late 1980s to support SASP and other space programs but are not currently being developed.

Multiplexer technology is evolving with the higher speed logic development being done for commercial and military application. The capability to provide flexibility within a high rate multiplexer at rates of 300 Mbps is considered to be well within the capability of the technology but is not presently being developed for NASA applications. The SASP Data Management system should be configured to provide this capability.

On-board data processing capability is growing as data processor technology continues to move at a fast pace. Data processing systems to support sensor output data handling (and payload control) tend to have payload-unique software and architecture. The SASP data system should be configured to accommodate payloads that contain dedicated data processors and encouragement should be provided for the development and use of such processors.

The analysis of the SASP data system performance with the A8 payload group showed that the SASP data system and the TDRSS are capable of supporting a payload group of this class. Special attention must be paid to providing an on-board storage capability that is consistent with a realistic TDRSS data dump schedule. Another area that needs special consideration is the accommodation of payloads that seek to acquire high rate, event-driven data. Such payloads should be encouraged to provide on-board, autonomous data-captureand-save capability.

The F5 payload group data system analysis showed that a large portion of the data would be lost when using foreseeable on-board storage capability and reasonable TDRSS timeline allocations. Two suggestions are made for alleviating the data loss for payload groups such as F5: (1) encourage on-board processing of the data from high rate sensors, such as synthetic aperture radars, so that the amount of data that must be acquired on the ground is minimized, and (2) consider providing a dedicated data acquisition, communication, and ground processing capability for such high rate payloads.

The study identified several potential problems that were not explored in depth. These include: (1) the potential need for increased bandwidth in the real-time, dedicated communications channel available to a SASP payload group, (2) the potential overload of ground data processing, distribution, and

storage facilities, (3) the need to assure understanding in the payload community of SASP data issues and concepts, and (4) the need to develop and enforce standards and protocols for the variation interfaces in the SASP data system.

Π\_\_\_

ic i

The Science and Applications Space Platform provides a logical next step in space exploration and utilization. Data systems can be provided to support a

SASP program. Modest extensions of existing technology will allow the SASP to accommodate the foreseeable evolution of payloads through the 1980s. Careful system planning and extensive coordination is needed to assure that the SASP data system evolves to meet user needs in a cost-effective manner.

## Section 1 INTRODUCTION AND STUDY APPROACH

۵

ŧ?

ŧ

The SASP End-to-End Data System Study was added to the SASP Conceptual Design Study to meet three objectives. They were:

- 1. Evaluate the capability of present technology and the TDRSS to accommodate SASP payload user requirements.
- 2. Optimize the SASP Onboard Command and Data Management System (CDMS) to provide maximum service for users.
- 3. Assess the ability and availability of new technology to accommodate the evolution of SASP payloads.

The study plan that was defined to meet these objectives is shown in Figure 1-1.



Figure 1-1. SASP End-to-End Data Analysis Study

PRECEDING PAGE BLANK NOT FILMED

The study was divided into five tasks as shown. Task 1, Network Analysis and Task 2, Initial Data Intensive SASP Data System Analysis, were performed by the MSFC Data Systems Laboratory. Tasks, 3, 4, and 5 were performed by the McDonnell Douglas Astronautics Company. Task 3, Overall End-to-End Data System Analysis, included an evaluation and expanded definition of user data requirements, a survey of current and projected technology applicable to SASP data systems, and the identification of hardware that meet SASP needs.

Task 4, Refined Data Intensive SASP Data System Analysis, included the definition of a SASP data system, the selection of two candidate payload groups, the formulation of data flow simulations of each of those payload groups in conjunction with the SASP data system and TDRSS, the running of the simulations on the MSFC Data Systems Dynamic Simulator (DSDS), and the evaluation of the simulation results.

Task 5 included trade studies and user reviews, generation of system description, and the preparation of study documentation.

Task 3 activity is reported in Sections 2 (User Requirements) and 4 (Technology Survey) of this report. Task 4 activity is described in Section 3. Task 5 activity is described in Sections 3 and 5. The study schedule is shown in Figure 1-2.

Features of the MDAC approach to Tasks 3 through 5 are shown in Figure 1-3. User requirements definition and evaluation was based on two selected payload groups. These groups were selected from a larger set of payload groups defined by the SASP Payload Accommodations Study.

The selected payload groups, denoted as A8 and F5, were selected using the criteria shown in Figure 1-4, which also defines the major characteristics of each payload group. It was intended that one group (A8) be representative of a stressing (from a data standpoint) payload group that is a candidate for a first order SASP and that the second group (F5) be representative of a stressing secondary second order SASP payload group.



Figure 1-2. End-to-End Data System Study Schedule

- User Requirements
  - Select Payload Groups
  - SASP Data Base
  - SASP Payload Accommodations Study
  - User Contact
- Technology Evaluation
  - Literature Search
  - Conferences
  - Technical Discussion
  - Peer Group Review
- M Data System Analysis
  - User MSFC Data System Dynamic Simulation
  - Define Initial Data Subsystem

Figure 1-3. Study Approach

### **CRITERIA:**

- **Realistic SASP Candidates**
- Stressing Data System Users
- Typical Early and Late P/L Groups
- Payload Definition Available



A8 Payload Group

- First Order Platform
- 1987 Flight

1000

- **570; 400 Km Orbit**
- Multidisciplinary Payloads

F5 Payload Group

Second Order Platform

η.

- **1989** Flight
- a 980; 705 Km Orbit
- Applications Payloads

Figure 1-4. Payload Group Selection

Data characteristics and requirements for the payloads within the groups were developed from a variety of sources as shown in Figure 1-5. The MDAC computerized payload descriptive data base was used to define payload data requirements envelopes (using information on approximately 80 payloads) and to provide the initial data requirements for some of the payloads in the A8 and F5 groups. This data was supplemented by information from other sources including contacts with principal investigators and payload developers. These contacts were particularly useful in helping to define payload sensor operating timelines which were important in the data flow simulations.

Data flow analyses were performed using the Data System Dynamic Simulator at MSFC. This simulator facility provides a versatile capability for evaluating data system performance. Figure 1-6 is an overview of this capability showing as inputs the mission parameters and constraints (e.g., orbital parameters of SASP, TDRSS location and availability parameters, sensor target criteria) and the SASP data system model. Outputs include a number of reports on mission model performance, data system performance (Device Utilization Model Report), and operations and cost reports.



a

- TH

.

Figure 1-5. User Requirements as Developed for the End-to-End Study





Figure 1-7 depicts the DSDS configuration and functional flow as it was applied in this study.



Figure 1-7. Data System Dynamic Simulator

The study approach to assessing the ability and availability of current and projected technology to support SASP needs was fourfold, as shown in Figure 1-8. An extensive literature search through the MDAC engineering library was used to access current literature published by industry, NASA, and DOD. Simultaneously, a survey of leading suppliers and NASA technology groups was conducted. Members of the MDAC study team attended several technical conferences that addressed new technology in the appropriate fields. Finally the summary results of this activity were reviewed and refined by senior technical review groups within MDAC.

and the second s



3

ŧ

÷

1111 22 (Hers

Figure 1-8. Technology Survey

and see .

## Section 2 USER REQUIREMENTS

The communication and data requirements for space platforms are largely driven by the needs of payloads. The platform CDMS, of course, must be capable of handling several (3-10) payloads during any mission phase and must be able to support periodic payload changeout. Payload data support requirements for the late 1980s were formulated by collecting data requirements for a large set of payloads thought to be SASP payload candidates, or at least thought to be representative.

Many of the approximately 80 candidate payloads that were reviewed are currently planned for Spacelab. Others are only conceptually defined at this time and have broadly stated data requirements. Using Spacelab payloads as design requirements generators for a SASP CDMS requires caution for the following reasons:

- Spacelab payloads are designed for a 7-10 day mission. Use of the same type payload on a SASP for 3 to 6 months or more would probably result in a much different operating timeline and consequently a (possibly) different data rate.
- Spacelab payloads may be constrained by the data gathering and communications capability provided by Spacelab and Shuttle. The optimum peak and/or average data rate may be higher than that used in the Spacelab.
- 3. Spacelab payloads are often designed to take advantage of the on-board payload specialists capabilities to monitor and operate the payload. A different operational approach is required to fly the same payload on an unmanned SASP. This different approach would likely affect the command and downlink data rates.

PRECEDING PAGE BLANK NOT FILMED

Payloads in the data base that are not Spacelab payloads are, for the most part, conceptual designs at this time. These payloads do not usually have well-defined data requirements. Often the only requirement available is a peak downlink data rate. Average data rates, data timelines, data descriptions command requirements, and on-board processing support requirements are not readily available.

During the study, the data requirements for the full set of 80 payloads was examined to provide an envelope of peak downlink data rates. A set of 16 Design Reference Missions (DRMs) from the Phase B Power Systems Study was also reviewed for downlink peak rate requirements. These requirements are summarized in Figure 2-1. This figure shows the cumulative percentage distribution of peak downlink data rates for the 80 individual payloads as well as for the 16 Power System DRMs.



Figure 2-1. Distribution of Peak Data Rates

16

1.4

The median data rate for the individual payloads is approximately 200 Kbps, the 90 percentile level is 30 Mbps, and the highest data rate is 120 Mbps (2 Synthetic Aperture Radar Payloads). For the Power System DRMs, the peak data rate for any DRM was defined as the sum of the peak data rates for the individual payloads in the worst case (from a data rate standpoint) payload group in that DRM. The median DRM peak data rate is seen to be approximately 10 Mbps and the highest DRM peak data rate is just less than 100 Mbps. The DRM did not include all of the 80 individual payloads, This is why the highest DRM data rate is less than the highest individual payload data rate.

Command rates are of concern because of Spacelab experience and because of the scheduling constraints associated with TDRSS forward links. However, examination of the SASP payload data base showed that most payload command requirements are for rates in the 1-2 Kbps range with the highest rate defined as 25 Kbps (see Figure 2-2). Command error-correcting and verification requirements will tend to increase the effective channel bit rate that is needed. In addition, since SASP will carry several payloads and because TDRSS forward link time may be a scarce resource, the SASP CDMS has baselined a 300 Kbps command channel for payload usage. Figure 2-2 shows how time division multiplexing could be used to, in effect, provide a dedicated port with some fraction of the 300 Kbps capability. The payload's use of this channel would be constrained only by TDRSS channel scheduling and overall platform command compatibility restrictions.

Figure 2-1 also shows the peak data rates for the A8 and F5 payload groups, which were the focus of this study. To allow data flow simulations for these two groups it was necessary to define operating timelines for each payload in each group. This was done by reviewing available documentation, contacting principal investigators and payload developers, and in some cases, making educated guesses. Figures 2-3 and 2-4 show the resulting timelines for A8 and F5, respectively.

### SASP Payload Data Base

- Most Defined Requirements are in 1-2 Kbps Range
  Highest Rate Identified is 25 Kbps
- Need to Consider Simultaneous Command Requirements
- Ample Bandwidth Available
  - TDRSS MA 10 Kbps
  - TDRSS SSA 300 Kbps
  - TDRSS KSA 25 Mbps
- Suggest Time Multiplexed Sharing of 300 Kbps SASP Command Link



Figure 2-2. Command Link Data Rates

- EO-1 Target: Sun Operates Continuously Except During South Atlantic Anomaly. Instrument is Off When Electrons are >3 MeV With a Flux >10 Particles/cm<sup>2</sup>
- UARS Target: Earth Takes 20 Minutes of Data When Activated. 50 Percent Duty Cycle Over Entire Orbit

d

- RO-2 Target: Earth Daylight Portion of Orbit 20 Kbps of Housekeeping Data Continuously; Additional 320 Kbps Data During Daylight Portion of Orbit
- EO-2 Target: Earth 20 Kbps and 4.6 Mbps Continuous Data. 16 Mbps Data has 50 Percent Duty Cycle Over Entire Orbit at 20 Minute Intervals.
- SOT Target: Sun 50 Kbps Continuous; 5 Mbps has 4 Percent Duty Cycle (Sun Only). High Rate Data (60 Mbps) is Random Event Driven Occurring 3 Times a Day. 30 Minutes of 60 Mbps Data for Each Event.

Figure 2-3. A8 Data Time Lines

R0-1

11

Thematic Mapper — Target: Earth Data Rate: 85 Mbps Duty Cycle: 2 Percent Maximum Delay For Data Dump: Realtime if Possible or 1 Orbit Specific Targets: Land Mass Over Continental U.S. Spectroscopic Imaging System - Target: Earth Data Rate: 32 Mbps Plus 2 Kbps (Houskeeping at 100 Percent) **Duty Cycle: 17 Percent** Maximum Delay for Data Dump: 2 Orbits Specific Targets: Land Mass on Sunlit Side Multispectral Resource Scanner - Target: Earth Data Rate: 30 Mbps **Duty Cycle: 17 Percent** Maximum Delay for Data Dump: Realtime if Possible or 1 Orbit Specific Targets: Sunlit Land Masses Fraunhofer Line Discriminator - Target: Earth Data Rate 50 Kbps Duty Cycle: 21 Six Minute Observations at 10:00 am to 2:00 pm (Standard Time of Nadir Observation) Maximum Delay for Data Dump: No Restriction - Anytime Specific Targets: Continental U.S. Land Mass SMR-PA Target: Earth Data Rate: 8 Kbps Duty Cycle: 100 Percent Maximum Delay for Data Dump; Realtime with 2 Orbite (Nax.) Specific Targets: Earth with Land Calibration LFS Target: Earth Data Rate: 100 Kbps **Duty Cycle: 32 Percent** Maximum Delay for Data Dump: 2 Orbits Specific Targets: Dark Side Oceans MMIRI Target: Earth Data Rate: 30 Mbps **Duty Cycle: 50 Percent** Maximum Delay for Data Dump: Realtime if Possible or 1 Orbit Spocific Targets: All Land Masses UARS Target: Earth Data Rate: 50 Kbps Duty Cycle: 61 Percent Maximum Delay for Data Dump: 2 Orbits (Max.) Specific Targets: Limb Solar Occulation and Earth OSAR Target: Earth Data Rate: 120 Mbpa Duty Cycle: 25 Percent Maximum Delay for Data Dump: Realtime if Possible or 1 Orbit Specific Targets: Oceans and Artic Ice, Anytime (Day or Night)

Figure 2-4. F5 Data Timelines

Most of the data timelines are driven by predictable target occurrences (e.g., land, sun-lit land, oceans). However, SOT is a notable exception in that the data rates are event-driven. That is, the data rate is higher during a particular event of interest, a solar flare, which is of course not scheduleable. As will be seen in the next section, this type of requirement has significant impact on the data system design and operating concept.

Figure 2-5 depicts the Reference Power System (Reference la) CDMS as modified for this study. Modifications to the Reference Power System concept were made to accommodate the payload data requirements envelope and include the following changes:

- 1. Increase the KSA channel downlink data rate from 226 Mbps to 300 Mbps to match the maximum TDRSS data rate capability.
- 2. Add one, two, or three Spacelab-type high data rate recorders to provide a scientific data storage resource for payloads.
- 3. Substitute a current technology high rate multiplexer for the Spacelab HRM included in the Reference Power System CDMS. This last change was suggested because of the requirement to accommodate several payloads with rates at or exceeding 50 Mbps.

A conceptual design of the current technology multiplexer was performed to assure feasibility. The input-output requirements are shown in Figure 2-6. The conceptual design is shown in Figure 2-7. The multiplexer uses a twotiered multiplexing scheme to accommodate the wide range of input data rates. Format flexibility is provided by using microprocessor control of the multiplexer operation. Formats are defined by instructions in the microprocessor memory, which can be a combination of ROM and RAM, allowing for both pre-defined formats and on-orbit format changes.

20

-----



Figure 2-5. Modified NASA Reference Power System Data Subsystem



Figure 2-6. Simplified Multiplexer Diagram

. 4

\_

-



Figure 2-7. Multiplexer Functional Diagram

States and

## Section 3 DATA SYSTEM ANALYSES

The data flow in the SASP CDMS and the TDRSS was analyzed for two payloads, designated as A8 and F5. The A8 and F5 payload groups were selected from payload groups defined in the SASP Payload Accommodations Study (Ref, 1). These particular payload groups were selected primarily because they were stressing for the SASP CDMS and were felt to be realistic first-order (A8) or second-order (F5) platform payload group candidates.

#### A. A8 Payload Group

Payload group A8 was intended to be a data subsystem stressing group that is a candidate for a first-order platform. A8 was defined in the SASP Payload Accommodations Study and includes the individual payloads shown in Figure 3-1. The EO-1 payload is a pallet-size group of instruments whose common objective is environmental observation. The instruments included in EQ-1 are: Active Cavity Radiometer, Solar Spectrum Measurement, Variation in Solar Constant, and Solar Ultraviolet Spectral Irradiance Monitor. The Upper Atmospheric Research Satellite (UARS) is currently planned as a free-flyer but was earlier identified as a candidate SASP payload. RO-2 is a pallet grouping of resource observation instruments that includes: Orbiter Large Format Camera, Ocean Color Experiment, Feature Identification and Location Experiment, Spacelab Geodynamic Ranging System, and Time Transfer Experiment. Payload EO-2 is. like EO-1, a pallet of environment observation instruments that includes: Atmospheric Tract Molecules, High Resolution Doppler Imager, Microwave Limb Sounder, and Measurement of Air Pollution from Shuttle. SOT is the Solar Optical Telescope.

The analysis approach for the A8 payload group is shown in Figure 3-2. Peak data rates for each payload in the group were established from published payload requirements documents or from interviews with payload developers.

- First Order Platform
- 57°, 400 km Orbit
- Multidisciplined
  Solar Physics
  Resource Observations
  Environmental Observations
  ISPM Science Support
- 1987 Flight
- Payload Grouping Includes EO-1 UARS RO-2 EO-2 SOT

Figure 3-1. A8 Configuration

- Establish Experiment Data Rates
- **=** Establish Experiment Data Time Lines Constraints
- **■** Assign Experiment Outputs to MUX Channels
- **Establish Simulation Ground Rules**
- Run Simulation
- Evaluate

1

Figure 3-2. A8 Analysis Approach

Experiment data timelines were established similarly by defining the observation opportunities and constraints as shown in Figure 2-3. The payload data outputs were assigned to the SASP high rate mux and low rate mux inputs as shown in Figures 3-3 and 3-4. Simulation ground rules were established that defined a TDRSS timeline generation methodology and the SASP data recorder operating rules.



Figure 3-3. A8 Configuration Maximum Data Rates



Figure 3-4. MUX Configuration for A8 Payload Group

Figure 3-5 depicts the TDRSS timeline simulation for six (6) hours of the A8 simulation. The TDRS-E and TDRS-W line-of-sight (LOS) timelines for the A8 orbit were generated by the MSFC Resource Scheduler computer program. An A8 schedule block for TDRSS was placed within each LOS timeline block at a fixed time after initiation of LOS and with a fixed duration. For the A8 simulation, each scheduled TDRSS timeline block started 10 minutes after the start of LOS and lasted for 10 minutes. The TDRS-E and TDRS-W timeline allocations were combined to define the total TDRSS timeline allocation for A8. This resulted in two 10 minute blocks for typical orbits.

The A8 mission was simulated on the MSFC Data System Dynamic Simulator. Figure 3-6 shows the nature of the simulation and some of the results of a 24-hour mission. The Experiment MUX function combined the timevarying data streams from the payloads to produce a composite data stream with a mean rate of 15.6 Mbps and a peak of 93.5 Mbps. The switch (SW) function routes the composite data stream directly to the output MUX and then to TDRSS when TDRSS is available (during a TDRSS schedule block). When TDRSS is not scheduled, the data stream is routed to a Rate Switch function. This function compares the data stream peak rate to the on-board recorder peak



.

~ş

\*





Figure 3-6. A8 Simulation (10 Min/Orbit TDRSS Time)

record rate (32 Mbps in this case). If the data stream rate exceeds the recorder rate, the data represented by the excess rate is considered to be lost; the data at 32 Mbps or less is routed to the tape recorder function.

The data quantity going to the tape recorder is monitored by the simulator program. If the data quantity exceeds the recorder capacity, that excess data is considered lost. When TDRSS schedule blocks occur, the tape recorder is dumped to the output MUX simultaneously with real-time data at the maximum recorder output rate and the data quantity currently stored on tape is reduced accordingly.

As shown in Figure 3-6, 19% of the A8 payload group data in a simulated 24-hour mission was transmitted in real-time. Seven percent of the data was lost because it was acquired when TDRSS was not scheduled and at a rate in excess of the 32 Mbps storage capability. Another 12% of the data was lost because the tape recorder capacity was not sufficient. Sixty-two percent of the data was stored and dumped by the on-board tape recorder. Figure 3-7 summarizes the SASP data system performance with the A8 payload group.

|                       | Peak Rate | Mean Rate | Quantity                    |
|-----------------------|-----------|-----------|-----------------------------|
| Data Acquired         | 93.5 Mbps | 15.6 Mbps | 1.3 x 10 <sup>12</sup> Bits |
| Transmitted Real Time | 22 Mbps   | 13.3 Mbps | 2.5 x 10 <sup>11</sup> Bits |
| Recorded/Dumped       | 32 Mbps   |           | 8 x 10 <sup>11</sup> Bits   |

Data Lost

The second se

- Recorder Capacity Exceeded
  1.6 x 10<sup>11</sup> Bits
- Recorder Input Rate Exceeded 9 x 10<sup>10</sup> Bits

Figure 3-7. A8 Data System Performance

ı.

A review of the nature of the lost data indicated that it almost totally consisted of SOT payload data. SOT has a primary objective; the collection of data during solar flares. The SOT data output was modeled at 50 Kbps continuous output, a 5 Mbps output for 15 minutes before and 15 minutes after a solar flare, and a 50 Mbps output for 15 minutes during the flare event (see Figure 3-8). The simulation was set up to generate simulated solar flares at random times at an average rate of three every 24 hours. During the A8 simulation, three simulated flares occurred, none of which coincided with a TDRSS schedule block. Since the on-board storage system was not sized to handle this data, the data was lost.



Figure 3-8. SOT Solar Flare Data Handling

.3

Figure 3-9 summarizes the assessed data system performance for the A8 payload. The peak data rates were well within the SASP data and communication capabilities and are also well under the TDRSS KSA channel capacity. Data loss for the A8 payload group could be eliminated by either (1) TDRSS scheduling that assures TDRSS availability during peak data acquisition periods, or (2) providing a modest improvement in on-board storage rate and capacity.

- Peak Real-Time Data Rates Are Within SASP Data System Capability
- Data Loss Can Be Eliminated By
  - Improved Scheduling of TDRSS Access, Or
  - Modest Improvement in Recorder Capability
- Solar Flare Data Requires Special Consideration
  - Real Time Monitoring and Fast Response TDRSS <u>Scheduling</u>, Or
  - Onboard Data Evaluation and Capture

Figure 3-9. A8 Assessment

The A8 simulation emphasized the need for an on-board capability to capture random event driven data. In the SOT case, one operational concept is that the 50 Kbps continuous data is monitored at the control center. When this data indicates that a solar flare is imminent, the on-board system is commanded to begin acquiring data at the 5 Mbps rate, then the 50 Mbps rate. However, the TDRSS concept and predicted loading make it extremely unlikely that a command channel can be dedicated to a particular spacecraft and make it difficult to reschedule a command channel on short notice to respond to random events.

An on-board system concept might include a "continuous-loop" recorder that always contains the sensor output data for the last X minutes. An on-board processor would evaluate the data and would cause the recorder to "freeze" the data for the appropriate time period when an interesting event is detected. This stored data would then be dumped at the next scheduled TDRSS access time.
In summary, the A8 analysis showed that the SASP data system, configured with currently available technology, is capable of capturing the combined data output of the A8 payload group with a reasonable amount of TDRSS time. Event-driven high rate data requires special consideration in the on-board data system design.

### B. F5 Payload Group

The F5 payload group was selected to represent a data-stressing payload group for a second-order SASP in the late 1980s time period. F5, like A8, was defined early in the SASP Payload Accommodations Study. As shown in Figure 3-10, F5 was a payload group candidate for an applications platform to be launched in 1989 into a 90°, 705 km orbit. The payloads in the group include RO-1, Soil Moisture Radiometer-Phase Array (SMR-PA), Laser Fluorescence Spectrometer (LFS), Multi-Spectral Mid-IR Imager (MMIRI), Upper Atmospheric Research Satellite (UARS), and Ocean Synthetic Aperture Radar (OSAR). RO-1 is, like RO-2 in the A8 payload group, a pallet of resource observation instruments suggested by the SASP Payload Accommodations Study. RO-1 includes a Thematic Mapper from Landsat, a Stereoscopic Imaging System, a Multispectral Resource Sampler, and a Fraunhofer Line Discriminator. Each of the instruments on the RO-1 pallet was considered to be a separate payload with its own data output channel.

- Second Order Platform
- 98°, 705 km Orbit
- 1989 Flight
- Applications Platform
- Payload Group Includes RO-1 SMR-PA LFS MMIRI UARS OSAR

Figure 3-10. F5 Configuration

The F5 analysis approach, summarized in Figure 3-11, was similar to that previously described for A8. However, for F5 additional simulation runs were made with variations in key input parameters to allow some assessment of the effectiveness of competing approaches to achieving effective data capture. The simulation parameters that were varied are summarized in Figure 3-12.

- Establish Experiment Data Rates
- Establish Experiment Data Timeline Constraints
- Assign Experiment Outputs to MUX Channels
- **Establish Simulation Ground Rules**
- Run/Evaluate Simulation
- Define Trade Parameters
- Run Trade Study Cases
- **Evaluate Results**

ŕ,

Figure 3-11. F5 Analysis Approach

- Record/Dump Rate
- **TDRSS Availability (Dump Time)**
- Onboard Processing/Data Compression
- Dedicated Communication/Data Processing Capabilities

Figure 3-12. F5 Simulation Trade Studies

F5 payload data timeline constraints and operating rules were established and are shown in Figure 2-4. The payload data outputs were assigned to the SASP high rate multiplexer inpul as shown in Figures 3-13 and 3-14. Figure 3-13 also shows the peak data rate produced by each payload. The processor (PROC) block was added to represent the data rate increase that may result due to source packetization of the data. It was assumed that the rate increase would be approximately 10%.

5



Figure 3-13. F5 Configuration Maximum Data Rates



Figure 3-14. MUX Configuration for F5 Payload Group

Figure 3-15 defines the parameters used in each of five simulations for the F5 payload group. The on-board storage record and dump rate and storage capacity and the TDRSS timeline availability were varied as shown. In configuration C, the OSAR payload was deleted on the basis that such an applications-oriented, high data rate, high data quantity payload may be more effective with its own dedicated data and communications system, thereby bypassing and off-loading the SASP data/communications system and the TDRSS. Configuration D simulated the effect of reducing the OSAR and Thematic Mapper peak rates by a factor of 4 by the use of on-board data compression/ reduction techniques.

| Config-<br>uration | Record/<br>Dump Rate | Record<br>Capacity   | Data<br>Compression                                                             | TDRSS<br>Available | P/L<br>Configuration |
|--------------------|----------------------|----------------------|---------------------------------------------------------------------------------|--------------------|----------------------|
| Baseline           | 32 Mbps              | 3.8 X 1010           |                                                                                 | 20 Min             | Full F5              |
| Α                  | 64 Mbps              | 3.8 X 1010           |                                                                                 | 10 Min             | Full F5              |
| В                  | 100 Mbps             | 3.8 X 1010           |                                                                                 | 7 Min              | Full F5              |
| С                  | 100 Mbps             | 3 X 10"              |                                                                                 | 15 Min             | Delete OSAR          |
| D                  | 100 Mbps             | 3 X 10 <sup>11</sup> | Reduce Pk Rates<br>TM = 22.5 X 10 <sup>5</sup><br>OSAR = 30.5 X 10 <sup>6</sup> | 15 Min             | Full F5              |
|                    |                      |                      |                                                                                 | 1                  |                      |

Figure 3-15. F5 Trade Studies

Figures 3-16 through 3-20 show the results of the F5 simulations in a format similar to that used in the A8 description. The first three simulations, where various combinations of recorder capability and TDRSS timeline were assumed, resulted in large amounts of data being lost - up to 78% in the worst case. This happens because the amount of data being produced by the combined F5 payloads (approximately 109 Mbps average or nearly  $10^{13}$  bits in 24 hours) is so great that it cannot be captured with reasonable on-board storage capabilities and TDRSS timelines. The C and D configuration, Figures 3-18 and 3-20, show that when the OSAR payload is off-loaded or when the OSAR and TM rates are reduced by a factor of 4, the data can be captured, although a 100 Mbps recorder was required as well as two 15 minute TDRSS dumps per orbit.

34

**#**1



\$

4

Statistics

salar men ti sala.

Figure 3-16. F5 Baseline (20 Min TDRSS Time)



Figure 3-17. F5 - A (10 Min TDRSS Time)



Figure 3-18. F5 - B (7 Min TDRSS Time)



Figure 3-19. F5 - C (15 Min TDRSS Time) (No OSAR Payload)

H



Figure 3-20. F5 - D (15 Min TDRSS Time) (Use Data Compression for OSAR and TM)

Figure 3-21 summarizes the statistics for the five (5) F5 simulations. Figure 3-22 shows the key conclusions from the F5 analysis. As in the A8 case, peak data rates are within the SASP data system and the TDRSS capability. The total data quantity produced by F5 however, proved to be stressing to the data system. Because of the total expected to be placed on the TDRSS resource, it will be necessary for users to minimize their requirements for TDRSS time. This will require on-board data storage that can be dumped to TDRSS in a short time period, i.e., at a high data rate. For payloads like the OSAR and the Thematic Mapper in the F5 group, on-board data processing and reduction/compression techniques will be needed to prevent the large amounts of data from swamping the SASP data system, the TDRSS, and the ground data networks.

The F5 analysis results were extended to show how the data loss from an F5 payload group would vary as key parameters are changed. Figure 3-23 shows the data loss variation for F5, with a 64 Mbps on-board recorder, as the TDRSS timeline allocation per orbit is changed. This curve indicates that reasonable TDRSS timeline allocations will not allow a large percentage of

the data to be captured, given a 64 Mbps on-board recorder. Figure 3-24 shows the F5 data loss as a function of recorder read/write rate for an assumed 20 minutes per orbit of TDRSS timeline. This curve again shows the difficulty in trying to capture the F5 payload data with state-of-the-art spacecraft recorders and a less than full-time TDRSS channel.

Figure 3-25 shows the data loss for F5 as a function of reduction in the total data quantity (by on-board data reduction/compression) for a 64 Mbps recorder and 15 minutes of TDRSS timeline per orbit. This chart and the two previous ones reinforce the conclusion that on-board data processing is necessary to avoid significant data loss for payload groups like F5.

1

. .

|             | Total Data<br>Acquired<br>(24 Hr) | % Transmitted<br>In Real Time | % Recorded<br>And Dumped | % Data<br>Lost |
|-------------|-----------------------------------|-------------------------------|--------------------------|----------------|
| Baseline F5 | 9.4 x 10 <sup>12</sup> Bits       | 36%                           | 11%                      | 53%            |
| A           | 9.4 x 10 <sup>12</sup> Bits       | 20%                           | 11%                      | 69%            |
| В           | 9.4 X 10 <sup>12</sup> Bits       | 12%                           | 10%                      | 78%            |
| С           | 1.3 x 10 <sup>12</sup> Bits       | 38%                           | 62%                      | 0%             |
| D           | 3.2 x 10 <sup>12</sup> Bits       | 31%                           | 69%                      | 0%             |

Figure 3-21. F5 Simulation Results

38

The second s

- F5 Peak Rates Are Within SASP Data System Capability For Real-Time Transmission
- **F5** Data Quantity Stresses Data Subsystem
- " Data Storage Capability is A Critical issue
- TDRSS Timeline Allocation Will Be A Critical Mission Operations Factor
- On-Board Data Processing/Reduction Techniques Are Necessary to Make High Data Rate Payloads Feasible





Figure 3-23. F5 Data Loss Versus TDRSS Time Allocation

X



Figure 3-24. F5 Data Loss Versus Data Storage Capability



Figure 3-25. F5 Data Loss Versus Data Compression/Reduction Ratio

# Section 4 TECHNOLOGY SURVEY

#### INTRODUCTION

During the DSDS runs done by both MSFC and us, certain data system components onboard the SASP were identified as areas that would potentially require capability improvements through technology growth in the 80s. Those technology areas identified were Onboard Data Storage, Multiplexers and Onboard Processors. To assess the technology in these areas and try to project the growth through the 80s we performed the following:

- Early in the study we initiated a literature search through our library which gained us access not only to all MDC component library but also NASA and DoD documents. Our search identified over 2000 documents of which all or parts of over 300 were reviewed in support of our projections.
- 2. Another source of technology data that was utilized is Technical Conferences. Members of the study team attended applicable sessions at five conferences (International Telemetry Conference, WESCON, Space Systems & Technology in the 80s, International Instrumentation Symposium, and Space Shuttle/Spacelab Optical Experiments Conference). Over 70 sessions were attended which were relevant to the SASP technology issues.
- 3. Personal and telephone interviews were conducted with technical experts in the subject fields to gather the most current and capable projections of the applicable technology in the 80s. Over 200 people were contacted who contributed significantly to the results of our projections; these were made up of people in NASA, Dod, industry, and academic.

41

· 3 .

4. Finally, the results of our technology survey and projections were reviewed by a group of senior technical specialists at MDAC-HB and reviewed at MSFC, NASA Headquarters, and GSFC.

### A. On-Board Storage

Tape Recorders - The most prominent means of storing data on board space-1. craft presently is magnetic tape via analog recording techniques. Currently the state-of-the-art is the Spacelab recorder (Odetics) with a maximum recorder rate of 32 Mbps with a total storage capacity of  $3.8 \times 10^{10}$  bits. Other examples of existing spacecraft recorders are the two NASA standards -RCA's 4.5 x  $10^8$ , and Odetics 4 x  $10^9$ . All these recorders are longitudinal devices utilizing conservative bit packing densities. Currently, in ground based longitudinal recorders, several advancements are currently employed to increase record rates and storage capacity. The first of these is new roding techniques  $^{2,3,4,5}$  to increase bit packing density; examples of these are the Hiller Codes (Delayed Modulation), Enhanced NRZ, Randomized NRZ, and Hodifications of the Reed Solomon Code (Figure 4-1). Through the additions of encoding and decoding electronics to accommodate these codes bit packing densities are in the order of 33,000 bits/inch/track with a bit error rate of < 1 x  $10^{-7}$ . Another technique has been to increase the number of head tracks per inch and increasing the width of the magnetic tape to 2 inches. Examples of these are the Bell and Howell System 600 which utilizes 84 tracks (2" tape) and enhanced NRZ encoded/decoding via serial to parallel conversion to record at rates up to 600 Mbps. Another example is the RCA High Density Multi-Track (HDMR) which utilizes 160 tracks (2" tape) to record up to 240 Mbps. Other companies involved in similar ground applications (longitudinal) are Sangamo, Honeywell, Ampex, and EMI.

The other approach in magnetic recording techniques being advanced for ground applications is the Helical Scan Rotary tape machines. The most interesting recorder surveyed was the Ampex Super High Bit Rate Recorder.<sup>6,7</sup> Utilizing two sets of 27 track heads (2" tape) with bit packing densities of 10 Kb/inch offers recording rates of up to 1000 Mbps with a total storage capacity of 1.3 x  $10^{12}$  bits (Figures 4-2, 4-3). Presently a lab model is operating at 750 Mbps.



Figure 4-1. PCM Code Definition

| 1 an all state                                                                                     | al äddanaa                | (5 MB/SQ/IN, USER PACKING DENSITY) |                    |                        |                    |                          |
|----------------------------------------------------------------------------------------------------|---------------------------|------------------------------------|--------------------|------------------------|--------------------|--------------------------|
| and Contra                                                                                         | and Control Tracks        |                                    | Record<br>Time Min | Tape<br>Length<br>Feet | Reel Dia<br>Inches | Total Storage<br>Bits    |
| a spectra and a second                                                                             | 2 Ťape                    | 1000                               | 21,6               | 10600                  | ឋ                  | 1, 30 x 10 <sup>12</sup> |
|                                                                                                    | 4                         | 750                                | 28.8               | 10800                  | 15                 | L 30 x 10 <sup>12</sup>  |
| Enlargement of 1 "Stack Track"<br>(27 Tracks, 1 Mil Wide, 1,5 Mil Centers)<br>Stack Track Capacity |                           | 600                                | 36,0               | 10800                  | ប                  | 1, 30 x 10 <sup>12</sup> |
|                                                                                                    |                           | 300                                | 72,0               | 10600                  | IJ                 | 1, 30 x 10 <sup>12</sup> |
| is 2 Megabits                                                                                      | Including<br>Servo Tracks | 200                                | 108, 0             | 10800                  | 15                 | 1, 30 x 10 <sup>12</sup> |
|                                                                                                    |                           | 100                                | 216, 0             | 10800                  | 15                 | 1, 30 x 10 <sup>12</sup> |
|                                                                                                    |                           | 20                                 | 1060, 0            | 10600                  | IJ                 | 1, 30 x 10 <sup>12</sup> |
| A) Tape Form                                                                                       | nat                       |                                    | B)                 | Storage Ca             | pacity             |                          |

Figure 4-2. SHBR Tape Utilization

Technical Details

- Helical Scan Rotary Tape Transport
  - 180º Helical Wrap With 5" Dia Scanner
  - Uses 2" Tape With Present Oxide Characteristics
  - 2 Sets of 27 Track Heads, Each Writing Up to 30 MB/Sec. At 10 KB/In. Packing Density per Track
  - Heads With 1 Mil Tracks on 1,5 Mil Centers
  - 15 Microinch Air Separation Between Tape and Head
  - Continuous Automatic Scan Tracking (AST)\*
- Record/Reproduce Electronics
  - Fully Digital Design
  - Speed Changing Via Digital Buffer, Giving Continuously Variable Input/Output Speeds
  - Fixed Equalization as in Today's Computer Disc Recorders
  - "Instantaneous" Start/Stop Capability-

\*Trademark - Ampex Corporation

Figure 4-3. The Ampex SHBR High Technology Digital Tape Recorder/Reproducer

For space applications several developments were surveyed. RCA is pursuing the application of increased head track densities and the use of high density codes for longitudinal recorders to address the need for higher recording rates and increased storage. Odetics is under contract to modify the Spacelab recorder via the addition of modified Reed Solomon encoding/decoding electronics to increase that machine to 50 Mbps with a total storage of 7.5 x  $10^{10}$ .<sup>8</sup> The most promising work going on is the teaming of Ampex and Odetics in which Odetics would adapt for space applications the Ampex super high bit rate technology. Over and above the technology growth for increased recording rates and storage is the work that has been done on increasing the reliability of the spaceborne recorder. Much work has been done on the mechanical design and the head tape interface to solve the well known reliability problems of yesterday.

Tape recorder projected growth through 1990 is shown in Figure 4-4. Taking advantage of new high density coding techniques and new head technology (both rotary and longitudinal) indicates that the tape recorder technology could supply a reliable recorder with record rates approaching 1 Gbps and total storage capacity in the order of  $10^{12}$ . Figure 4-5 shows hardware examples that use some of the candidate technology that is applicable to this projected growth.



Figure 4-4. Tape Recorder Growth



HDMR-Head – RCA 240 MBPS – 160 Tracks



System 600 -B&H 600 MBPS

Figure 4-5. Tape Recorders

2. <u>Bubble Memory</u> - An alternate to analog magnetic tape for data storage is the magnetic bubble. The solid state recorder utilizing bubble memories has evolved as the prime candidate for replacing magnetic tape recorders in spacecraft. Utilizing digital techniques logic states are determined by the presence or absence of a magnetic domain. A logic "1" is indicated by the presence of a bubble, a "0" by its absence. Acting like a shift register bubbles are moved around in major and minor loops. Access to a set of data is achieved by loading the major loop with bubbles on the appropriate minor loop and then shifting them past a magneto resistive sensing device.

At first, bubbles were large in size; however, with knowledge gained from other technologies, smaller substrate features were readily attained and the size of bubbles easily shrank. A new planar processing technique used by Texas Instruments now foresees 1 µm bubble diameters giving 6 Mbits/cm<sup>2</sup>. 1.8 µm bubbles are now cormercially available. One hundred Mbit bubble chips are expected by the mid 1980s if progress continues as expected and chips of 256 Mbits are believed to be possible in the far term. Contiguous disk (CD) technology may be a major factor in this size reduction. With CDs the gap is eliminated; therefore, bubble size is not bounded by gap size. Two additional advantages of the contiguous disks over other techniques are that drive power requirements do not go up with decreasing bubble diameters and the photolithography process can be less exacting in tolerance. Wall encoded bubbles also will play a large part in the battle for small sizes. Here, ones and zeros are made distinguishable by dissimilarities in the structures of the bubble domain wall. Bubbles will be able to be packed closer together without the problem of bubble repulsion.

Speed and access times will continue to increase; at first one large major loop was implemented to circulate bubbles on the chip. A new architectural format of major loop/minor loop allows for greater access to a specific data block. Typical speeds now are 750 Kbits/sec. with 3ms access times. A frequency of 100 KHz is used. Current sheet devices look promising for future development. For these the drive coils are replaced by layers of current carrying materials. These will make speeds of 1 to 20 MHz possible.

Applications of bubble memories as tape recorder replacements for Space Applications have been proposed for sometime. The primary emphasis has been on achieving the increased reliability inherent with a solid state device. Both the USAF and NASA have done development work in this regard. The Air Force has done development work (Air Force Avionics Lab, Wright-Patterson AFB) with Texas Instruments to develop a brassboard system using present technology to demonstrate bubble memory system concepts. Based on 5um bubbles with a 128K bit major minor devise a 16 Mb unit with data rates up to 2 MHz will be fabricated. Estimated weight and volume are 56 pounds and 1555  $in^3$ . The USAF also contracted with Rockwell International to perform a conceptual design for a 10<sup>12</sup> bit bubble memory system with data rates up to 50 MHz (USAF Contract F33615-76-C-1198).<sup>9</sup> The basic storage element contains 10<sup>8</sup> bits in a 5cm x 5cm area. The elements were then organized into a hybriddecoder form with the data being organized in  $10^7$  bit blocks accessed through retarding type decoder networks; operating frequency was 780 KHz. The system goal of 50 MHz was achieved by multiplexing 64 channels in parallel.

The NASA effort managed by Langley Research Center has been supported by Rockwell International.<sup>10,11</sup> They have designed, fabricated, and tested a partially populated  $10^8$  bit prototype spacecraft recorder. Based on a 4µm

bubble technology and a 100K bit serial memory element it is capable of multiple configurations and data rates up to 1.2 Mbps. NASA recently has been considering development of a flight-qualified version based on the experience gained from the  $10^8$  prototype. Shown in Figure 4-6 are the specifications for the RI  $10^8$  and  $10^{12}$  Solid State Data Recorders including a picture of the prototype  $10^8$  delivered to NASA/Langley. Also shown is a photograph of the Bell Laboratories experimental 11.5 Mbps bubble on a 1.3 in<sup>2</sup> chip. Based on contiguous disk technology their drive power does not increase with decreasing bubble size.



Langley/RI 10<sup>8</sup> Bit Recorder

# 10<sup>8</sup> Bit RCD Specs

SSDR Characteristics Summary

| Storage Capacity                |
|---------------------------------|
| Size                            |
| Weight                          |
| Configuration                   |
| Serlal-Programmable             |
| Parallel-8 Bit                  |
| Max Data Rate                   |
| Each Channel                    |
| Total                           |
| Power (1 Channel, 10k Bits/Sec) |
| Operating Temperature           |
| Nonoperating Temperature        |
| No Loss of Data                 |
| With Loss of Data               |
| Predicted MTRF                  |

1.04 x 10<sup>8</sup> Bits 760 in<sup>3</sup> 43 Pounds

1, 2, or 4 Channels 1 Channel

1.2m Bit/Sec 2.4m Bits/Sec 13.7 Watts -10°C to +60°C

-40°C to +85°C -50°C to +125°C 41.000 Hours

Bell Labs - 11.5 Mb/Chip

# 10<sup>12</sup> Bit RCD Specs

| Year Operational    | 1985 (Est)             |
|---------------------|------------------------|
| Volume              | 3,456 ln <sup>3</sup>  |
| Weight              | 120 Lb                 |
| Storage Capacity    | 10 <sup>1</sup> 2 Bits |
| Power (Maximum)     | 200W                   |
| Data Rate (Maximum) | 50 MHz                 |

Figure 4-6. Bubble Memory

Magnetic Bubble Solid State Recorder projected growth through 1990 is shown in Figure 4-7. Assuming that the predictions quoted in the references do occur means that these types of mass storage devices will be viable competitors for magnetic recorders in space by 1990.



Figure 4-7. Bubble Memory Storage Growth

3. <u>Metal-Nitride-Oxide-Semiconductor (MNOS) Memory</u> - Another alternative to analog magnetic tape for data storage is the MNOS memory devices. The MNOS transistor is unique soong solid-state electronic devices in that it permits stored data alternative lity simultaneously with stored data nonvolatility. It also provides a small-area structure and fabrication compatibility with high density, integrated circuit technologies.

The MNOS transistor is a close relative of the conventional metal-oxide-semiconductor (MOS) transistor in that the usual layer of gate oxide is replaced by a 500 A layer of silicon nitride over a less than 20 A thick layer of silicon dioxide. The application of a moderately-high voltage (approximately 25 volts) to the gate electrode of this transistor causes the thin silicon dioxide layer to become conductive (or to permit charge carriers to tunnel

through it). Charge carriers may then pass between the silicon and chargecarrier traps located near the silicon-nitride, silicon-dioxide interface. The presence of trapped charge carriers at this interface modifies the gate voltage which controls passage of charge carriers from source to drain in the conventional operation of the transistor. The MNOS transistor is then said to have an "off" and an "on" states which depend on the concentration and the polarity of the trapped charge carriers.

Westinghouse and McDonnell Douglas Astronautics Co. (MDAC) both have been working for some time to apply the MNOS memory technology to space solid state data recorder applications. The Westinghouse work has centered on using their MNOS Boram Chip shown in Figure 4-8; this is actually a hybrid 1 x 2 inches containing 16 chips. The specification derived by Westinghouse for a Spaceborne 10<sup>8</sup> Bit Recorder is also shown in Figure 4-8 with projected specifications based on various density MNOS chips.<sup>12</sup> MDAC's work has centered around existing work they have been doing utilizing MNOS technology noted with Adaptive Wafer Scale Integration techniques as shown in Figure 4-8, 13,14



Westinghouse

| Characteristics | Design<br>Target | MNOS<br>32k<br>Bit<br>Chip | MNOS<br>6 5k<br>Bit<br>Chip | MNOS<br>131k<br>Bit<br>Chip | MNOS<br>262k<br>Bit<br>Chip | Units    |
|-----------------|------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------|----------|
| Bit Capacity    | 10*              | 10*                        | 10*                         | 10*                         | 10*                         | Bits     |
| Record Rate     | 10 <sup>5</sup>  | 105                        | 105                         | 105                         | 10 <sup>5</sup>             | Bits Sec |
| Playback Rate   | 106              | 106                        | 106                         | 106                         | 106                         | Bits Sec |
| Power           | 20               | 5.4                        | 5.4                         | 5.4                         | 5.4                         | Watts    |
| Weight          | 10               | 19                         | 12                          | 9                           | 7                           | Pounds   |
| Volume          | 800              | 456                        | 290                         | 206                         | 165                         | Inches   |



Silcon Water Many Interconnected Circuits

Total System of **Reconfigurable Circuits** on a Water

- Up to Several Million Circuit Elements
- Reconnectable on a Semiconductor Water Comapred With 1.024.000 Bit Memories
- Constructed From 16,334 Bit Devices, AWSI
- Saves More Than 2000 Lead Bonds Plus 64-Device Hybrid or PC Interconnect Boards

MDAC-HB

| System Level         | 10° Bits Usable for Data                                     |
|----------------------|--------------------------------------------------------------|
| Water Level          | 5 MBit Average (4 Inch Wafer                                 |
| Reliability          | Self-Maintaining With Built-In Space                         |
|                      | Block Accessed Seria                                         |
|                      | Power Switchin                                               |
| Size                 | 0.6 Cubic Foo                                                |
| Weight               |                                                              |
| Speed                | Up to 2.7 Mb Se                                              |
| Power                | 15W Average 25W Pea                                          |
| Pediation Hardness ( | hotion 10 <sup>5</sup> to 10 <sup>6</sup> Bad (Si) Total Dos |

10<sup>9</sup> Bit Recorder

Figure 4-8. MNOS Memory

Adaptive Wafer Scale Integration (AWSI)<sup>15</sup> is a concept which employs electrically alterable, nonvolatile interconnect controlier circuits processed into a semiconductor wafer to connect "arrays" of interconnected, operable circuits (also processed into the wafer) to a bus structure depocited on the wafer between the arrays. With this approach, AWSI can have important advantages relative to other high density electronic circuit approaches. Such advantages potentially include: repeated electronic reconfigurability of interconnected circuits, compatibility with a wide variety of semiconductor processes, ability to select for yield, improved reliability, self-healing and fault tolerance, all plus reduction in size, weight, and cost.

Figure 4-9 graphically illustrates the AWSI concept. In AWSI, the die array are all connected via system bus (Figure 4-9). The address of these arrays that pass the probe test are stored in nonvolatile memory. Operable arrays which are initially used in system mechanization are accessible either via indirect addressing or via associative decoder addressing. The remainder of the operable arrays are reserved as spares to be connected into the bus structure as replacements for operating arrays which subsequently may be shown by built-in tests to have become defective. Alternatively, the spares can be later used for system reconfiguration, dependent on application requirements.

With AWSI interconnect:

- a. Any array may be connected to, or disconnected from, the structure at any time; connections include both signals and power.
- b. Neither nonoperable nor nonoperating arrays draw power.
- c. Neither special contact masks, metalization masks nor fusible links are required to connect arrays to bus lines. Conditional interconnect is accomplished electronically instead of via nonalterable mechanical means.
- d. Spare operable arrays are stored on the wafer and connected to the bus structure whereever built-in tests reveal that one of the active arrays has failed and must be replaced.
- e. Reconfiguration may be achieved within limits established via the system architecture by reconnecting arrays to the bus.





Shown in Figure 4-8 are the specifications for a  $10^9$  Bit Recorder based on the MDAC ASWI approach. Shown in Figure 4-10 is the implementation of a memory wafer based on ASWI.





MNOS memory growth is shown in Figure 4-11; based on the development work done by Westinghouse and MDAC a viable spaceborne solid state data recorder could be a reality by the end of the 1980s with storage capacities as high as  $10^{12}$  bits and data rates as high as 300 Mbps.

.



Figure 4-11. MNOS Memory Growth

4. Conclusions - As identified in the data system analyses the SASP will need more on-board storage with higher record/reproduce rates to be effective in a shared community of TDRSS users. Because of limited access to the single access channels of the TDRS the SASP will be required to store onboard scientific data which cannot be handled by the TDRSS Multiple Access Service. In conjunction with the limited TDRSS access time the data stored on board will then need to be played back at the highest rate (< 300 MHz) possible to minimize the channel time required through the TDRS. Based on the technology surveys, several candidate technologies could be developed to perform this task. The most promising of these is magnetic tape; the technology exists now for ground-based machines. Current ground-based machines currently have 10<sup>12</sup> bits of storage and record/reproduce rates in excess of 300 Mbps. With some development, solid state machines based on bubble memory could be realized with storage of  $10^{12}$  bit limited and a maximum record/reproduce rate of 5 MHz. With a concentrated development of MNOS for solid state data recorders, it is felt that a  $10^{12}$  bit storage machine with up to 300 Mbps could be realized by 1990.

### B. Multiplexers

1. <u>Systems</u> - Investigation of the major NASA programs provided us with no existing hardware which could be adapted for the SASP application; however, the Spacelab and Landsat D designs were candidate terinology that would be applicable to the SASP. Demonstration of 300 Mbps was nearly achieved by the GSFC "Multimegabit Operation Multiplexer System" which was developed by the Harris Corporation in 1973.<sup>16</sup> The system consisted of two 140 Mbps subsystems with multiple inputs that were interleaved to produce a combined data rate of 280 Mbps. Although only a breadboard design, the capability of the technology was clearly demonstrated.

Due to lack of published data on the subject of high speed multiplexers on military programs a series of meetings were conducted with Motorola, Harris, and TRW. The subject was to address specifically the SASP Multiplexer and the application of work they have performed on other programs that would demonstrate the capability of the technology needed for the SASP. In all cases it was made clear that the technology exists and has been demonstrated for DoD spacecraft at  $\geq$  300 Mbps and work was underway to fly multiplexers at rates  $\geq$  1 Gbps.<sup>18-22</sup> Figure 4-12 illustrates some of the applicable hardware identified in our survey.



Hughes - G<sub>a</sub>A<sub>s</sub> 1 GBPS



MDAC/Motorola 1 GBPS



DoD/Motorola 300 MBPS

Figure 4-12. Multiplexers

# 2. Technology -

## High Speed Microcircuit Development

The speed of a circuit is measured in terms of the number of operations per second performed by the circuit. This speed can be incræased by reducing the transistor size on the circuit or by selecting materials which have inherently faster characteristics.

Sometime in the 1980s, technologists anticipate we will begin to experience the upper limit of silicon IC speed performance, i.e., the ability of silicon integrated circuits to provide improved high-speed signal capability. Silicon-On-Sapphire (SOS) and Gallium Arsenide (GaAS) ICs offer very attractive advantages. Figure 4-13 qualitatively illustrates the speed progression experienced in the microelectronics industry.<sup>17</sup>



Figure 4-13. Progress in High-Speed Microcircuits - Includes extending the capabilities of silicon semiconductors through the use of Silicon-On-Sapphire (30S) microcircuits and Gallium Arsenide GaAS) microcircuits.

# Silicon-On-Sapphire (SOS) Integrated Circuits

SOS technology implies high-reliability, high-packaging densities, improved resistance to radiation, high-speed operation, and low-power dissipation. SOS gate delays of less than one nanosecond and power dissipation in microwatts/gate have been demonstrated. Most importantly, the SOS approach is potentially cost-competitive with bulk-silicon CMOS (complementary MOS).

Recent SOS product developments have been in the direction of increased density and the achievement of specific large-scale-integrated devices. Several companies are currently developing SOS/LSI devices in the form of microprocessors, semiconductor memories, and logic arrays. SOS microcircuits are being developed for use in future high-speed, low-power government electronic systems.

# Gallium Arsenide (GaAs) Integrated Circuits

1

Gallium arsenide integrated circuits, with propagation delays ranging down to 100 picoseconds, are being developed to improve the speed performance over silicon and SOS integrated circuits. This work is proceeding rapidly approximately 100 international research laboratories and government organizations are currently active in R&D programs to develop gallium arsenide integrated circuits and discrete semiconductors for commercial and government applications. GaAs ICs are achieved using a different device structure and manufacturing technology than those used for silicon ICs. Almost all GaAs devices are fabricated on a semi-insulating very high resistivity substrate  $(10^7 to 10^9 ohm-centimeters)$ , essentially a dielectric. If the dielectric is used as a host substrate for interconnection metallization, the stray capacitance is much lower, meaning smaller Resistor-Capacitor (RC) time constants and therefore an improvement in speed performance.

Device construction is characterized by two types of metal systems for the gate, drain, and source electrodes. The gate region has a metallization system that ensures a good Schottky contact - the gate region of a Metal Semiconductor Field Effect Transistor (MESFET) is typically a Schottky barrier metal-semiconductor diode. The source and drain electrodes form ohmic contacts to the semiconductor.

The gate lengths of GaAs transistors range from one-half to two microns. In the 1980s the technology will be characterized by smaller devices with gate lengths less than one micron. Advancements are being made in every facet of GaAs device technology, but the most dramatic developments continue in the areas of GaAs transistors and high-speed GaAs IC logic. GaAs FETs are not only significant in that they provide functional capability not heretofore possible at higher frequencies; they also offer superior performance as low noise devices at lower microwave frequencies, thereby threatening well entrenched silicon bipolar devices.

Levels of integration range from a few transistors per chip up to 64 gates on a monolithic integrated circuit. IC development is being extended through the design, fabrication, and testing of analog high-speed circuits such as voltage comparators, and digital logic functions such as "Not OR" (NOR) gates, "Not AND" (NAND) gates, and flip-flop devices operating at system clock frequencies from one to three GHz.<sup>23</sup>

#### Future Microelectronics Development

.ii

In terms of speed projections, for digital integrated circuits we expect to see GaAs devices running at system clock rates on the order of two to ten GHz. In the 1985 time frame, we also expect silicon technology will be operated at system clock rates of up to one GHz.

Multiplexer growth is evolving with the advent of new high speed semiconductor technology; coupling this with improvements in microprocessor technology provides the base for flexible programmable multiplexers with combined data rates approaching 1 Gbps by the late 1980s. Figure 4-14 shows graphically the projected growth for spacecraft multiplexers through the 80s.

3. <u>Conclusions</u> - Based on the need to maximize the data capability for multiple and changing payloads a new multiplexer was identified for the SASP CDMS. This was defined as a multiple input device (programmable) that could handle data inputs as maximum rates of 150 Mbps and as little as 2 Mbps. In addition to the digital inputs, an analog channel for video data was provided which digitized the information and multiplexed it with the other digital inputs.<sup>24</sup> Maximum output was 300 Mbps which was the maximum data rate compatible with the TDRSS.



Figure 4-14. Multiplexer Growth

Several electronic companies are presently developing the technology and multiplexer systems that are applicable to the SASP multiplexer. In our discussions with these companies it was felt that much of the DoD spacecraft work on multiplexers that they are doing could be applied to our design requirements. A qualified unit could be provided based on existing state-ofthe-art technology by 1985.

## C. On-Board Signal Processors

Signal processing is a very broad subject. Spectrum analysis, sensor data comparisons, image enhancement, coding and decoding, error detection, and bandwidth compression are just a few of the examples of signal processing. Everyday newer more stringent requirements are placed upon signal processing. One example of this is the Ballistic Missile Defense Forward Acquisition System (FAS) need defined here at MDAC.<sup>25</sup> The FAS is a probe vehicle that is used to detect, discriminate, and track objects outside the atmosphere using infrared sensors (Figure 4-15).



Figure 4~15. BMD Layered Defense System Concept

The FAS sensor scans its assigned sector of the sky. The IR detector outputs are multiplexed and converted to digital signals on the sensor gimbal. The data rate out of the sensor is equal to or greater than 200 Mbps. The signal processor, which may be hard-wired or programmable, performs mostly repetitive, data-content-insensitive functions, such as matched filter processing and closely-spaced object correlation. Resulting object data is passed to the data processor, which performs detector correlation, coordinate transformation, scan-to-scan correlation, state estimation, and discrimination. The state vector of objects that remain are then communicated to the ground (Figure 4-16).

The signal processing functions are mostly repetitive and are not complex but must be performed at extremely high rates. These requirements indicate a hardwired, special purpose processor, although some consideration has been given an array of RCA CMOS/SOS microprocessors. The design approach for the data processing function uses a special purpose network of distributed microprocessors. For the most part, general purpose components (processors, memory, and buses) are used in this network. Bit-slice architecture with bipolar semiconductor technology is a candidate implementation (Figure 4-17).



Figure 4-16. BMD FAS Signal and Data Processing Requirements



Figure 4-17. S&DP Conceptual Design

MDAC has implemented a prototype distributed programmable signal processor based on existing bit slice architecture. The system was tested using sensor data showing that near real time images could be processed at execution rates of 16 million operations per second. This same design was evaluated using GaAs E-JFET (1  $\mu$ m Channel) with projected performance of over 60 million operations per second.<sup>26</sup>

Another thrust to develop extremely fast, highly powerful, highly dense processing facilities is the Very Large Scale Integration (VLSI) work going on.<sup>27</sup> A Department of Defense project is looking into VLSI as a solution for the dilemma. The project, dubbed Very High Speed Integrated Circuits (VHSIC), will develop a processor capable of several billions of operations every second. Production is slated for 1986 and the product will contain more than 250,000 gates which will be clocked to 25 MHz minimum. Applications should include radar signal processors, guidance for the global position satellite and various missiles, signal modulation and classification analysis, sonar acoustic data analysis and electro-optical data processing. Problems do exist and need to be overcome before VHSICs can be borne. Five um geometries will be necessary to provide for higher throughput rates and less power consumption. Several layers will need to be built onto one chip while architectures need to be developed to allow these chips to be as standard as possible. Use of computer aided design will have to be developed for layouts of structures and to test logic. Though an old technique, CAD was not economical for use in designing anything less than VLSI. The use of Gallium Arsenide for high speeds should be developed. However, DoD does not foresee VHSIC GaAs chips immediately. VLSI GaAs will be available by 1985,<sup>28</sup> but the silicon technology is still much more mature. E-beam direct writing will have to be developed for accuracies to 0.1 µm in alignment and exposure.

Trends in processing speeds and computational power continue to rise and relatively high requirements in the future will have to be met. Currently, for example, SAR real time data processing requires about 3 million instructions per second (MIPS) while future requirements are 100-500 MIPS. Similar capabilities will soon have to be provided in areas of tactical signal intelligence, over-the-horizon fire control, global search and rescue systems, and gigabit per second data links. Much work has been done in the past year in processing SAR raw data in real time.<sup>29-31</sup> Due to its nature, SAR produces

61

1

Ú

a very high data rate (approximately 120 Mbps) which is extremely difficult to process in real time. Currently there exists ground based and aircraft processors which can do a fair job of outputting images from SAR in near real time.<sup>32</sup> Real time here is not necessarily true real time in that the data to be processed might be delayed in seeing the input interface of the processing system.

In SAR processing there are billions of complex mathematical operations which must be performed. Corrections for eccentricities of flight path, antenna pointing inaccuracies, four-look presumming, target curvature and migration of targets by earth rotation must be taken into account also. With the many operations that are associated with these functions, digital time domain processing becomes a large task. For instance, SEASAT data was taken for about 3000 minutes of which only 2100 minutes had been processed by mid-September 1980. Fast Fourier Transform (FFT) analysis using Charge Coupled Device (CCD) technology is one alternative tool. FFT techniques can reduce millions of operations to tens of thousands of operations. The transforms and filtering correlation may be performed in the range direction by "signalby-weighing" multiplications in a CCD shift register while azimuth correlation is done similarly in many parallel CCD filters. FFTs and CCD filtering will both require the advantages of LSI/VLSI technologies to perform the transverse filtering functions at such high data rates.

To produce a digital SAR data processor, many millions of dollars will have to be spent and more concise data product requirements are going to have to be defined. Predictions now say that only after 1990 will there be any reliable form of processor for processing all the SAR data digitally in real time on-board.

Another processing facility being developed is the NEEDS defined massively parallel processor (MPP).<sup>35</sup> Design plans for the MPP demand six billion adds and one billion multiplies of eight bit binary numbers per second. The processor's original intent was to process image signals in the range of  $10^{10}$  to  $10^{12}$  bits per second in real to near real time. Todays computers are seriously hampered for image processing by maximum operations/second rates of only  $10^8$  to  $10^9$ .

F

1

Figure 4-18 shows an overview of the Information Adaptive System. The Information Adaptive System is a set of hardware and software designed to interface directly with the data source (sensor) onboard the spacecraft and provide direct preprocessing and editing to the maximum extent feasible.<sup>36</sup> Included in this NEEDS effort are data editors, calibration and preprocessing algorithms, selectors for identifying desired data sets and buffer data storage. The entire system is directed by an adaptive controller which can respond to ground controls and reconfigure the onboard data system as needed. The major thrusts of these technology activities are to provide real-time data processing and minimize the amount of data which must be sent from the spacecraft to the ground.

| Objectivo:    | Provide Capability for On-Board,<br>Sensor-Unique Data Processing |                                                                                                                                                                                           |  |
|---------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Benefits:     | (1) D                                                             | ata Processing Cost Reduction                                                                                                                                                             |  |
|               | (2) P                                                             | rocessed Data Available Faster                                                                                                                                                            |  |
| Approach:     | LaRC<br>to LAI                                                    | Demonstration System Oriented<br>NDSAT Multispectral Scanner                                                                                                                              |  |
| On-Board Fund | tions:                                                            | <ol> <li>Radiometric Correction</li> <li>Geometric Correction</li> <li>Format Data</li> <li>Edit/Select Data Sets</li> <li>Data Packetization</li> <li>Adaptive System Control</li> </ol> |  |

Figure 4-18. Information Adaptive System (IAS)

An ongoing long term technology activity related to the information adaptive system is underway to exploit advanced processor technology to allow real-time onboard information extraction. Information extraction from space-acquired data enables global assessments of environmental status and resources. One form of information extraction, feature classification, is a difficult task requiring the comparison of space-acquired data with several theoretical models constructed by a computer from information about a potential target's electromagnetic radiation intensity, reflectivity, and other distinguishing characteristics. In previous NASA experimental programs, for example the Large-Area Crop Inventory Experiment (LACIE), classification of space-acquired

63

ł.

 $\mathbb{E}^{\mathcal{T}}$ 

data required a large ground-based computer facility supported by a staff of photointerpreters to manually classify crops in training and test fields.

As the acquisition and dissemination of space-acquired data moves into an operational environment, real-time onboard information extraction will be required. Presently a new analog-binary charge-coupled device (CCD) integrated circuit has been designed and fabricated to perform high-speed (15 Mbps) feature classification, based on the maximum likelihood, Gaussian probability classification algorithm. The thrust of this effort is to provide the technology base for onboard information extraction.

Although technology will allow increasingly more on-board data processing, and many advantages accrue from on-board data processing; its use for scientific sensors may be limited by the inability or reluctance to define a limited set of data products so that on-board processing can be implemented. A natural tendency among scientists is to want to retain all the raw sensor data that is acquired. A process of education and mutual understanding between scientists and data processing system designers is necessary before on-board data processing for scientific sensors is practical.

Figure 4-19 shows the trend of spacecraft computer performance and some potential future processor performance regimes. Included are the Massively Parallel Processor, SAR Processor, and the Information Adaptive System as onboard systems. Typical functions performed by spacecraft computers are shown at the right, coded to indicate typical functions of current and future spacecraft computers. As indicated earlier, processor performance necessary to achieve on-board SAR data processing is not an easy task and will require performance improvement in excess of normal projections.

### CONCLUSION

E

Identified in the F5 data system analysis is the problem of handling the Ocean Synthetic Aperture Radar (OSAR) within the constraints of the TDRSS. Even by increasing the amount of on-board storage and maximizing the downlink data rate most of the data is lost (ref. Figure 3-16/17/18). The only solutions identified were: (a) utilize more TDRS Single Access Time, (b) not use the TDRSS but have a dedicated RF link, or (c) provide on-board processing to achieve data compression compatible with the TDRSS constraints.



 $\{c\}$ 

Figure 4-19. Spacecraft Computer Performance Trends

Based on the research done, the technology is available so that onboard signal processors are achievable in the future. For NASA programs much development work needs to be done to provide onboard versions of hardware being developed for ground applications. The technology work that the DoD is doing in CMOS and GaAs and distributed processors is applicable. In addition to solving the communication bottleneck problem, the onboard processor, by greatly reducing the amount of data coming down, also greatly reduces the cost of ground data processing and provides more timely information to the users.

# Section 5 CONCLUSIONS

As can be seen from the results of the simulation on F5, new technology required are multiplexers, onboard storage and/or onboard signal processing. The A8, though less stressing, also identified the need for increased onboard storage and larger multipluxing capability and to a less degree onboard signal processing would have helped. The primary driver behind this was the limited access to the TDRSS for single access channels which means that there will be long periods of time when it will not be possible to downlink data > 50 Kbps. The reason behind the limited access is obvious in that the few number of channels must be shared with all the low earth orbit spacecraft plus the Shuttle. In this regard the SASP helps to alleviate the problem if the technology were available to support the desired configuration. Data compression (onboard signal processing) allows the useful/processed data to be stored for long periods of time and then when the TDRS is accessable a high storage reproduce rate will take maximum advantage of the TDRS bandwidth. This is illustrated for both F5 and A8 in Figures 5-1 and 5-2. By combining the candidate multiple payloads into a optimum data stream less TDRS access time is required than if this were individual free-flyer payloads; this was considered to be one of the most significant advantages of the SASP.

For the technology items identified, our surveys show that the hardware will or could be available in the time frame addressed to support the SASP type of groupings; this will depend however, on the resources applied to the development of these items for onboard applications. The onboard storage devices currently being developed could be adapted for the A8 usage with minimal cost and risk; to support the F5 type of data rates would require a new onboard storage device requiring significantly more development. The high rate multiplexer onboard is considered well within the state-of-the-art for onboard implementation and should require minimal development to adapt existing DoD technology to the SASP requirements. Onboard signal processing PRECEDING FAGE ELANK NOT FILMED
| Free Fyers<br>(No Storage) | Free Flyers<br>(With<br>Storage)                  | SASP<br>(32 Mbps<br>(Storage)                                                  | SASP<br>(100 Mbps<br>Storage)                                                        |
|----------------------------|---------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| 2295                       | 682                                               | 594                                                                            | 329                                                                                  |
| 134                        | 102                                               | 70                                                                             | 38                                                                                   |
| 2429                       | 784                                               | 684                                                                            | 367                                                                                  |
|                            | Free Fyers<br>(No Storage)<br>2295<br>134<br>2429 | Free Fyers<br>(No Storage)Free Flyers<br>(With<br>Storage)22956821341022429784 | Free Flyers<br>(No Storage)SASP<br>(32 Mbps<br>(Storage)2295682594134102702429784684 |

Figure 5-1. SA Channel Utilization A8 SASP vs. Free-Flyers

|                                        | Fr <del>ee</del> Flyer <del>s</del><br>(No Storage) | Free Flyers<br>(With<br>Storage) | SASP<br>(64 Mbps<br>Storage) | SASP<br>(100 Mbps<br>Storage) |
|----------------------------------------|-----------------------------------------------------|----------------------------------|------------------------------|-------------------------------|
| Data Transfer<br>Time (Min/Day)        | 1699                                                | 1259                             | 480                          | 308                           |
| Acquisition Time<br>(Min/Day)          | 192                                                 | 162                              | 64                           | 64                            |
| Total SA<br>Time Required<br>(Min/Day) | 1791                                                | 1421                             | 544                          | . 372                         |

Figure 5-2. SA Channel Utilization F5 SASP (w/o OSAR) vs Free Flyers

h

is considered payload unique in its application; but for many of the candidate sensors the technology is being developed that could support data compression/editing onboard the SASP.

•

124

In addition to the advantages identified for the SASP, onboard signal processing solves another part of the end-to-end data system problem in the form of eliminating large signal processing tasks at the ground stations and providing a more timely access to the data.

Many areas affecting the total SASP End-to-End Data System have not been addressed in depth by the results of our study. Some of those which have surfaced as meriting more attention are listed here and should be considered as candidate subjects of future studies. Certainly as better definition of applicable payloads becomes available realistic studies can be performed to address these issues as they apply to SASP. Some of the areas of concern are:

- Multiple access return link realtime support is limited to 1 MA channel per user presently and forward link must be time-shared between users.
- Ancillary data on-board is important to the overall SASP End-to-End Data System to provide spacecraft autonomy, complete experiment data (packetizing) and both cost effective data and operations.
- With the quantities of data being discussed onboard the SASP, ground processing may become a bottleneck if not properly planned.
- Along with ground processing, distribution of data in an efficient and timely manned must also be addressed.
- In some cases dedicated ground stations and communications links may be more effective than trying to downlink all data through the TDRS.
- Last but certainly not least is the need for standardization at the experimentor interface. Standard interfaces are needed to simplify the integration into the SASP; standard formats will further simplify the integration task and provide a much easier task of data reduction on the ground. Software development for experiment Command & Data Management Systems/Dedicated Experiment Processors has provided some of the biggest cost problems to data on both Spacelab and Space

69

Telescope experiments. Standard interfaces and a unified, systematic approach to experiment software development is needed to minimize these difficulties for SASP.

53

1.1.1.1.1 ·

### REFERENCES

## GENERAL

2

 Payload Requirements/Accommodation Assessment Study for Science and Applications Space Platforms - Second Quarterly Review, June 10, 1980 (TRW Defense and Space Systems Group)

### ON-BOARD STORAGE

- Telemetry Group, "Telemetry Standards", IRIG Standard 106-80, September 1980.
- 3. A. Levy, "High Linear Density Recording Study" <u>ITC Proceedings 1978</u>, Sponsored by ISA at Los Angeles November 1978, pp 553-560.
- 4. A. G. Fairfield, "Summary of Enhanced NRZ Code Properties", <u>ITC Proceedings</u> <u>1978</u>, Sponsored by ISA at Los Angeles November 1978, pp 933-942.
- C. Chu, et al, "Interleaving of Reed-Solomon Viterbi Concentrated Coding Channel" <u>ITC Proceedings 1978</u>, Sponsored by ISA at Los Angeles, Nov. 1978, pp 485-492.
- 6. T. G. Wood, "Super High Bit Rate Recording", <u>ITC Proceedings 1979</u>, SponsoreJ by ISA at San Diego, CA November 1979.
- 7. T. G. Wood, "Ampex Super High Bit Rate System", <u>ITC Proceedings 1980</u>, Sponsored by ISA at San Diego, CA October 1980.
- 8. J. Muench, "Presentation for NASA Headquarters", Odetics Sept. 25, 1980.
- 9. T. T. Chen, et al, "10<sup>12</sup> Bit Bubble Memory System", <u>NARCON Proceedings 1977</u>, Sponsored by IEEE at Dayton, Ohio May 1977.
- G. Murray, "Bubble Memory for Spacecraft Mass Storage-Status & Potential", <u>ITC Proceedings 1978</u>, Sponsored by ISA at Los Angeles November 1978, pp 943-954.
- R. L. Stermer, Jr., "A Solid State Data Recorder for Spacecraft Telemetry Applications", <u>ITC Proceedings 1978</u>, Sponsored by ISA at Los Angeles November 1978, pp 963-972.
- 12. J. E. Brewer, "MNOS Spacecraft Recorders", <u>ITC Proceedings 1978</u>, Sponsored by ISA at Los Angeles November 1978, pp 933-942.

# REFERENCES (Cont'd)

- 13. W. A. Geideman, "Wafer Integrated Semiconductor Mass Memory", <u>ITC</u> Proceedings 1978, Sponsored by ISA at Los Angeles November 1978, pp 955-962.
- 14. Y. Hsia et al, "MNOS Traps and Tailored Trap Distribution Gate Dielectric MNOS", Solid State Devices Proceedings 1979, pp 245-248.
- 15. Y. Hsia et al, "Adaptive Wafer Sale Integration", <u>Solid State Devices</u> <u>Proceedings 1979</u>.

## MULTIPLEXERS

- 16. W. T. Burton, el at, "Multimegabit Operation Multiplexer System", Final Report, NASA Contract NAS5-21690.
- 17. D. H. Phillips, "High Speed Microelectronics for the 1980s", Lockheed Horizons, Winter 1980/81, pp 37-43.
- 18. L. F. Eastwood, et al, "Principles of Direct Detection Optical Communications", ITC Proceedings 1979, Sponsored by ISA at San Diego, November 1979.
- 19. J. L. Abernatiy, et al, "Lasercom Acquisition & Tracking Flight Test", <u>ITC Proceedings 1980</u>, Sponsored by ISA at San Diego, CA October 1980.
- 20. R. M. F. Linford, et al, "Lasercom Space Experiment", <u>ITC Proceedings 1980</u>, Sponsored by ISA at San Diego, CA, October 1980.
- 21. J. D. Wolf, et al, "System Design for Nd:YAG Laser Communicators", <u>ITC Proceedings 1979</u>, Sponsored by ISA at San Diego, CA November 1979.
- 22. D. F. Harwood, et al, "Experimental 2 GBPS MM Wave System and 4 GBPS QASK Modulators", <u>ITC Proceedings 1978</u>, Sponsored by ISA at Los Angeles, CA November 1978, pp 521-531.
- R. Zuleeg, et al, "LSI Prospects of GaAs Fets", <u>Solid State Devices</u> <u>Conference Proceedings</u>, at Tokyo 1979, Japanese Journal of Applied Physics, Vol. 19, Supplement 19-1, pp 315-318.
- 24. L. Hobrock, "High Speed A/D Converter Technology Survey", <u>ITC Proceedings</u> 1978, Sponsored by ISA at Los Angeles, CA Nobember 1978, pp 831-838.

#### ON BOARD SIGNAL PROCESSORS

13

- 25. P. P. Wilhelm, "Evaluation of Distributed Data Processor Design Concepts for Airborne LWIR Sensors".
- 26. W. R. Loutensock, et al, "A Distributed Programmable Signal Processor and Forecast of Performance in the Eighties", <u>The MSFC/UAH Data Management</u> Symposium, pp 283-288, October 1977.

- 27. Robert Bearhard, "Solid State VLSI/LSI", <u>IEEE SPECTRUM</u>, pp 42-44, January 1981.
- 28. R. Zuleeg, et al, "GaAs Junction FET LSI", Proceedings of 1980 EASCON.
- 29. W. E. Arens, "Application of CCD Technology to Produce Imagery from Radar Data", <u>Journal of Aircraft</u>, pp 21-27, Vol. 15, No. 1, January 1978.
- 30. W. E. Arens, "Application of Microprocessors to Spacecraft Synthetic Aperture Radar Processing", <u>NASA Contract NAS7-100</u>, Jet Propulsion Laboratory, 1978.
- 31. C. Wu, "A Digital Fast Correlction Approach to Produce SEASAT SAR Imagery", <u>Proceedings of 1980 International Radar Conference</u> at Arlington, Virginia, April 1980, Sponsored by IEEE, pp 153-160.
- 32. Robert Bearhard, "Computers Minis and Mainframes", <u>IEEE SPECTRUM</u>, pp 42-44, January 1981.
- 33. W. P. Raney, "Major Space Applications Satellite Systems for the Current Decade", <u>Space Systems & Technology for the 80s Conference Proceedings</u>, Sponsored by AIAA at Boston, Mass., December 1980, pp 151-170.
- 34. D. P. Williams, "Technology Needs in the 80s for Space Programs of the 90s", <u>Space Systems & Technology for the 80s Conference Proceedings</u>, Sponsored by AIAA at Boston, Mass., December 1980, pp 183-192.
- 35. L. Holcomb, "Overview of NASA's Onboard Comupting Technology Program".
- 36. D. Lord, "A Distributed Microcomputer Network for Spacecraft Data Handling Control", ITC Proceedings 1978, pp 159-166.
- 37. A. Halisbi, "Bandwidth Compression of Multispectral Satellite Imagery", <u>International Telemetering Conference (ITC) Proceedings</u> at Los Angeles, CA, 1978, pp 199-211.
- 38. G. A. Works, "Advanced Onboard Signal Processor", <u>ITC Proceedings 1980</u>, Sponsored by ISA at San Diego, CA, October 1980.
- 39. L. H. Kasulka, "NASA Standard Experiment Command and Data Sytem for Shuttle/Spacelab Payloads", Proceedings of International Telemetry Conference at San Diego, CA, November 1979, pp 449-466.
- 40. L. H. Kasulka, et al, "Applications of Spacelab Payload Standard Modular Electronics (SPSME)", <u>26th International Instrumentation</u> <u>Symposium Proceedings</u>, Sponsored by the ISA at Seattle, WA, May 1980, pp 95-103.

NASA-MSFC-C

-----

to an arrive an arrite to the