# Design and Qualification of the SEU/TD Radiation Monitor Chip Martin G. Buehler Brent R. Blaes George A. Soli Nasser Zamani Kenneth A. Hicks October 1, 1992 Prepared for Lincoln Laboratory Massachusetts Institute of Technology Defense Advanced Research Projects Agency U.S. Department of Defense and National Aeronautics and Space Administration by Jet Propulsion Laboratory California Institute of Technology Pasadena, California 11007 51 Inclas 3/33 0154719 NASA-CK-172/7/) DESIGN AND QUALIFICATION OF THE SEU/TO RADIATION MONITOR CHIP (JPL) 5 | 1. Report No. JPL Pub 92-18 | 2. Government Accession No. | 3. Re | cipient's Catalog N | o. | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | 4. Title and Subtitle | Land to the state of | 5. Re | port Date | | | Design and Qualification o | f the SFU/TD Radiation | | ctober 1, 1992 | | | Monitor Chip | | | rforming Organizatio | in Code | | 7. Author(s)Martin G. Buehler,<br>Soli, Nasser Zamani, and Ke | | 8. Pe | rforming Organizatio | n Report No | | 9. Performing Organization Name ar | | 10. W | ork Unit No. | | | JET PROPULSION LAB | | 11 Cc | entract or Grant No | | | California Institu<br>4800 Oak Grove Dri | | | NAS7-918 | • | | Pasadena, Californ | | 13. Ty | pe of Report and Pe | riod Covered | | 12. Sponsoring Agency Name and Ad | dress | J | PL Publication | | | NATIONAL AERONAUTICS AND | SPACE ADMINISTRATION | 14 50 | onsoring Agency Co | | | Washington, D.C. 20546 | | | 1 BW-397-70-00-0 | | | This report describes the describes the describes and the Mid-Course Space consists of a custon-design for monitoring total dose. In addition the Radiation Me Process Monitor and the Reliof the CMOS fabrication profunctional yield of 94.6 per MOSFETs passed the hermetical | on Monitor chip. The Rade Experiment Satellite (MS) ed 4-bit SRAM for heavy iconitor chip was tested alconitor and Fault chips. cess. The SEU/TD Radiation cent. Forty-three (43) Second | iation I<br>(). The<br>on detection<br>ong wit<br>These<br>on Monic<br>SEU SRAI | Monitor is schede Radiation Moniction and three three diagnost chips revealed tor chip had an Ms and 14 Total | uled to<br>tor chip<br>MOSFETs<br>ic chips:<br>the quality<br>initial<br>Dose | | 17. Key Words (Selected by Author(s) Components Electronics and Electrical I Quality Assurance and Relial | Engineering | | ment<br>fied Unlimited | | | 19. Security Classif. (of this report) | 20. Security Classif. (of this | page) | 21. No. of Pages | 22. Price | | Unclassified | Unclassified | | 43 | | | one rassified one rassified | | 1 | | 1 | • ## Design and Qualification of the SEU/TD Radiation Monitor Chip Martin G. Buehler Brent R. Blaes George A. Soli Nasser Zamani Kenneth A. Hicks October 1, 1992 #### Prepared for Lincoln Laboratory Massachusetts Institute of Technology Defense Advanced Research Projects Agency U.S. Department of Defense and National Aeronautics and Space Administration by Jet Propulsion Laboratory California Institute of Technology Pasadena, California The research described in this publication was carried out by the Center for Space Microelectronics Technology, Jet Propulsion Laboratory, California Institute of Technology, and was sponsored by the Lincoln Laboratory (LL), Massachusetts Institute of Technology; the U. S. Defense Advanced Research Agency (DARPA); the U. S. Department of Defense (DoD); and the National Aeronautics and Space Administration (NASA). The Radiation Monitor effort was sponsored by LL under Task Plan No. 80-3256 (RE152/A-472). The other portions of this effort were developed under Task Plan No. 50-2382D (NAS7-918 #RE191) where the Process Monitor was sponsored by NASA, the Reliability Chip was sponsored by DARPA, and the Fault Chip was sponsored by DoD. Reference herein to any specific commercial product, process, or service by trade name, trademark, manufacturer, or otherwise, does not constitute or imply its endorsement by the United States Government; Lincoln Laboratory, Massachusetts Institute of Technology; or the Jet Propulsion Laboratory, California Institute of Technology. #### **EXECUTIVE SUMMARY** This report describes the design, fabrication, and testing of the Single-Event Upset/Total Dose (SEU/TD) Radiation Monitor chip and three diagnostic chips. The Radiation Monitor is scheduled to fly on the Mid-Course Space Experiment Satellite (MSX). The Radiation Monitor chip consists of a custom-designed 4-kbit SRAM for heavy ion detection and three MOSFETs for monitoring total dose. They were fabricated in a $1.6\mbox{-}\mu\text{m}$ n-well double-level metal CMOS process brokered by MOSIS as run NO6J. These chips were fabricated with diagnostic chips on three wafers. The diagnostic chips are the Process Monitor and the Reliability and Fault chips. The following results were measured from wafers 2, 11, and 12. Metal1 had no breaks in 9.0 meters and no metal bridges in 1.8 meters. Metal2 had no breaks in 7.6 meters and no metal bridges in 1.5 meters. Poly had 1 break in 13.6 meters and 2 poly bridges in 2.7 meters. Oxide pinhole density for n-MOSFETs was 17 defects/cm² and for p-MOSFETs was 5 defects/cm². Poly, Metal1, and Metal2 step resistances were excellent, being about a few percent. Metal2 electromigration results were excellent with $t_{0.01}$ = 416 years. Standard deviations for p-Poly, n-Poly and n-Diff contact resistances were higher than expected. To choose superior wafers, it is necessary to acquire data identified by wafer. In addition, the calibration of the Radiation Monitor's SRAM particle response requires accurate intra-chip data. Inter-wafer process monitor MOSFET threshold voltages varied widely from 14 to 37 mV depending on the wafer and overestimated the SRAM threshold variability. In addition results from wafers 2 were distinctly different from wafers 11 and 12. Inter-chip inverter-matrix thresholds were tight and varied from 2 to 8 mV depending on inverter geometry. For the same geometry these inter-chip results agreed closely with SRAM thresholds, which varied by 10 mV. The 4-kbit SEU SRAM was designed to monitor the heavy ion upset rate. The SRAM has an externally adjustable offset voltage, $V_0$ . The SRAM was irradiated with 0.55 and 1.0 MeV protons and 4.7 MeV alpha particles. From an analysis of the SRAM particle upset rate, it was determined that the overlayer thickness is 4.32 $\mu$ m and collection depth is 6.64 $\mu$ m. Using this data a LET = 2.88 MeV·cm²/mg is estimated for the MSX operating conditions of $V_0$ = 5 V. The total dose MOSFETs are a calibrator p-MOSFET, a floating gate p-MOSFET, and a standard n-MOSFET. The calibrator and standard MOSFETs monitor total dose via the threshold shift due to radiation-induced oxide charging. The floating gate MOSFET monitors dose via the channel conductance shift of the floating gate p-MOSFET due to the accumulation of gate charge. The SEU/TD Radiation Monitor chip had an initial functional yield of 94.6 percent. SRAM electrical tests consisted of power up, walking ones, checker board, access time, and standby power tests. The chips were given a static powered burn-in for 24 hours at 125°C. During electrical tests, various failure modes were detected including stuck memory cells, large chip stand-by leakage, and large transistor leakage. It should be noted that the total dose MOSFETs have unprotected gates and 29 MOSFETs were lost during the hermetic seal lidding operation. It appears that normal ESD prevention practices were not sufficient to protect MOSFETs with unprotected gates. Forty-three (43) SEU SRAMs and 14 Total Dose MOSFETs passed the hermeticity and final electrical tests and were delivered to LL. #### **ABSTRACT** This report describes the design, fabrication, and testing of the Single-Event Upset/Total Dose (SEU/TD) Radiation Monitor chip. The Radiation Monitor is scheduled to fly on the Mid-Course Space Experiment Satellite (MSX). The Radiation Monitor chip consists of a custom-designed 4-kbit SRAM for heavy ion detection and three MOSFETs for monitoring total dose. In addition the Radiation Monitor chip was tested along with three diagnostic chips: Process Monitor and the Reliability and Fault chips. These chips revealed the quality of the CMOS fabrication process. The SEU/TD Radiation Monitor chip had an initial functional yield of 94.6 percent. Forty-three (43) SEU SRAMs and 14 Total Dose MOSFETs passed the hermeticity and final electrical tests and were delivered to LL. #### **ACKNOWLEDGMENTS** The chips described in this report were fabricated by commercial CMOS foundries through the efforts of the University of Southern California, Information Sciences Institute, Metal-Oxide-Silicon Implementation Service (MOSIS). The efforts of Vincent Sferrino, Lincoln Laboratory, in providing the opportunity to fly the SEU/TD Radiation Monitor chip and in serving as the interface to the satellite system are gratefully acknowledged. Finally the authors wish to recognize the enthusiasm of Paul Robinson in encouraging the use of his FET probe as a radiation monitor. #### Table of Contents | 1.0 INTRODUCTION 1.1 Overview 1.2 Scope of Work | 1<br>1<br>5 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | 2.0 DIAGNOSTIC TEST CHIPS 2.1 Fault Chip 2.2 Process Monitor 2.3 Reliability Chip 2.4 Diagnostic Test Chip Conclusions | 5<br>6<br>11<br>14<br>16 | | 3.0 SEU/TD RADIATION MONITOR 3.1 SEU SRAM Cell 3.2 SEU SRAM Analysis 3.2.1 Layer Thickness Analysis 3.2.2 Layer Thickness Dispersion Analysis 3.3 MOSFET Total Dose Dosimeters 3.3.1 Calibrator p-MOSFET Dosimeter 3.3.2 Floating Gate p-MOSFET Dosimeter 3.3.3 Standard n-MOSFET Dosimeter 3.4 Advanced MOSFET Dosimetry | 16<br>16<br>23<br>24<br>26<br>31<br>31<br>32<br>33 | | 4.0 SEU/TD RADIATION MONITOR SCREENING PROCEDURES | 38 | | 5.0 SEU/TD SYSTEM INTERFACE CIRCUITRY | 40 | | 6.0 REFERENCES | 42 | | Figures | | | 1. Photomicrograph of SEU/TD radiation monitor chip. | 2 | | 2. Schematic diagram for SEU/TD chip showing the four devices. | 4 | | 3. Cross section of SEU SRAM. | 4 | | 4. Chips fabricated on MOSIS run NO6J. | 6 | | 5. Inverter threshold voltage dependence on the MOSFET geometry factor $\ensuremath{\beta_{\text{r}}}.$ | 8 | | 6. Distribution of p-MOSFET threshold voltage for Wafers 2, 11, a | and 12. 13 | | 7. Distribution of n-MOSFET threshold voltage for Wafers 2, 11, a | and 12. 14 | | 8. Metal2 electromigration failure rates shown for three stress p | points. 15 | | 9. The SEU SRAM circuit biased in the sensitive or capture state. | . 19 | | 10. | SEU SRAM timing diagram. | 19 | |-----|---------------------------------------------------------------------------------------------------------------------------------------------|----| | 11. | Memory cell layout. | 20 | | 12. | SRAM spontaneous flip response for six SEU SRAMs taken from Wafer 2. | 20 | | 13. | Detector response shown in Figure 12 is shown here as a cumulative distribution. | 21 | | 14. | Detector response for Chip #4 shown in Figure 12 where outlier points are included. | 21 | | 15. | The temperature dependence of the inverter threshold voltage. | 22 | | 16. | Current drawn by the memory cell. | 22 | | 17. | SRAM critical charge response for Node-V2 of Figure 9 calculated using SPICE Level-2. | 29 | | 18. | Number of flipped cells for alpha particles and protons shown relative to the spontaneous bit flip response for a stare time of one second. | 29 | | 19. | SRAM upset probability distribution for alpha particles and protons shown relative to the spontaneous bit flip response. | 30 | | 20. | Charge deposited by 0.55 MeV protons in silicon. This charge is used to calculate the overlayer thickness, $\delta$ X3. | 30 | | 21. | Charge deposited by 1.0 MeV protons in silicon. | 31 | | 22. | Calibrator p-MOSFET operated as a total dose dosimeter. | 36 | | 23. | Floating gate p-MOSFET operated as a total dose dosimeter. | 36 | | 24. | Standard n-MOSFET operated as a total dose dosimeter. | 37 | | 25. | p-MOSFET operated as a total dose dosimeter where the gate voltage is proportional to the dose. | 37 | | 26. | Temperature dependence of the p-MOSFET dosimeter showing the temperature independent point at ID $_0$ = 19.2 $\mu$ A and VG $_0$ = 1.5 V. | 38 | | 27. | Diagram of the MSX Radiation Experiment SEU/TD computer interface electronics. | 41 | | | Tables | | | 1. | Pinout of the SEU/TD chip. | 3 | | 2. | Defect density test structure test results. | 9 | | 3 | CMOS gate-oxide pinhole data base. | 9 | | 4. | Matrix test structure results. | 10 | |-----|-----------------------------------------------------------------|----| | 5. | Process monitor test results (Part 1). | 11 | | 6. | Process monitor test results (Part 2). | 12 | | 7. | Threshold voltage values for Wafers 3, 11, and 12. | 13 | | 8. | Metal2 electromigration data base. | 15 | | 9. | Dimensions of SEU SRAM MOSFETs and drain areas. | 23 | | 10. | SEU SRAM V <sub>OS</sub> results. | 23 | | 11. | Inverter matrix and SEU SRAM test result comparison. | 23 | | 12. | Schematic view of the proton paths from the source to the SRAM. | 28 | | 13. | $\delta$ X3, $\delta$ X4, and LET values. | 28 | | 14. | Dimensions of total dose MOSFETs. | 35 | | 15. | Chip inventory. | 39 | | 16. | Parts screening procedures. | 40 | TELEMENT OF THE THEORY OF THE PROPERTY ### Design and Qualification of the SEU/TD Radiation Monitor Chip #### 1.0 INTRODUCTION This document describes the development of a Single-Event Upset (SEU) and Total Dose (TD) Radiation Monitor chip which was delivered to the Massachusetts Institute of Technology's Lincoln Laboratory (LL) by the Jet Propulsion Laboratory (JPL). This chip is scheduled to be flown on the Mid-Course Space Experiment Satellite (MSX) scheduled to launch in 1992. This chip was developed by JPL's VLSI Technology Group as part of an on-going program devoted to the development of qualification techniques for VLSI circuits. This chip provides a means of establishing the connection between ground test results and space test results. The Group has developed several chips for flight test. The first test chip was delivered in March of 1986. Twelve test chips were delivered to the Air Force Geophysics Laboratory (AFGL) and were included on the Combined Release and Radiation Effects Satellite (CRRES) launched July 25, 1990 [1,2]. Currently a radiation monitor (RADMON) is being developed for flight on the Space Technology Research Vehicle (STRV), which is scheduled for launch in December 1993. It consists of a total dose monitor and a 14 chip, 3-bin particle spectrometer. Our long range goal is to develop the RADMON so that it can serve as a SEU/TD Radiation Monitor on a spacecraft to alert the control system to radiation hazards and to explain radiation-induced system upsets. In addition the data accumulated from these chips will allow mapping of the proton and cosmic-ray environments. #### 1.1 Overview The objective of this task is to develop a custom radiation monitor with the same (CMOS) technology used to fabricate the circuitry used in the spaceborne computers and signal processors. Thus the results observed from the radiation monitor can be directly related to the functionality of the spaceborne electronics. The SEU/TD Radiation Monitor will be used to determine the total accumulated dose and SEU rates. These results will be compared to the performance of the signal processor chips developed by Lincoln Laboratory. The space radiation effects of concern to modern microcircuits are Single-Event Upsets (SEUs) and Total Ionizing Dose (TD). In the SEU effect, cosmic rays and high energy protons, that undergo electronic reactions with the integrated circuits, deposit sufficient charge in memory cells and latches to flip bits and corrupt data. Such events do not induce any physical damage and thus are nondestructive. On the other hand, in the TD effect, gate oxides are charged, which is a permanent change. This shifts transistor threshold voltages and reduces the channel mobility. A change in these parameters degrades the performance of CMOS integrated circuits (ICs) by changing the propagation delay [3]. A photomicrograph of the 28-pin chip is shown in Figure 1 and the pin numbers are listed in Table 1. A block diagram of the chip is shown in Figure 2, where it is seen that the chip contains the following devices: (a) SEU SRAM, (b) standard n-MOSFET, (c) calibrator p-MOSFET, and (d) floating gate p-MOSFET. The floating gate MOSFET experiences channel-conductance shifts, which are due to radiation-induced gate charge. To monitor total ionizing dose effects, floating gate drain current is measured and compared to the drain current from a calibrator MOSFET so the radiation-induced floating gate charge can be determined. Table 1. Pinout of the SEU/TD chip. | PIN DESCRIPTION PIN | DESIGNATION | PIN NO. | |----------------------------|-------------|-------------------| | Power: VDD = 5 V | VDD | 5 | | Ground: 0 V | GND | 11 | | Offset Voltage: Vo = 5 V | Vo | 4 | | SRAM Control: | Ebar | 18 | | | Wbar | 19 | | SRAM Data In: | D0 | 20 | | | D1 | 22 | | | D2 | 24 | | | D3 | 27 | | SRAM Data Out: | Q0 | 21 | | | Q1 | 23 | | | Q2 | 25 | | | Q3 | 28 | | SRAM Address: | <b>A</b> 0 | 28<br>3<br>2<br>1 | | | A1 | 2 | | | A2 | | | | A3 | 26 | | | A4 | 12 | | | A5 | 13 | | | A6 | 14 | | | A7 | 17 | | | <b>A8</b> | 16 | | | A9 | 15 | | n-MOSFET Standard Gate | Gn | 9 | | n-MOSFET Standard Drain | Dn | 10 | | p-MOSFET Calibrator Gate | Gp | 7 | | p-MOSFET Calibrator Drain | | 6 | | p-MOSFET Floating Gate Dra | ain Dpfloat | 8 | Figure 1. Photomicrograph of SEU/TD radiation monitor chip which is $3.12 \text{ mm} \times 3.29 \text{ mm}$ . The SRAM is a classical six-transistor cell that has been customized as indicated by the cross-sectional diagram shown in Figure 3. The cell was modified by adding an offset voltage, $V_0$ , to one side of the memory cell. This allows the sensitivity of the cell-to-particle upset to be adjusted externally. In addition the drain, Dn2, was enlarged to increase the cell cross-section-to-particle capture. In the LL spacecraft implementation, $V_0$ is connected to VDD in order to simplify the drive circuitry. Thus the SRAM sensitivity is fixed so that the cells can be upset by particles with a LET (Linear Energy Transfer) in excess of 2.88 MeV·cm²/mg. The $V_0$ was used in ground tests, however, to select SRAMs with tight initial upset characteristics and to calibrate the cell response with proton and alpha particle radiation. Figure 2. Schematic diagram for SEU/TD chip showing the four devices. Figure 3. Cross section of SEU SRAM showing a particle track through diode Dn2 which can initiate a bit flip. The n-MOSFETs, Mn1 and Mn2, and p-MOSFETs, Mp1 and Mp2, are also shown in the circuit schematic in Figure 9. #### 1.2 Scope of Work This chip was fabricated through MOSIS (Metal Oxide Silicon Implementation Service) in a $1.6-\mu m$ double-level metal n-well CMOS process where the p-MOSFETs substrate was doped to $5 \times 10^{14}$ cm<sup>-3</sup>. The chips were fabricated on 4-inch diameter wafers which contained about 25 complete chips. JPL received three wafers from MOSIS. These wafers were scribed and assembled into 75 packages. Six unscreened parts were delivered to LL for prototyping purposes. Then 50 were hermetically sealed, screened, and 43 parts were delivered to LL. The following scope of work was established between JPL and LL. - 1) JPL will design the SEU/TD Radiation Monitor, submit the design to a CMOS foundry for fabrication, and package in 75, 600-mil wide, 28-pin ceramic Dual Inline Packages (DIPs) with lids. - 2) JPL will perform initial functional testing of the monitor and deliver 6 unscreened and unlidded parts to LL. - 3) JPL will see that the packaged parts are hermetically sealed and will perform screening tests, which are a subset of MIL-STD-883C screening procedures for Class-B devices. - 4) JPL will perform final functional testing, monitor grading, and conduct a preshipment review. - 5) JPL will deliver up to 50 screened parts to LL. - JPL will deliver test documentation to LL. - 7) JPL will calibrate the monitor as a particle detector. - 8) LL will provide JPL with all ground test and satellite data acquired from the monitor in a format convenient for JPL analysis. - 9) LL will provide JPL with specific satellite orbital information to allow JPL to correlate the radiation monitor data to known space environmental data. It should be noted that only 43 screened parts were delivered to LL when 50 were requested. The number of 43 was an acceptable number since only one part was intended for flight. The remaining parts were used by LL for ground radiation tests. #### 2.0 DIAGNOSTIC TEST CHIPS A comprehensive set of diagnostic test structures was included with the SEU/TD Radiation Monitor chip as seen in Figure 4. These chips were included on the MOSIS NO6J fabrication run and were used to analyze the quality of the fabrication run. As seen in the figure, the diagnostic test chips consist of Process Monitors PM 1 and PM 2, Reliability Chip, the Fault Chip, the Total Ionizing Dose (TD) Chip, and the Single-Event-Upset (SEU) chip. In order to reduce the cost of the fabrication, this run was shared with an ASIC chip and a standard cell (STD CELL) chip. A brief description follows of the test structures and their test results. Figure 4. Chips fabricated on MOSIS run NO6J. Dimensions in mm. #### 2.1 Fault Chip The fault chip consists of a set of test structures which provide statistics on the VLSI defect densities and distributions of component characteristics. The defect densities measured on the fault chip are (a) gate oxide pinholes, (b) Poly-Metal pinholes, (c) Poly-Poly shorts, (d) Metall-Metall shorts, (e) Metall-Metall shorts, (f) Poly wire opens, (g) Metall wire opens, and (h) Metall wire opens. A summary of the results obtained from fault chip defect density test structures is given in Table 2. The most troublesome defect is the gate oxide defect. An analysis for the gate oxide defect density follows from the Poisson yield expression: (1) $$Y = \exp(-DA)$$ where D is the defect density and A is the gate oxide area. The yield can be expressed in terms of the failure rate, F or Y = 1-F. For very small failure rates, D = F/A. In obtaining this relationship, the approximation $\ln(1-x) \approx -x$ was used. In calculating the gate oxide area, A, the dimensions 1.6 $\mu$ m by 2.4 $\mu$ m were used. The defect density for n-pinholes is D<sub>n</sub> = 17 defects/cm<sup>2</sup> and for p-pinholes D<sub>p</sub> = 5 defects/cm<sup>2</sup>. These pinhole densities are typical of values previously obtained from MOSIS fabrication runs as seen in Table 3. Such defects should be caught at test time and should represent only a yield loss. Overall the results from the defect density test structures are typical of other CMOS fabrication runs we have analyzed and are acceptable for this application. The other test structures found on the fault chip are the matrix test structures. These structures are used to assess parameter variability, which is an indicator of the local control obtained in the fabrication process. The structures are: (a) Linewidth/Step Matrix [4], (b) Contact Matrix [5], and (c) Inverter Matrix [6]. The results are listed in Table 4. A discussion of these results leads to the following conclusions. Results from the Linewidth/Step Matrix reveal that step-coverages are acceptable for the step; resistance percentage is satisfactorily low, being less than 3 percent. Results from the Contact Matrix indicate that the contact resistance standard deviations are high for Metall-p-Poly, Metall-n-Poly, and Metall-n-Diff. Although these standard deviations are high, they are not judged to compromise the devices fabricated on this run. The standard deviations for the Inverter Matrix [4] are of interest because they are directly related to the variations seen in the offset voltages of the SEU SRAM. The inverter threshold voltage is given by: (2) $$VT_{inv} = \frac{VDD + VT_n\sqrt{B_r} - VT_p}{1 + \sqrt{B_r}}$$ where $\text{VT}_{\text{n}}$ is the n-MOSFET threshold voltage, and $\text{VT}_{\text{p}}$ is the magnitude of the p-MOSFET threshold voltage. The Beta factor is: (3) $$\beta_r = \frac{\beta_n}{\beta_p} = \frac{KP_n(W_n - \Delta W_n)(L_p - \Delta L_p)}{KP_p(W_p - \Delta W_p)(L_n - \Delta L_n)}$$ where KP = $\mu_0 C_{OX}$ , $\mu_0$ is the channel mobility, $C_0$ is the gate oxide capacitance/area, W and L are the as-drawn channel width and channel length, respectively, and $\Delta W$ and $\Delta L$ are the deviations from the as-drawn values. The inverter threshold equation is plotted in Figure 5 and shows that for $\beta_r \rightarrow 0$ , $VT_{inv} = VDD - VT_p$ and for $\beta_r \rightarrow \infty$ , $VT_{inv} = VT_n$ . A useful parameter is the geometry factor, $G_{ro}$ , which is calculated using as-drawn MOSFET dimensions: $G_{ro} = W_n L_p / (W_p L_n)$ . The variance of the inverter threshold voltage is: (4) $$VT_{inv\sigma}^2 = \frac{VT_{p\sigma}^2}{(1 + \sqrt{\beta_r})^2} + \frac{\beta_r VT_{n\sigma}^2}{(1 + \sqrt{\beta_r})^2} + \frac{\beta_r G(VDD - VT_n - VT_p)^2}{4(1 + \sqrt{\beta_r})^4}$$ where (5) $$G = \frac{W_{n\sigma}^2}{W_{en}^2} + \frac{W_{p\sigma}^2}{W_{ep}^2} + \frac{L_{n\sigma}^2}{L_{en}^2} + \frac{L_{p\sigma}^2}{L_{ep}^2}$$ where W<sub>e</sub> = W - $\Delta$ W and L<sub>e</sub> = L - $\Delta$ L. These equations show that for $\beta_r$ = 0, $VT_{inv}$ = $(VDD - VT_{p\mu}) \pm VT_{p\sigma}$ and for $\beta_r$ = $\infty$ , $VT_{inv}$ = $VT_{n\mu} \pm VT_{n\sigma}$ . Thus from Table 4, the standard deviation for $VT_{p\sigma}$ = 6 mV and $VT_{n\sigma}$ = 3 mV. Also the deviation for the "FAT FET" inverter is 2 mV and this indicates good local control of the ion implantation which controls the threshold voltages. These values are typical of those seen on previous MOSIS runs. Figure 5. Inverter threshold voltage dependence on the MOSFET geometry factor $\beta_r$ . Table 2. Defect density test structure test results | TEST STRUCTURE | DEFECT TYPE | NUMBER<br>DEFECTS | LENGTH<br>meters | NO. MOSFETs<br>MEASURED | |---------------------|----------------------|-------------------|------------------|--------------------------------| | COMB RESISTOR | METAL1-METAL1 SHORTS | 0 | 1.8 | | | | METAL2-METAL2 SHORTS | 1 | 1.5 | | | | POLY-POLY SHORTS | 2 | 2.7 | | | SERPENTINE RESISTOR | METAL1 WIRE OPENS | 0 | 9.0 | | | | METAL2 WIRE OPENS | 0 | 7.6 | | | | POLY WIRE OPENS | 1 | 13.6 | | | p-PINHOLE CAPACITOR | METAL1-POLY SHORT | 1 | 75.2 | _ | | | GATE OXIDE PINHOLES | 3 | | 15.6x10 <sup>6</sup> p-MOSFETs | | n-PINHOLE CAPACITOR | METAL1-POLY SHORT | Ö | 75.2 | _ | | | GATE OXIDE PINHOLES | 10 | | 15.6x10 <sup>6</sup> n-MOSFETs | Table 3. CMOS gate-oxide pinhole data base. Table 4. Matrix test structure results. | TEST STRUCTURE U | NITS | MEAN±STDEV | | TEST<br>POINTS | |---------------------------------------------------------|-----------------|----------------------------------------|------------------------------------------|----------------| | SIX-TERMINAL CONTACT RESISTOR | MAT | RIX | STDEV(%) | | | CONTACT SIZE = $1.6 - \mu m \times 1.6 - \mu m$ | ^ | 16 241 62 | 10.0 | 3884 | | METAL1-p-POLY | Ω | 16.3±1.63<br>6.1±0.73 | 11.9 | 3936 | | METAL1-n-POLY | $\Omega \Omega$ | 17.5±0.27 | 1.5 | 3992 | | METAL1-p-DIFF | Ω | 25.9±2.58 | 10.0 | 3882 | | METAL1-n-DIFF | 32 | 23.9-2.30 | | | | LINEWIDTH/STEP MATRIX | | | STEP | | | LINEWIDING STEEL VINCEN | | 1 | RESISTANCE(% | ) | | METAL1 LINEWIDTH DOWN 2.4 μm | $\mu$ m | 2.27±0.032 | | 1440 | | METAL1 LINEWIDTH UP 2.4 $\mu$ m | $\mu$ m | 2.39±0.038 | | 1438 | | METAL1 LINEWIDTH STEP 2.4 $\mu$ m | $\mu$ m | 2.26±0.065 | 1.57 | 1404 | | METAL2 LINEWIDTH DOWN 2.4 μm | $\mu$ m | 2.27±0.038 | | 1440 | | METAL2 LINEWIDTH UP 2.4 $\mu$ m | $\mu$ m | 2.36±0.043 | 4 55 | 1440 | | METAL2 LINEWIDTH STEP 2.4 $\mu$ m | $\mu$ m | 2.24±0.045 | 1.69 | 1440 | | p-POLY LINEWIDTH DOWN 1.6 $\mu$ m | $\mu$ m | 1.36±0.036 | | 1440 | | $p$ -POLY LINEWIDTH UP 1.6 $\mu$ m | $\mu$ m | 1.39±0.036 | 0.05 | 1440 | | p-POLY LINEWIDTH STEP 1.6 $\mu$ m | $\mu$ m | 1.32±0.039 | 2.05 | 1440 | | | | | | | | INVERTER MATRIX | v | T. 4VT. | | | | Wn Ln Wp Lp Gro<br>2.4 6.4 9.6 1.6 μm 0.0625 | V | Tinvµ <sup>±VT</sup> inv<br>3.50±0.006 | σ<br>∢ VT <sub>pσ</sub> =6 mV | 44 | | 2.4 6.4 9.6 1.6 μm 0.0023 | V | | * * * po * * * * * * * * * * * * * * * * | 132 | | 1 21 21 21 21 21 21 21 21 21 21 21 21 21 | V | 2.76±0.008 | | 44 | | | v | | <b>◄</b> FAT FETs | 88 | | | v | 2.00±0.002 | | 88 | | | v | 1.42±0.006 | | 22 | | | Ÿ | 1.42±0.004 | | 22 | | 9.6 1.6 2.4 1.6 µm 4.0000<br>9.6 1.6 2.4 6.4 µm 16.0000 | v | | √ VTnσ= 3mV | 44 | | 3.0 1.0 2.7 0.7 μπ 10.0000 | | | | | #### 2.2 Process Monitor The JPL process monitor contains split-cross bridge resistors for measuring sheet resistance and linewidth of various layers, contact resistors, circular MOSFET capacitors, MOSFETs and inverters. The process monitor design and data acquisition are described in a JPL Publication [7]. Results from the process monitor are listed in Tables 5 and 6. These results were taken from wafers 2, 11, and 12. The results confirm the observations from the fault chip that the contact resistances for the poly and n-diff contacts have a large spread. Table 5. Process monitor test results (Part 1). | <u></u> | | | |--------------------------------------------------------|---------------|----------------------------| | TEST STRUCTURE LAYER DIMENSIONS | HALTE | MEANICTORY | | LATER DIMENSIONS | UNITS | MEAN±STDEV | | CUEFT DECICTANCE | 1 120 11 | | | SHEET RESISTANCE | | | | SAMPLE SIZE = 78 | | | | p-POLY 1.6 μm | Ω/SQ | 27.9±1.87 | | n-POLY 1.6 μm | Ω/SQ | 25.6±1.21 | | p-DIFF 2.4 μm | Ω/SQ | 134.7±3.88 | | n-DIFF 2.4 $\mu$ m | | 66.6±1.93 | | METAL1 2.4 $\mu$ m | mΩ/SQ | 55.0±1.1 | | METAL2 2.4 $\mu$ m | mΩ/SQ | 29.9±1.5 | | LINEWIDTH | | | | SAMPLE SIZE = 78 | | | | p-POLY 1.6 $\mu$ m | $\mu$ m | 1.29±0.03 | | n-POLY 1.6 μm | $\mu$ m | 1.24±0.03 | | p-DIFF 2.4 μm<br>n-DIFF 2.4 μm | $\mu$ m | 2.04±0.05 | | n-DIFF 2.4 μm | $\mu_{m}$ | 2.20±0.04 | | METAL1 2.4 $\mu$ m | μm | 2.37±0.07 | | METAL2 2.4 μm | $\mu$ m | 2.39±0.25 | | CONTACT RESISTANCE | | | | 1.6- $\mu$ mx1.6- $\mu$ m, SAMPLE SIZE = 79 | | | | METAL1-p-POLY | Ω | 16.9±3.39 | | METAL1-n-POLY | Ω | 6.6±1.12 | | METAL1-p-DIFF | Ω | 19.4±1.60 | | METAL1-n-DIFF | Ω | 31.2±6.48 | | METAL1-METAL2 | mΩ | 36.0±4.8 | | TWO CIRCULAR MOSFET CAPACITORS | | | | R=28.8 $\mu$ m, $\Delta$ R=3.2, 12.8 $\mu$ m, SAMPLE S | T7F = 78 | | | n-OXIDE THICKNESS | nm _ | 24.800±0.31 | | n-OXIDE CAPACITANCE | | 1.390±0.02 | | n-OVER-LAP CAPACITANCE | fF/μm | 0.085±0.0118 | | n-AL | • | 0.495±0.043 | | p-OXIDE THICKNESS | $\mu$ m | 25 500+1 10 | | p-OXIDE THICKNESS p-OXIDE CAPACITANCE | f [ /2 | 25.500±1.19<br>1.358±0.049 | | | f F / $\mu$ m | 0.095±0.0141 | | p-OVER-LAP CAPACITANCE | | | | p-ΔL | $\mu$ m | 0.475±0.160 | | | | | The MOSFET threshold voltages for Wafers 2, 11, and 12 are shown in Figures 6 and 7 and the results of a least squares fit to the data are given in Table 7. These figures illustrate that Wafer 2 has a different threshold voltage distribution than Wafers 11 and 12. The variation in threshold voltage is important, for it is the main factor in setting the sensitivity of the SRAMs to particle upset. This correlation will be shown in a later section. Because of wafer-to-wafer variations, it is important to acquire data on a wafer-by-wafer basis in order to identify wafers with uniform characteristics. Table 6. Process monitor test results (Part 2). | TEST STRUCTURE | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LAYER DIMENSIONS | UNITS | MEAN±STDEV | | | | | | FOUR MOSFETs: SAMPLE SIZE = 33 qu | artets of MOSF | ETS | | Wn/Ln=2.4/1.6, 7.2/1.6, 7.2/4.8, | $2.4/4.8 \mu \text{m}_{J} \mu \text{m}$ | 74 70.0 170 | | $KP_n = \mu_0 C_{OX}$ | μΑ΄/V <sup>2</sup> | 74.73±2.173 | | $\Delta W_n = W - \Delta W$ | $\mu$ m | 0.485±0.074 | | ΔLn=L-ΔL | $\mu$ m | 0.409±0.064 | | VTn | V | 0.844±0.031 | | $2\varphi_{fn}$ | ٧<br>/ <del>///</del> | 0.731±0.003 | | Yon | <b>√</b> \ <u>\</u> | 0.592±0.019 | | δon | √V<br>1.// | 0.252±0.022 | | $\theta_{on}$ | 1/V | 0.062±0.021 | | $\theta_{bon}$ | | -0.008±0.021 | | $\eta_{on}$ | | -0.051±0.033 | | $\epsilon_{on}$ | 1/V | 0.083±0.030 | | λon | 1/٧ | 0.006±0.003 | | Mon | unitiess | 0.783±0.059 | | FOUR MOSFETs: SAMPLE SIZE = 70 qu Wp/Lp=2.4/1.6, 7.2/1.6, 7.2/4.8, $KP_p = \mu_0 C_{OX}$ $\Delta W_p = W - \Delta W$ $\Delta L_p = L - \Delta L$ VTp $2\varphi_{fp}$ Yop $\delta_{op}$ $\theta_{op}$ $\theta_{bop}$ $\eta_{op}$ $\epsilon_{op}$ $\lambda_{op}$ Mop | 2.4/4.8 µm/µm<br>µA/V <sup>2</sup><br>µm<br>µm<br>V<br>V<br>√V<br>√V<br>1/V<br>1/V<br>1/V<br>1/V | 28.80±0.566<br>0.780±0.035<br>0.139±0.028<br>0.684±0.025<br>0.717±0.002<br>0.530±0.009<br>0.235±0.008<br>0.132±0.005<br>-0.089±0.002<br>0.021±0.026<br>0.058±0.005<br>0.003±0.001<br>1.062±0.047 | | INVERTER: SAMPLE SIZE = 78 Wn/Ln=2.4/1.6 $\mu$ m/ $\mu$ m, Wp/Lp=7.2/1. | .6 μm/μm | | | THRESHOLD | · · · V | 1.82±0.02 | | GAIN | - | 15.04±0.44 | | VHIGH | V | 5.00±0.00 | | VLOW | $\mu$ V | 38.00±49.50 | | NOISE MARGIN | V | 2.19±0.02 | | | | | Table 7. Threshold voltage values for Wafers 3, 11, and 12. | WAFER | MOSFET | ${}^{ m VT}\mu^{\pm { m VT}}\sigma$ | |-------|--------|-------------------------------------| | 2 | n | 0.786±0.037 | | 11 | n | 0.722±0.014 | | 12 | n | 0.708±0.022 | | 2 | p | 0.662±0.023 | | 11 | p | 0.696±0.029 | | 12 | p | 0.700±0.036 | Figure 6. Distribution of p-MOSFET threshold voltage for Wafers 2, 11, and 12. Figure 7. Distribution of n-MOSFET threshold voltage for Wafers 2, 11, and 12. #### 2.3 Reliability Chip The reliability chip is intended to be used to characterize electromigration in Metall, or Metal2, and Metal1 diffusion contacts. Electromigration in metals is a wear-out mechanism found in the interconnects of integrated circuits. This mechanism is accelerated by high temperatures and high current densities. Since Metal2 generally carries the highest current density, it was characterized. Metal2 electromigration results are shown in Figure 8 for the stress current density, J, and stress temperature, T. The data were fitted to Black's electromigration equation: #### (6) $t_{50} = A_{50}J^{-n}exp(E_a/kT)$ where $E_a$ is the activation energy and n is the current density factor. The test structures used in this study are Metal2 aluminum wires that have a length $L_{\rm C}$ = 8 mm. The t<sub>50</sub> equation parameters are listed in Table 8 under run NO6J, Chip No. 18. The results for stress current density, J, and temperature, T, are shown in Figure 8. The parameters listed in Table 8 were used to calculate failures at operating conditions. For $J_{\rm Operate}$ = 0.2 MA/cm² and $T_{\rm Operate}$ = 125°C, t<sub>50</sub> = 6,014 years and t<sub>0.01</sub> = 416 years. The t<sub>0.01</sub> calculation is based on: #### (7) $lnt_{0.01} = lnt_{50} + \sigma \cdot x$ where $\sigma$ is the lognormal shape factor, and x=-3.71905 [8] for a cumulative failure percentage of 0.01 percent. At the chip level, the 50 percent failure time is of interest for comparison purposes. The $t_{0.01}$ is taken as the time when the first wire fails. These electromigration results for this run, NO6J, are very encouraging for they indicate that the metal system is robust. The electromigration results for this run are listed in Table 8, where they can be compared to other runs. Two attributes are evident: (a) the $t_{50}$ values are consistent between the two chips tested and (b) the $t_{50}$ results are the highest seen to date except for the M95F run which was erratic. Figure 8. Metal2 electromigration failure rates shown for three stress points and extrapolated to operating conditions for Chip No.18. More results are tabulated in Table 8. Table 8. Metal2 electromigration data base. | VENDOR | | | | _ | _ | | t <sub>50</sub> (years) | | | |---------------|---|------------|-------------|-----------|-----------|-----------|---------------------------------------------|----------------------------|--| | TECH.<br>(μm) | • | RUN<br>NO. | CHIP<br>NO. | (eV) | n | σ | A50<br>hr(MA/cm <sup>2</sup> ) <sup>n</sup> | Joper=0.2MA<br>Toper=125°C | | | 3.0 | В | M78W | _ | 0.36±0.05 | 1.50±0.02 | 0.32±0.02 | 0.0660 | 3.00 | | | 3.0 | D | M88F | - | | 1.37±0.08 | | 0.0039 | 0.06 | | | 2.0 | C | M92P | 1 | | 3.72±0.20 | | 0.0326 | 1300.00 | | | 1.6 | Α | M95F | 1 | 0.50±0.02 | 1.80±0.10 | 0.34±0.02 | 0.0001 | 0.43 | | | 1.6 | Α | M95F | 19 | | | 0.70±0.05 | | 700,000.00 | | | 1.6 | Α | M9AD | 1 | | 3.30±0.21 | | 0.0005 | 77.79 | | | 1.6 | Α | M9AD | 10 | | 3.09±0.04 | | 0.0074 | 25.00 | | | 1.6 | Α | M06J | 18 | | 4.36±0.24 | | 0.0301 | 6,014.00 | | | 1.6 | Α | M06J | 15 | | 4.32±0.50 | | 0.0199 | 4,988.00 | | #### 2.4 Diagnostic Test Chip Conclusions Although the standard deviations of p-Poly, n-Poly and n-Diff contact resistance were high, and the oxide pinhole densities were also high, the data collected from the test structures indicated that the MOSIS fabrication was normal for this task. In summary, the measurements uncovered the following: - 1) Metall had no breaks in 9.0 meters and no metal bridges in 1.8 meters. - 2) Metal2 had no breaks in 7.6 meters and no metal1 bridge in 1.5 meters. - 3) Poly had 1 break in 13.6 meters and 2 poly bridges in 2.7 meters. - 4) Oxide pinhole density for n-type MOSFETs was 17 defects/cm $^2$ and for p-type was 5 defects/cm $^2$ . - 6) Poly, Metall, and Metal2 step resistances were excellent being less than a few percent. - 7) Metal2 electromigration results were excellent with a $t_{0.01}$ = 416 years. - 8) Inverter standard deviations ranged between 2 and 8 mV which is excellent. - 9) MOSFET threshold voltage for n- and p-MOSFETs was distinctly different for wafer 2. The threshold voltages from wafers 11 and 12 agreed closely. Thus it is important to acquire data on a wafer-by-wafer basis. The variation in threshold voltage across the wafer from the process monitor MOSFETs is 14 to 37 mV but from the inverter matrix the variation is much less than 10 mV. As will be shown, the latter value is close to the value observed from the SRAM threshold variations. The above results illustrate that across the MOSFET wafer variations are larger than local variations. #### 3.0 SEU/TD RADIATION MONITOR The SEU/TD radiation monitor consists of a 4-kbit SRAM and four MOSFETs. The block diagram is shown in Figure 2. #### 3.1 SEU SRAM Cell The SEU SRAM, shown in Figure 9, was designed with an offset voltage, $V_0$ , that adjusts the cell critical charge, $Q_{\rm C}$ , allowing particles that induce a charge greater than $Q_{\rm C}$ to upset cells. Figure 9 shows the six MOSFETs found in each cell. The pulsed current source, shown in the figure, is used to simulate a particle strike on drain Dn2 when calculating the critical charge of the cell with SPICE. This cell differs from that of a standard six-transistor SRAM cell in three ways: 1) the source of the p-MOSFET, Mp2, is connected to an adjustable offset voltage, $V_0$ , instead of to VDD to provide control of the cell's critical charge; 2) the drain area of Dn2 has been enlarged by a factor of four over the minimum area to enhance the SEU upset rate, thus reducing measurement time; and, 3) the cell is imbalanced by widening Mn2 over minimum channel width in order to enhance its SEU sensitivity. In operation the cell is biased and written into the sensitive state, as shown in Figure 9, where the drains Dp1 and Dn2 are reverse biased and susceptible to particle-induced upset. In the sensitive state, $V_0 = 5$ V so that all the memory cells are biased as shown in Figure 9. Thus $V_0$ is connected to Dn2 through Mp2. Then $V_0$ is lowered and the memory is in the stare or capture state. The stare state can be very long. In laboratory tests, SEU SRAMs have been held in the stare state for several days. Particles that strike Dn2 and deposit sufficient charge flip the struck cells. Then the read/write cycle is initiated by setting $V_0 = 5$ V. The memory is read to determine which cells have flipped during the stare cycle. Finally the cells are written into the sensitive state and the cycle repeated. The timing diagram for the SEU SRAM is shown in Figure 10. This shows that both $V_0$ and VDD are lowered during the stare cycle. The rationale behind lowering VDD is discussed below under cell "power requirements". The upset mechanism depends in part on the charge collection depth, $\delta$ X4. The charge collection depth beneath Dn2 is much greater than beneath Dp1 because the n-well truncates the particle-induced charge track. This geometrical effect can be seen in the cell cross section shown in Figure 3. Thus drain Dn2 is bloated as shown in Figure 11, by the dark-line outline, to maximize particle collection and is approximately rectangular being 8.0 $\mu$ m by 8.8 $\mu$ m. The memory cell was designed using the MOSIS scalable CMOS rules and fabricated using 1.6- $\mu$ m minimum linewidth. Table 9 provides the dimensions of the MOSFETs and their drain areas. The MOSFETs were designed to satisfy the following operating requirements: 1) Read Requirement, 2) Write Requirement, 3) Detector Response Function Requirement, 4) Temperature Requirement, and 5) Power Requirement. The WRITE REQUIREMENT requires that the cell be forced into the sensitive state. This requires weak pull-up MOSFETs so the bit-line MOSFETs can restore the cells to the sensitive state. The READ REQUIREMENT requires that the cell pull the appropriate bit line low since the bit lines are charged high. This requires that Mn's be designed to be strong pull downs. The DETECTOR RESPONSE FUNCTION REQUIREMENT requires that all the cells flip spontaneously. As seen in Figure 12, the SRAMs have a distribution of offset voltages at which the cells flip. This data is replotted in Figure 13 as a cumulative probability plot using: (8) $$P(V_{0i}>V_0) = 100 \cdot (N - 0.5)/N_t$$ where N is the number of flipped cells at $V_0$ and $N_t$ = 4096. The analytical formula that describes the cumulative distribution is: (9) $$N = N_t \{1 - erf[(V_{os} - V_{os\mu})/\overline{V}_{os\sigma}\sqrt{2}]\}/2$$ where $V_{OS}$ is the offset voltage in the spontaneous flip range, $V_{OS}\mu$ is the mean value, and $V_{OS}\sigma$ is the standard deviation; erf is the error function. Devices must be screened carefully for outliers; this point is illustrated in Figure 14. Outliers can appear as cells that flip at high $V_0$ values or as illustrated in the figure as cells that flip at low $V_0$ values. The cumulative distribution plot is particularly useful in highlighting outliers. The data shown in Figure 13 are listed in Table 10 and indicate that the mean spontaneous offset voltage is approximately 1.8 V and the standard deviation is approximately 10 mV. This behavior is determined by the threshold voltage of inverter #1 (INV#1) and its variance. The VTinv $\mu$ and VTinv $\sigma$ are given by equations in Section 2.1 for the inverter matrix fault chip. That is V $_{0\mu}$ = VTinv $\mu$ and V $_{0\sigma}$ = VTinv $\sigma$ . This can be seen in the results listed in Table 11 where the SEU SRAM data falls between the inverter matrix results. The TEMPERATURE REQUIREMENT requires that the detector function be independent of temperature. This can be achieved by properly sizing the MOSFETs in INV#1. The key to the design follows from the differentiation of the inverter threshold equation given above. It can be shown that $\beta_{\rm r}$ is independent of temperature if $(1/\mu_{\rm n0}){\rm d}\mu_{\rm n}/{\rm d}T=(1/\mu_{\rm p0}){\rm d}\mu_{\rm p}/{\rm d}T$ . This relation holds if $\mu_{\rm n}/\mu_{\rm n0}=\mu_{\rm p}/\mu_{\rm p0}=(T/T_0)^-1.5$ . The temperature dependence of VT<sub>inv</sub> is: (10) $$VT_{iT} = \frac{\partial VT_{inv}}{\partial T}\Big|_{T \to T_0} = \frac{\sqrt{B_{ro}} \cdot VT_{nT} - VT_{pT}}{\sqrt{B_{ro}} + 1}$$ where $VT_{nT}=\partial VTn/\partial T|_{T\to T_0}$ , $VT_{pT}=\partial VTp/\partial T|_{T\to T_0}$ , and where $B_{r0}=KP_{no}W_nL_p/(KP_{po}W_pL_n)$ . The inverter threshold voltage is independent of temperature for: (11) $$\sqrt{B_{ro}} = VT_{pT}/VT_{nT}$$ . This is illustrated in Figure 15 for the case where $\beta_{ro}$ = 1. For the SRAM INV#1, $\beta_{ro}$ = 6.67, which was calculated using W and L from Table 9 and $\Delta L$ and $\Delta W$ from Table 6. For $\beta_{ro}$ = 6.67, $VT_{nT}$ = -4 mV/°C, and $VT_{pT}$ = -4 mV/°C, the temperature coefficient for the inverter threshold voltage is $VT_{iT}$ = -1.77 mV/°C. The POWER REQUIREMENT is determined by the power available from the system and by self-heating, which causes an increase in the chip temperature. The power consumed by each cell was determined from a SPICE simulation of the cell and plotted in Figure 16 for various VDD and $\rm V_{0}$ values. For a 4-kbit memory, VDD = 5 V, V\_{0} = 2 V, and $\rm ID_{Cell}$ = 40 $\mu\rm A$ , the P<sub>Chip</sub> = 0.82 W. This power is too high from both system and self-heating standpoints. Thus reducing VDD to reduce chip power is mandatory. For VDD = 3 V, V\_{0} = 1.8 V, and $\rm ID_{Cell}$ = 5 $\mu\rm A$ , the P<sub>Cell</sub> = 61 mW. The reduction in VDD during the stare cycle is shown in the timing diagram given in Figure 10. Figure 9. The SEU SRAM circuit biased in the sensitive or capture state. Figure 11. Memory cell layout is 33.6 $\mu m$ by 36.0 $\mu m$ . Figure 12. SRAM spontaneous flip response for six SEU SRAMs taken from Wafer 2. This is the detector response function. Figure 13. Detector response shown in Figure 12 is shown here as a cumulative distribution allowing the determination of the mean and standard deviation offset voltages. Figure 14. Detector response for Chip #4 shown in Figure 12 where outlier points are included. The line was fitted to points within one sigma of the mean. Figure 15. The temperature dependence of the inverter threshold voltage. Figure 16. Current drawn by the memory cell. Table 9. Dimensions of SEU SRAM MOSFETs and drain areas. | DEVICE | L(µm) | W(μm) | Ad ( $\mu$ m <sup>2</sup> ) | |--------|-------|-------|-----------------------------| | Mn1 | 1.6 | 2.4 | 17.92 | | Mn2 | 1.6 | 3.2 | 74.88 | | Mp1 | 3.2 | 2.4 | 14.08 | | Mp2 | 3.2 | 2.4 | 12.16 | | Mt1 | 1.6 | 2.4 | | | Mt2 | 1.6 | 2.4 | | Table 10. SEU SRAM V<sub>OS</sub> results. | CHIF | ν <sub>osμ</sub> ±VT <sub>osσ</sub> | |------|-------------------------------------| | #1 | 1.8028±0.0104 | | #2 | 1.7974±0.0096 | | #3 | 1.7959±0.0096 | | #4 | 1.7949±0.0099 | | #5 | 1.7926±0.0107 | | #6 | 1.7842±0.0104 | | | | Table 11. Inverter matrix and SEU SRAM test result comparison. | DEVICE | UNITS | ${\rm VT_{inv}}{\mu^{\pm { m VT}}}{\rm inv}{\sigma}$ | Gro | Lp | Wp | L <sub>n</sub> | Wn | |---------------|-------|------------------------------------------------------|-----|-----|-----|----------------|-----| | INVERTER MATE | ٧ | 2.00±0.008 | 1 | 1.6 | 2.4 | 1.6 | 2.4 | | SEU SRAM (INV | ٧ | 1.80±0.010 | 2 | 3.2 | 2.4 | 1.6 | 2.4 | | INVERTER MATR | ٧ | 1.42±0.006 | 4 | 6.4 | 2.4 | 1.6 | 2.4 | #### 3.2 SEU SRAM Analysis In this section the calibration procedure for the SRAM detector is described. Once calibrated this detector is able to measure protons, alpha particles, and heavy ion environments inside spacecraft computers. The procedure requires determining the detector's overlayer thickness, $\delta X3$ , and collection depth, $\delta X4$ . These were determined using 0.55 and 1.0 MeV protons from the Caltech Tandem Van de Graaff. The analysis requires a knowledge of the proton charge deposition versus range and this was calculated using particle range physics from TRIM [9,10]. The validity of the analysis was verified with energy straggling measurements. Finally, the SPICE circuit simulation program was used to compute the relationship between the charge deposited in the memory cell and the cell offset voltage [11,12,13] The critical charge, $Q_{\rm C}$ , of the SRAM cell was determined as a function of $V_{\rm O}$ using MOSIS supplied SPICE parameters. The parasitic nodal capacitances were modeled by fixed metal and polysilicon interconnect capacitances and by the drain depletion capacitances using their areas and peripheries. The SPICE simulation used the level-2 model. A triangle current pulse with a 1:19 rise:fall shape was used to upset these cells [14]. The location of the pulse generator in the memory cell is shown in Figure 9. For a given pulse height, the transient simulation was examined at 100 ns where the response was compared to $V_{\rm DD}/2$ to determine if the cell had flipped. The current pulse height was adjusted using a binary search algorithm until the difference in charge (area under current pulse) between successive simulation runs differed by less than 1 fC. These results were found to be invariant with current pulse widths up to 500 ps. Since the proton width is about 200 ps, the response of these circuits exceeds that of the proton current pulse. SPICE simulations provide the $Q_{\rm C}$ versus $V_{\rm O}$ curve shown in Figure 17 which is well approximated by the straight-line relationship: (12) $$Q_C = C_u(V_O - V_{OS\mu})$$ where $V_{OS\mu}$ = 1.8 V is the mean offset voltage in the spontaneous flip range and the slope is the upset capacitance, $C_u$ = $dQ_c/dV_0$ = 56 fC/V. In the SRAM test sequence, all memory cells are written into the sensitive or stare state where Mn2 is turned OFF and Mp2 is turned ON, which connects $V_0$ to the bloated drain, Dn2; see Figure 9. $V_0$ is then lowered from 5 V for a period called the stare time, which can last a few seconds to several days. Thereafter, $V_0$ is returned to 5 V and the cells are read to determine the number of upsets. This cycle is repeated for different values of $V_0$ . Test results are shown in Figure 18 for protons and alpha particles and compared against the spontaneous flip response. The overall behavior indicates that at high $V_0$ the response curve is determined by particle energy straggling. At intermediate $V_0$ , the response is determined by the collection of particles outside the area of drain Dn2. This is called the peripheral hit region. Finally, at low $V_0$ , the cells flip spontaneously. ## 3.2.1 Layer Thickness Analysis: The following analysis is used to determine the SRAM detector Dn2 overlayer material thickness, $\delta X3 = X3 - X2$ , and charge collection region thickness, $\delta X4 = X4 - X3$ . A schematic view of these layers is shown in Table 12. The analysis requires the determination of offset voltage, $V_{\rm OP}$ , at the peak of the cell upset distribution. In this technique the cell upset distribution is normally distributed as seen in the cumulative probability plots shown in Figure 19. The analysis follows from the SRAM detector equation: (13) $$dN/dt = \sigma\phi(N_t - N)$$ where $\sigma$ is the area of Dn2, $\phi$ is the flux, N is the measured number of flipped cells, and N<sub>t</sub> is the total number of cells in the SRAM. Evaluating for N $\rightarrow$ O (14) $$dN/dt|_{N\to 0} = R_0 = \sigma \phi N_t$$ The particle flux at diode, Dn2, is described by the Gaussian or normal distribution expressed by the error function: (15) $$\phi = \phi_{\text{m}} \{1 - \text{erf}[(V_{\text{OD}} - V_{\text{OD}\mu})/V_{\text{OD}\sigma}\sqrt{2}]\}/2$$ where $\phi_{\rm m}$ is the maximum particle flux entering the SRAM, ${\rm V}_{\rm OP}$ is the offset voltage in the vicinity of the upset peak, ${\rm V}_{\rm OP}\mu$ is the mean or peak value, and ${\rm V}_{\rm OP}\sigma$ is the standard deviation for the upset distribution. Note that $\phi=\phi_{\rm m}/2$ at ${\rm V}_{\rm OP}={\rm V}_{\rm OP}\mu$ , which states that only half the particle flux entering the SRAM can upset cells. Combining the above equations leads to the following expression for the number of flipped cells in the vicinity of the particle upset distribution: (16) $$N = R_0/\sigma\phi_m = N_t\{1 - erf[(V_{op} - V_{op\mu})/V_{op\sigma}\sqrt{2}]\}/2$$ The probability distribution given in percent and plotted in Figure 19 was determined from: (17) $$P(V_{oi}>V_{op}) = 100 \cdot (N - 0.5)/N_t$$ where N is the number of flipped cells at $V_{\rm OD}$ and for this SRAM $N_{\rm t}$ = 4096 cells. The calculation of N can take two approaches. The first approach is used when the experimenter knows the beam flux, $\phi_m$ . In this case, N = $R_0/\sigma\phi_m$ where $\sigma$ = 68.8 $\mu$ m for Dn2 [12]. The second approach is used when the experimenter knows the beam fluence, $F_m$ , and the number of upsets, N<sub>f</sub>, observed during the time the beam is on. That is N = $N_f/\sigma F_m$ . This approach is useful when the flux is variable and the fluence can be monitored. The data points in Figure 19 allow an analysis of the Gaussian nature of the energy dispersion of the particles as they lose energy in the silicon. At the peak of the upset distribution, at the 50 percent point, only half of the particles can deposit sufficient charge to flip the cells. This is defined as $Q_{\text{CP}}$ and is given by: (18) $$Q_{CD} = C_{U}(V_{ODU} - V_{OSU})$$ where $Q_{\text{CD}}$ values for the four curves shown in Figure 19 are listed in Table 13. The SRAM overlayer thickness, $\delta$ X3, was determined using a 0.55 MeV proton beam which stopped within the collection layer. This is crucial for it means that all the charge deposited in the collection layer, $\delta$ X4, is collected by the diode Dn2. The charge deposition profile for the 0.55 MeV proton beam is shown in Figure 20. This profile was plotted using TRIM [9]. The analysis for $\delta$ X3 begins by determining $V_{ODL}$ for the 0.55 MeV proton upset data shown in Figure 19; the results are listed in Table 13. Then $Q_{CD}$ is determined from Figure 17. Finally, the $Q_{CD}$ value is subtracted from the End Of Range, EOR, of the charge deposition curve shown in Figure 20. Thus $\delta$ X3 = 4.32 $\mu$ m. The charge collection thickness, $\delta$ X4, was measured with a 1.0 MeV proton beam which has a range greater than X4. The charge deposition profile for the 1.0 MeV proton beam is shown in Figure 21. The analysis begins by determining $V_{\rm OP}\mu$ for the 1.0 MeV proton upset data shown in Figure 19. Then $Q_{Cp}$ was determined from Figure 17. Finally $\delta X4$ was determined by adding $Q_{Cp}$ to the overlayer charge as determined from $\delta X3$ ; the technique is illustrated in Figure 21. Thus $\delta X4$ = 6.64 $\mu m$ . The charge collection depth, $\delta$ X4, was also determined for a 4.7 MeV alpha particle beam and a collection depth of 6.33 $\mu$ m was determined. This value is 0.31 $\mu$ m smaller than the collection layer thickness determined for the proton beam. This is due to the fact that heavier particles have a smaller range. The linear energy transfer, LET, in MeV·cm<sup>2</sup>/mg for the particles can now be calculated using: (19) LET = $$\delta E4/\delta X4 = (E3 - E4)/(X4 - X3) = C_u(V_{op}\mu - V_{os}\mu)/K\rho\delta X4$$ where K = 44.2 fC/MeV for silicon, $\rho$ = 2320 mg/cm<sup>3</sup> for silicon, $C_u$ is in fC/V, $V_o$ is in Volts, and $\delta$ X4 is in cm. LET values are listed in Table 13. The LET value for $V_{op\mu}$ = 5 V is 2.88 MeV·cm<sup>2</sup>/mg for an estimated $\delta$ X4 = 6.00 $\mu$ m. The conversion factor K is determined from: (20) $$K = 1.602 \times 10^{-19} (C/e) \times 10^{15} (fC/C) \times 10^{6} (eV/MeV)/3.62 (eV/eh-pair) = 44.2 fC/MeV$$ where the energy needed to produce a hole-electron pair in silicon is 3.62(eV/eh-pair). ### 3.2.2 Layer Thickness Dispersion Analysis: The result of calculating the errors in $\delta$ X3 and $\delta$ X4, that is, $\delta$ X3 $_{\sigma}$ and $\delta$ X4 $_{\sigma}$ , is shown in Table 12. It shows that as the 0.55 and 1.0 MeV protons pass through the various regions that the energy dispersion increases. This leads to an uncertainty in the thickness of each layer. The thickness dispersion is calculated from the energy dispersion. For the overlayer the depth dispersion is: (21) $$\delta X3_{\sigma} = \delta E3X_{\sigma} \cdot K \cdot d\delta X3/dQ_{d}$$ where $\delta E3X_{\sigma}$ is the energy dispersion due to overlayer thickness variations and from Figure 20, $dQ_d/d\delta X3 = 3.85$ fC/ $\mu m$ . The collection layer depth dispersion is: (22) $$\delta X 4_{\sigma} = \delta E 4 X_{\sigma} \cdot K \cdot d\delta X 4 / dQ_{d}$$ where $\delta E4X_{\sigma}$ is the energy dispersion due to collection depth variations and from Figure 21, $dQ_d/d\delta X4$ = 3.125 fC/ $\mu$ m. The evaluation of $\delta X3_{\sigma}$ requires an evaluation of $\delta E3_{\sigma}$ . Since the 0.55 MeV protons stop in the charge collection region, the energy dispersion is determined by the Au scattering foil and the Si overlayer and not the Si collection layer. The energy dispersion for the 0.55 MeV protons is evaluated at the peak of the probability distribution as defined at the 50 percent point in Figure 19; it is calculated from $E_{\rm Op\sigma}(0.55) = (C_{\rm U}/{\rm K}) V_{\rm Op\sigma}(0.55)$ . This energy dispersion consists of the following components: (23) $$E_{op\sigma}(0.55) = [(E_{os\sigma})^2 + (E_{os\sigma})^2 + (\delta E_{os\sigma})^2]^{1/2}$$ where $E_{OSO}$ = $(C_u/K)V_{OSO}$ is the instrument function energy dispersion, $E1_O$ is the source Au scattering foil energy dispersion, and $\delta E3_O$ is (24) $$\delta E3_{\sigma} = [(\delta E3S_{\sigma})^2 + (\delta E3X_{\sigma})^2]^{1/2}$$ where $\delta {\rm E3S}_{\sigma}$ is overlayer energy dispersion due to particle straggling and $\delta {\rm E3X}_{\sigma}$ is the overlayer energy dispersion due to overlayer thickness fluctuations. The ${\rm E1}_{\sigma}$ = 0.012 MeV was determined from Rutherford scattering theory for a 1.2- $\mu$ m thick Au foil. $\delta {\rm E3S}_{\sigma}$ = 0.009 MeV was determined from Rutherford scattering theory for a 4.32- $\mu$ m thick overlayer. $\delta {\rm E3X}_{\sigma}$ is now calculated from the above two equations and $\delta {\rm X3}_{\sigma}$ = 0.19 $\mu$ m was then determined. The evaluation of $\delta X4_{\mathcal{O}}$ requires an evaluation of $\delta E4_{\mathcal{O}}$ . Since the 1.0 MeV protons pass through the charge collection region, the energy dispersion is determined by the Au scattering foil, overlayer and collection layer. The energy dispersion for the 1.0 MeV protons is evaluated at the peak of the probability distribution as defined at the 50 percent point in Figure 19; it is calculated from $E_{\text{OP}\mathcal{O}}(1.0)$ = $(C_{\text{U}}/\text{K})V_{\text{OP}\mathcal{O}}(1.0)$ . This dispersion consists of the following components: $$E_{op\sigma}(1.0) = [(E_{os\sigma})^2 + (E_{os\sigma})^2 + (\delta E_{os\sigma})^2 + (\delta E_{os\sigma})^2]^{1/2}$$ where $\delta \mathsf{E4}_\sigma$ is (25) $$\delta E 4_{\sigma} = [(\delta E 4 S_{\sigma})^{2} + (\delta E 4 X_{\sigma})^{2}]^{1/2}$$ where $\delta \text{E4S}_{\sigma}$ is collection layer energy dispersion due to particle straggling and $\delta \text{E4X}_{\sigma}$ is the energy dispersion due to collection layer thickness fluctuations. The $\delta \text{E4S}_{\sigma}$ = 0.011 MeV was determined from Rutherford scattering theory for a 6.64- $\mu \text{m}$ thick collection layer. $\delta \text{E4X}_{\sigma}$ = 0.025 MeV is now calculated from the above two equations and $\delta \text{X4}_{\sigma}$ = 0.36 $\mu \text{m}$ was then determined. Table 12. Schematic view of the proton paths from the source to the SRAM. | | Proton source | 1.0 MeV | 0.55 MeV | |----------|---------------------|------------------------------------------------|---------------------------------------------------| | )<br> | Au Scattering Foil | $\delta X1 = 1.20$<br>E1 = 1.00±0.01 | $\delta X1 = 1.20$<br>E1 = 0.55±0.01 | | \<br>, | Vacuum | $\delta X2 = 0 \\ E2 = 1.00 \pm 0.01$ | $\delta X2 = 0$ E2 = 0.55±0.01 | | <u>}</u> | Si Overlayer | $\delta X3 = 4.32 \pm 0.19$ E3 = 0.81 \pm 0.03 | $\delta X3 = 4.32 \pm 0.19$<br>E3 = 0.24 \pm 0.03 | | }<br>} | Si Collection Layer | $\delta X4 = 6.64 \pm 0.36$ E4 = 0.44 \pm 0.04 | E4 = 0 | Table 13. $\delta$ X3, $\delta$ X4, and LET values. | | | | | | · | |-----------------------|-------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | Q <sub>CP</sub><br>fC | ν <sub>ορμ</sub><br>V | ν <sub>ορσ</sub> | δX3<br>μm | δX4<br>μm | LET<br>MeV·cm <sup>2</sup> /mg | | | | 0.03 | 4.32 | 6.64 | | | 178.00 | 5.00 | | 4.32 | 6.00 | 2.88 | | | V <sub>osμ</sub> | ν <sub>osσ</sub> | | | | | | 1.80 | 0.01 | | | | | | 10.47<br>16.18<br>50.40 | 10.47 1.99<br>16.18 2.09<br>50.40 2.66<br>178.00 5.00<br>V <sub>os</sub> µ | 10.47 1.99 0.02<br>16.18 2.09 0.03<br>50.40 2.66 0.14<br>178.00 5.00<br>V <sub>osμ</sub> V <sub>osσ</sub> | 10.47 1.99 0.02 4.32<br>16.18 2.09 0.03 4.32<br>50.40 2.66 0.14 4.32<br>178.00 5.00 4.32<br>V <sub>osμ</sub> V <sub>osσ</sub> | 10.47 1.99 0.02 4.32 16.18 2.09 0.03 4.32 6.64 50.40 2.66 0.14 4.32 6.33 178.00 5.00 4.32 6.00 V <sub>OSμ</sub> V <sub>OSσ</sub> | Figure 17. SRAM critical charge response for Node-V2 of Figure 9 calculated using SPICE Level-2. Figure 18. Number of flipped cells for alpha particles and protons shown relative to the spontaneous bit flip response for a stare time of one second. Figure 19. SRAM upset probability distribution for alpha particles and protons shown relative to the spontaneous bit flip response. Figure 20. Charge deposited by 0.55 MeV protons in silicon. This charge is used to calculate the overlayer thickness, $\delta X3$ . Figure 21. Charge deposited by 1.0 MeV protons in silicon. This charge is used to calculate the collection depth, $\delta X4$ . #### 3.3 MOSFET Total Dose Dosimeters The total dose MOSFETs included on the LL chip consist of a calibrator p-MOSFET, a floating gate p-MOSFET, and a standard n-MOSFET. These devices are intended to monitor total dose by two methods: (a) threshold shift of the n- and p-MOSFETs due to the radiation-induced oxide charge and (b) conductance shift of the floating gate p-MOSFET due to the accumulation of gate charge. The method (a) is a conventional method and method (b) is experimental [15]. The MOSFETs have circuit-like rectangular geometries which are listed in Table 14. The associated measuring circuits are shown in Figures 22 to 24 where the resistor values are fixed at R = 1 k $\Omega$ . These circuits are meant to measure the MOSFETs at a single-point in their IV characteristics and provide a rough indication of the total dose degradation. These MOSFETs and circuits have a number of shortcomings; in particular their sensitivity to radiation is low. The sensitivity of the MOSFETs to radiation is analyzed below and in Section 3.4, where an advanced MOSFET dosimeter is introduced which overcomes a number of shortcomings of the current devices and circuits. #### 3.3.1 Calibrator p-MOSFET Dosimeter The calibrator p-MOSFET circuitry is shown in Figure 22. This device is used to monitor the radiation-induced charge accumulated in the gate oxide and at the oxide interface. In addition it is intended to provide the threshold voltage needed in the analysis of the floating gate p-MOSFET. The analysis of the calibrator p-MOSFET uses the saturation region drain current: (26) $$ID_p = \beta_p (VDD - VG_p - VT_p)^2$$ where VTp is the absolute value of the p-MOSFET threshold voltage. A circuit analysis yields VDp = V0p/2, IDp = V0p/2R, and VGp = VDD/2. The threshold voltage follows from these relations: (27) $$VT_p = (VDD/2) - \sqrt{VO_p/2\beta_p \cdot R}$$ where $\beta_p = \beta_{po}$ , the starting value. The sensitivity of the drain voltage, VD, to VT changes is: (28) $$S_p = dVD_p/dVT_p = 2B_pR(VDD - VG_p - VT_p)$$ where $S_p \approx 0.1$ for the MOSFET values listed in Tables 6 and 13 and the circuit parameters shown in Figure 22. The amount of VT degradation with dose depends on the bias that is held on the gate during the "soak" state; i.e. when the device is not being measured [16]. For maximal sensitivity to radiation, the gate should be biased so the p-MOSFET is in the OFF state. For the implementation shown in Figure 22, the MOSFET will be maintained in the ON state during the soak state. This will reduce the radiation sensitivity by a factor of two over an OFF state bias. In addition the satellite power down state will place the MOSFET in the OFF state. Thus the dose history will be complicated if the MOSFET is frequently switching between operating states. ### 3.3.2 Floating Gate p-MOSFET Dosimeter The floating gate p-MOSFET circuitry is shown in Figure 23 and its gate dimensions are listed in Table 14. The circuitry is intended to provide a measure of the radiation-induced charge that accumulates on the floating gate. This charge will shift the gate potential and hence the channel conduction. This device is designed with the Poly gate connected to Metall which is connected to Metall. The area of the metal sandwich is 8.0 $\mu m$ by 8.0 $\mu m$ . In operation the act of powering up the MOSFET will induce a charge on the floating gate due to displacement currents that flow through the capacitor network formed by the gate overlap capacitances and the gate-well capacitor. Experiments indicate that p-gates have an initial voltage of a few tenths of a volt. From a circuit analysis of the circuit shown in Figure 23, the gate voltage on the floating gate is given by: (29) $$VG_{pf} = VT_{pf} + \sqrt{VO_{pf}/B_{pf} \cdot R}$$ where $VT_{pf} = VT_p$ , the threshold voltage determined from the calibrator p-MOSFET, and $\beta_{pf} = \beta_{po}$ . As mentioned above, the VT degradation depends on the gate bias history. In this case the gate bias history is unknown, which complicates the analysis. Also recent radiation tests of floating gates, indicate that the polysilicon gates are surrounded by leaky oxides that will not support charge for more than 24 hours. For the implementation shown in Figure 23, it is recommended that this device be maintained in the power up condition as much as possible and measured periodically. The outcome of this experiment cannot be predicted at this time; however, the results will be viewed with great interest. #### 3.3.3 Standard n-MOSFET Dosimeter The standard n-MOSFET circuitry is shown in Figure 24. This device is used to monitor the radiation-induced charge accumulated in the gate oxide and at the oxide interface. The drain current for the n-MOSFET, which is operated in saturation, is: (30) $$ID_n = \beta_n (VG_n - VT_n)^2$$ and a circuit analysis yields the following expression for the threshold voltage: (31) $$VT_n = 0.5 \cdot VDD - \sqrt{(2VO_n - VDD/2)/(\beta_n \cdot R)}$$ where $\beta_n = \beta_{n0}$ , the starting value. The sensitivity of the drain voltage, VD, to VT changes is: (32) $$S_n = dVD_n/dVT_n = B_nR(VG_n - VT_n)$$ where $S_n \approx 0.14$ for the n-MOSFET values listed in Tables 6 and 14 and the circuit parameters shown in Figure 24. The VT radiation degradation for n-MOSFETs is complicated by the nature of the radiation induced charges. Oxide charge is positive and oxide-silicon interface charge is negative. The VT shift depends on the rate at which these charges accumulate and this process is gate bias dependent. #### 3.4 Advanced MOSFET Dosimetry Dosimetry measured via MOSFET threshold voltage shifts is influenced by two second-order effects: (a) the radiation sensitivity of the transconductance factor, KP, caused by radiation-induced mobility, $\mu$ , degradation and (b) the temperature sensitivity of KP and VT. The goal in developing an advanced MOSFET dosimeter is to minimize/eliminate or account for both of these effects. In addition, the system operating conditions must be considered in order to obtain accurate dose measurements. The operating conditions are discussed at the end of this section. The p-MOSFET is operated in the saturation region, which is ensured by connecting the gate to the drain as seen in Figure 25. For this case the drain current is given by: $$(33) ID = \frac{KP \cdot W}{2L} (VG - VT)^2$$ where VT is the absolute value of the p-MOSFET threshold voltage. This equation is plotted in Figure 26, which shows the temperature effects and the temperature independent point. The above square-law relationship is rewritten in terms of VG: (34) VG = VT + $$\sqrt{2ID \cdot L/(KP \cdot W)}$$ where the radiation sensitivity is: (35) $$S = dVG/dVT = 1$$ which shows the direct relationship between a change in VT and a change in the measured gate voltage. The temperature dependence of the p-MOSFET IV characteristics, shown in Figure 26, indicates that the temperature effects can be eliminated by operating the MOSFET at a certain fixed current value, termed ${\rm ID_0}$ . The analysis uses a Taylor series expansion of the VG expression: (36) $$VG = VG_O + VG_T(T - T_O) + VG_D \cdot D$$ where T is the absolute temperature, D is the radiation dose, the VG temperature coefficient is $VG_T = \partial VG/\partial T|_{T\to TO}$ , and the VG dose coefficient is $VG_D = \partial VG/\partial D|_{D\to O}$ . The current at the temperature independent point is found by setting $VG_T = 0$ in Eq. (34). This leads to: (37) $$ID_0 = 2KP_0^3(W/L)[(VT_T/KP_{T_0})]^2$$ which shows that ${\rm ID}_0$ is MOSFET geometry dependent. The gate voltage at the temperature independent point is found by substituting ${\rm ID}_0$ into Eq. (34); that is: (38) $$VG_0 = VT_0 + 2VT_T \cdot \overline{KP_0} / KP_{T_0}$$ which shows that $VG_O$ is independent of the MOSFET geometry. Further analysis uses a Taylor series expansion of VT and KP: (39) $$VT = VT_O + VT_T(T - T_O) + VT_D \cdot D$$ where the VT temperature coefficient is VT<sub>T</sub> = $\partial$ VT/ $\partial$ T|<sub>T>To</sub> and the VT dose coefficient is VT<sub>D</sub> = $\partial$ VT/ $\partial$ D|<sub>D>O</sub>. For KP: (40) $$KP = KP_O + KP_T(T - T_O) + KP_D \cdot D$$ where the KP temperature coefficient is $KP_{To} = \partial KP/\partial T|_{T\to To}$ and the KP dose coefficient is $KP_D = \partial KP/\partial D|_{D\to 0}$ . The temperature dependence of KP is: ≣ (41) $$KP = KP_0(T/T_0)^{-n}$$ where n is a constant and $KP_{To} = \partial KP/\partial T|_{T \to To} = -n \cdot KP_0/T_0$ . For VT<sub>O</sub> = 0.7 V, VT<sub>T</sub> = -2 mV/°C, n = 1.5, KP<sub>O</sub> = 30 $\mu$ A/V<sup>2</sup>, and T<sub>O</sub> = 300 K, leads to KP<sub>TO</sub> = -0.15 ( $\mu$ A/V<sup>2</sup>)/°C, ID<sub>O</sub> = 19.2 $\mu$ A, and VG<sub>O</sub> = 0.7 + 0.8 = 1.5 V. These values were used to calculate the temperature independent point in Figure 26. The dose dependence is found by evaluating Eq. (34): ## (42) $VG_D = VT_D - VT_T \cdot KP_D / KP_{TO}$ where ID<sub>O</sub> was substituted in the resulting equation. For a p-MOSFET biased in the OFF state [3], VT<sub>D</sub> = 3.45 mV/krad(Si) and KP<sub>D</sub> = -0.025 ( $\mu$ A/V<sup>2</sup>)/krad(Si). Using VT<sub>T</sub> = -2 mV/°C and KP<sub>TO</sub> = -0.15 ( $\mu$ A/V<sup>2</sup>)/°C determined above, leads to VG<sub>D</sub> = 3.78 mV/krad(Si). Notice that the KP contribution is small, for VG<sub>D</sub> is only slightly larger than VT<sub>D</sub>. The total dose expression is: $$(43) D = (VG - VG_O)/VG_D$$ The above dose expression requires the evaluation of $VT_D$ and $KP_D$ , which is done using Co-60 irradiation. In this evaluation, dose rate effects must be evaluated and then extrapolated to operating dose rate conditions. For p-MOSFETs, dose rate effects are usually minimal. The p-MOSFET dosimeter operating modes include MEASure, OFF (soak/power down), CALibrate #1 and CALibrate #2. For maximum sensitivity to radiation, p-MOSFETs should be operated in the OFF state during the soak state. In the OFF state the electric field is directed from the gate toward the silicon. This means that during the radiation damage process when the positive oxide charge is mobile, it will be distributed more toward the silicon, which makes the MOSFET harder to turn on. This can be achieved in the implementation shown in Figure 25 by applying zero bias to the gate. This requirement has the advantage that the soak and power down states will be identical and means the MOSFET will be operated in a consistent bias state providing a well-known biasing scenario. The key to this bias requirement is that the n-well be connected to a zero potential and not be biased to VDD as is the normal case in integrated circuit design. Keeping the p-MOSFET's n-well at zero bias will not interfere with SRAM operation whose n-wells are biased to VDD. The design of the dosimeter requires current flow from source to drain and not via a peripheral leakage path. Thus the device is designed as an edgeless MOSFET where the source completely surrounds the drain. In addition, all junctions are held at zero bias except for the drain junction. The operational amplifier holds the source at zero bias by providing a drain current ID = V1/R. The drain voltage is fixed by the amplifier at VG which, for the case of the p-MOSFET, is negative. Table 14. Dimensions of total dose MOSFETs | DEVICE | L(μm) | W(μm) | |------------------------|-------|-------| | STANDARD n-MOSFET | 1.6 | 3.2 | | CALIBRATOR p-MOSFET | 1.6 | 3.2 | | FLOATING GATE p-MOSFET | 1.6 | 3.2 | | | | | Figure 22. Calibrator p-MOSFET operated as a total dose dosimeter. Figure 23. Floating gate p-MOSFET operated as a total dose dosimeter. Figure 24. Standard n-MOSFET operated as a total dose dosimeter. Figure 25. p-MOSFET operated as a total dose dosimeter where the gate voltage is proportional to the dose. The drain current, ID, is set to minimize temperature variation effects; see Figure 26. Figure 26. Temperature dependence of the p-MOSFET dosimeter showing the temperature independent point at ID $_{0}$ = 19.2 $\mu A$ and VG $_{0}$ = 1.5 V. # 4.0 SEU/TD RADIATION MONITOR SCREENING PROCEDURES Once JPL completed the chip design, the design was transmitted electronically to MOSIS, who had the wafers fabricated and the chips packaged in 28-pin DIPs without lids. Once the parts were partly screened, the remaining chips were sent for lidding. The chips for this project came from three wafers: 2, 11, and 12. As is customary at MOSIS, chips are not tested in wafer form. Thus chips that were packaged are untested. The inventory of the chips during functional test, screening, and packaging is listed in Table 15. Table 16 outlines the steps followed in part screening and lists the organization that performed the task. The screening procedures were conducted according to a subset of MIL-STD-883C screening requirements. The requirements consisted of the following: - 1) Non-destructive Bond Pull (Method 2032) - 2) Internal Visual Inspection (Method 2010) - External (Package) Visual Inspection Pre-Burn-In Static and Dynamic Test - 5) Static Burn-In 24 hours at 125°C With All Leads Grounded Except VDD = 5 V - 6) Post Burn-In Static and Dynamic Test - 7) Post Hermetic Seal Static and Dynamic Test - 8) Hermeticity Seal Test (Method 1014) - 9) Final External Visual Inspection - 10) Pre-Ship Review The state of s The SEU/TD Radiation Monitor chip results showed a functional yield of 94.6 percent. During the test, 71 SRAMs passed the power up, walking ones, checker board, access time, and standby power tests. Fifty (50) SRAMs and 41 complete MOSFET experiments were able to pass a 24-hour burn-in at a temperature of 125 C. During the tests, various failure types were detected which included stuck memory cells, large chip stand-by leakage currents, and large transistor leakage currents. It should be noted that the n- and p-MOSFETs did not have input pad protection to allow an accurate current measurement. Twenty-nine of the devices were lost during the hermetic seal lidding operation. In spite of the best efforts of the assembly house, it appears that the normal ESD prevention practices were not sufficient to protect these devices. Forty-three (43) SEU SRAMs and 14 Total Dose MOSFETs passed the hermeticity and final electrical tests and were delivered to the Lincoln Laboratory. See Table 15 for the chip inventory. Table 15. Chip Inventory | ACTIVITY | UNLIDDED<br>PACKAGES | LIDDED<br>PACKAGES | |--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------| | CHIPS PACKAGED WITHOUT LIDSTOTAL SRAMS FAILING INITIAL TEST-1 PROTOTYPE PACKAGES SENT TO LL PACKAGES HELD AS SPARES PACKAGES HERMETICALLY SEALED | 75<br>4<br>6<br>15<br>50 | | | PACKAGES HERMETICALLY SEALEDTOTAL<br>SRAMs FAILING TEST-4<br>GOOD SRAMS AND MOSFETS SENT TO LL<br>GOOD SRAMS AND BAD MOSFETS SENT TO LL | | 50<br>7<br>14<br>29 | Table 16. Parts screening procedures | ORGANIZATIO | ON TASK | STEPS | |-----------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1. VLSI TECH | DESIGN | | | 2. MOSIS | FABRICATION | | | 3. ASSEMBLY | ASSEMBLY | A. EUTECTIC DIE ATTACH<br>B. ULTRA-SONIC BONDING | | 4. VLSI TECH | INITIAL TEST | A. ELECTRICAL TEST-1 1. CHIP LEAKAGE 2. SRAM WALKING ONE/ CHECKER BOARD 3. MOSFET I-Vs | | 5. VLSI TECH | PROTOTYPE PARTS<br>DELIVERED TO LL | | | 6. ASSEMBLY | PACKAGE & SCREEN-1 | A. PACKAGE SERIALIZATION B. DOCUMENTATION C. NON-DESTRUCTIVE BOND-PULL (2/PACKAGE @ 10 GRAMS) D. VISUAL INSPECTION-1 | | 7. VLSI TECH | SCREEN-2 | E. HERMETIC SEAL A. TEMPERATURE CYCLES (5-60 MIN CYCLES) B. VISUAL INSPECTION-2 C. ELECTRICAL TEST-2 (SEE TEST-1) D. BURN-IN (24 HRS @ 125°C) E. ELECTRICAL TEST-3 (SEE TEST-1) F. VISUAL INSPECTION-3 | | 8. ASSEMBLY<br>9. VLSI TECH | SCREEN-3<br>CHIP GRADING | A. HERMETIC SEAL TEST A. ELECTRICAL TEST-4 (SEE TEST-1) B. DOCUMENTATION REVIEW | | 10. VLSI TECH | PRE-SHIPMENT | A. PROGRAM OFFICE TASK REVIEW | | 11. VLSI TECH | REVIEW<br>SCREENED PARTS<br>DELIVERED TO LL | | ### 5.0 SEU/TD SYSTEM INTERFACE CIRCUITRY The interface circuitry that surrounds the SEU/TD chip is shown in Figure 27. In satellite operation, the SEU/SRAM offset voltage, $V_0$ , is connected to +5 V which makes the chip sensitive to particles with a LET $\geq 2.88~\text{MeV}\cdot\text{cm}^2/\text{mg}$ . The SRAM will be monitored periodically for upsets. As seen in the figure, all digital lines have pull-down resistors which force the data lines to ground when the signals from digital chips are in a tri-state condition. Figure 27. Diagram of the MSX Radiation Experiment SEU/TD computer interface electronics. The capacitor values are C1 = 0.01 $\mu$ F and C2 = 0.1 $\mu$ F. The three total dose MOSFETs located on the chip were described in Figures 22 to 24. These MOSFETs are meant to provide a rough indication of the total dose - experienced by the chip. There are a number of open issues at this time that concern the operation of the experiment while in orbit. These include: - 1) How often will the SEU/TD Chip be measured in orbit? The total dose MOSFETs will change significantly over days or weeks depending on the shielding and solar flare activity. The SEU/SRAM with 4 kbits will experience several upsets per day depending on the orbit and solar flare activity. - 2) What is the shielding above the chip? Shielding alters the total dose and shifts the ratio of electrons and protons reaching the chip. - 3) What is the bias on the gate of the MOSFETs during non-measurement times? It is well known that the rate of total dose build-up is a function of the gate bias. During periods when the power is off, the chip must be grounded. If the leads are allowed to float, then the chip will be in an unknown state and data will be difficult to interpret. - 4) When will the temperature be monitored relative to SEU/TD Chip measurements? This temperature measurement is needed to interpret the dose measurements, for the threshold voltage is temperature sensitive. #### 6.0 REFERENCES 11 - 1646 of All Time - 1646 of 1350 1: 1 mg | Peril - 1. Y-S. Lin, M. G. Buehler, L. P. Ray, and M. M. Sokoloski, "CRRES Microelectronic Test Chip," IEEE Transactions on Nuclear Science, Volume 38, pp. 1678-1685, (December 1991). - 2. G. A. Soli, B. R. Blaes, and M. G. Buehler, "CRRES Microelectronic Test Chip Orbital Data II," IEEE Transactions on Nuclear Science, Volume 39 (December 1992). - 3. M. G. Buehler, B. R. Blaes, and Y-S. Lin, "Radiation Dependence of Inverter Propagation Delay From Timing Sampler Measurements," IEEE Transactions on Nuclear Science, Volume 36, pp. 1981-1989, (December 1989). - 4. H. Sayah and M. G. Buehler, "Linewidth and Step Resistance Distribution Measurements Using an Addressable Array," Proc. IEEE 1990 International Conference on Microelectronic Test Structures, Vol. 3, 87-92 (March 1990). - 5. M. G. Buehler and H. R. Sayah, "Contact Resistance Measurements Using an Addressable Array," Proc. of the Fourth International IEEE VLSI Multi-Level Interconnect Conf., 227-2237 (June 1987). - 6. D. J. Hannaman, M. G. Buehler, J. Chang, and H. R. Sayah, "The Inverter Matrix: A Vehicle for Assessing Process Quality Through Inverter Parameter Analysis of Variance," Proc. IEEE 1991 International Conference on Microelectronic Test Structures, Vol. 4, 107-111 (March 1991). - 7. M. G. Buehler, R. A. Allen, B. R. Blaes, D. J. Hannaman, U. Lieneweg, Y-S. Lin, and H. R. Sayah, "End-of-Process CMOS Process Monitor," JPL Publication 90-51, Jet Propulsion Laboratory, Pasadena, California (December 15, 1990). - 8. M. Abramowitz and I. A. Segun, eds. "Handbook of Mathematical Functions" National Bureau of Standards Applied Mathematics Series 55 (1970). - 9. J. F. Ziegler, J. P. Biersack, and U. Littmark, The Stopping and Range of Ions in Solids, Pergammon Press (New York, New York, 1985). - 10. J. F. Ziegler, Handbook of Stopping Cross-Section For Energetic Ions In All Elements, Pergammon Press (New York, New York, 1980). - 11. M. G. Buehler and B. R. Blaes, "Alpha-Particle Sensitive Test SRAMs", IEEE Transactions on Nuclear Science, Volume 37, pp. 1849-1854, (December 1990). - 12. M. G. Buehler and B. R. Blaes, and G. A. Soli, "Test SRAMs For Characterizing Alpha Particle Tracks in CMOS/Bulk Memories," Proc. IEEE 1991 International Conference on Microelectronic Test Structures, Vol. 4, pp. 113-118 (March 1991). - 13. G. A. Soli, B. R. Blaes, and M. G. Buehler, "Proton-Sensitive Custom SRAM Detector", IEEE Transactions on Nuclear Science, Volume 39 (October 1992). - 14. C. M. Hsieh, P. C. Murley, and R. R. O'Brien, "Dynamics of Charge Collection From Alpha-Particle Tracks in Integrated Circuits," Proc. 10th Annual International Reliability Physics Symposium, Orlando, Florida, pp. 38-42, April 7th, 1981. - 15. P. A. Robinson, "FET Charge Sensor and Voltage Probe," U. S. Patent No. 4,605,946 (May 7, 1985). - 16. M. G. Buehler, B. R. Blaes, and Y-S. Lin, "Radiation Dependence of Inverter Propagation Delay from Timing Sampler Measurements," IEEE Transactions on Nuclear Science, Vol. 36, 1981-1989 (December 1991). | - | | | | | | |--------------------|--|--|--|--|--| | -<br>-<br>-<br>- | | | | | | | - | | | | | | | - 1 P Hondon Didin | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | |