# Experimental and Theoretical Study of 4H-SiC JFET Threshold Voltage Body Bias Effect from 25 °C to 500 °C

Philip G. Neudeck<sup>1, a\*</sup>, David J. Spry<sup>1,b</sup> and Liangyu Chen<sup>2,c</sup>

<sup>1</sup>NASA Glenn Research Center, 21000 Brookpark Road, MS 77-1, Cleveland, OH 44135 USA

<sup>2</sup>OAI, 21000 Brookpark Road, MS 77-1, Cleveland, OH 44135 USA

<sup>a</sup>Neudeck@nasa.gov, <sup>b</sup>David.J.Spry@nasa.gov, <sup>c</sup>liangyu.chen-1@nasa.gov

Keywords: JFET, Integrated Circuit, Body Effect, Threshold Voltage, High Temperature.

**Abstract.** This work reports a theoretical and experimental study of 4H-SiC JFET threshold voltage as a function of substrate body bias, device position on the wafer, and temperature from 25 °C (298K) to 500 °C (773K). Based on these results, an alternative approach to SPICE circuit simulation of body effect for SiC JFETs is proposed.

### Introduction

Over the past few years, significant progress has been made in the development of increasingly capable very high-temperature integrated circuits (ICs) that could benefit a variety of aerospace, automotive, and energy production systems. For example, elsewhere at this conference it is reported that a 4H-SiC Junction Field Effect Transistor (JFET) IC with two levels of metal interconnection has demonstrated 500 °C electrical operation in excess of 3000 hours [1]. Increasingly accurate and accessible IC design and simulation tools for such extreme temperatures are clearly relevant to further technology development and application adoption. Towards this end, this work reports a theoretical and experimental comparison study of 4H-SiC JFET threshold voltage ( $V_T$ ) as a function of substrate body bias ( $V_S$ ) and temperature (T) from 25 °C (298K) to 500 °C (773K).

## Experiment

Fig. 1 schematically depicts the cross-section of the long-channel (gate-length  $L_G = 6\mu m$ ) 4H-SiC epilayer JFET structure studied. Key structural terms illustrated in Fig. 1 include gate and substrate pn junctions, n-channel epilayer thickness t<sub>c</sub> and doping N<sub>DC</sub>, and sub-channel epilayer doping N<sub>AS</sub>. Experimental procedures used for device fabrication, pre-dicing wafer probe mapping of JFET V<sub>T</sub>, and high temperature packaging and testing are described in [1,2].

**Theory.** Under one-dimensional depletion approximation [3], the depletion depth  $x_n$  on the n-side of a pn step-type junction with built-in voltage  $V_{bi}$  under applied pn junction bias  $V_A$  is:



Fig. 1. JFET Cross-sectional diagram.

$$x_{n} = \sqrt{\left(\frac{2\epsilon_{s}}{q}\right)\left(\frac{N_{A}}{N_{D}(N_{A}+N_{D})}\right)(V_{bi}-V_{A})} = K_{n}\sqrt{V_{bi}-V_{A}}$$
(1)

 $N_A$  and  $N_D$  are junction p-type and n-type layer doping densities,  $\epsilon_s$  is 4H-SiC dielectric constant, q is the electron charge constant, and junction n-side depletion constant  $K_n$  defined as:

$$K_{n} = \sqrt{\left(\frac{2\epsilon_{s}}{q}\right)\left(\frac{N_{A}}{N_{D}(N_{A}+N_{D})}\right)}$$
(2)

When the JFET gate bias  $V_G$  is at threshold voltage  $V_T$ , the gate and substrate pn junction depletion depths extending into the n-channel ( $x_{nG}$  and  $x_{nS}$ ) merge together to effectively remove carriers (electrons) from the entire doped n-channel thickness beneath the  $p^+$  gate. At threshold therefore, the sum of the gate and substrate junction n-side depletions approximates the n-channel thickness  $t_c$ :

$$t_c \cong x_{nG} + x_{nS} = K_{nG}\sqrt{(V_{biG} - V_T)} + K_{nS}\sqrt{(V_{biS} - V_S)}$$
 (3)

where  $V_S$  is the applied substrate junction bias. Solving Eq. 3 for  $V_T$ :

$$V_{\rm T} = V_{\rm biG} - \left(\frac{t_{\rm c}}{K_{\rm nG}}\right)^2 + \left(\frac{2t_{\rm c}K_{\rm nS}}{K_{\rm nG}^2}\right)\sqrt{V_{\rm biS} - V_{\rm S}} - \left(\frac{K_{\rm nS}}{K_{\rm nG}}\right)^2 (V_{\rm biS} - V_{\rm S})$$
(4)

By defining  $V_{T0} = V_T$  at  $V_S = 0$ , Eq. 4 can be re-expressed as:

$$V_{\rm T} = V_{\rm T0} + \left(\frac{2t_c K_{\rm nS}}{K_{\rm nG}^2}\right) \left(\sqrt{V_{\rm bis} - V_{\rm S}} - \sqrt{V_{\rm bis}}\right) + \left(\frac{K_{\rm nS}}{K_{\rm nG}}\right)^2 V_{\rm S}$$
(5)

Measured Results. Consistent with results from our previous study of a different 4H-SiC JFET IC wafer [2], the magnitude of  $V_T$  on this wafer increased proportional to the square of radial distance (r) from the wafer center (Fig. 2, blue). Secondary Ion Mass Spectroscopy (SIMS) analysis was performed (by Evans Analytical Group, www.eag.com) on two diced 3mm x 3mm die taken from differing radial wafer locations with significantly different measured JFET V<sub>T</sub>. The Fig. 3 SIMS results indicate that n-epilayer thickness variation is primarily responsible for the wafer position variation of  $V_T$ . Given position-invariant 1.0 x 10<sup>17</sup> cm<sup>-3</sup> n-channel epilayer doping N<sub>DC</sub> evidenced by Fig. 3 SIMS data, Eq. 3 can extract n-epilayer thickness  $t_c$  as a function of r (Fig. 2, red), which like  $V_T$  exhibits



Fig. 2. Measured  $V_T$  (blue) and extracted  $t_c$  (red) vs. r from 25 °C wafer probe map data. The wafer center is Die 13,13.

 $y = a^{*}r^{2} + b$  general behavior. However, it should be noted that variation in p-type sub-channel doping N<sub>AS</sub> at/below SIMS aluminum detection floor (~ 3 x 10<sup>15</sup> cm<sup>-3</sup>) could slightly affect V<sub>T</sub> (~2 V, as seen in Fig. 4). A JFET diced from a different wafer location was custom-packaged for high temperature oven electrical testing [2].

**Comparison with Theory.** Fig. 4 plots theoretical  $V_T$  vs.  $V_S$  curves (lines) calculated via Eq. 4 using both Fig. 3 SIMS profiles assuming three different sub-channel doping densities ( $N_{AS} = 1, 2,$  and 3 x 10<sup>15</sup> cm<sup>-3</sup>). Good agreement with  $V_T$  experimentally measured on corresponding JFETs (plotted as symbols) is obtained. Fig. 5 compares measured (symbols) and theoretical (lines)  $V_T$  at  $V_S = 0V$ , -15V, and -25V from 25 °C to 500 °C from the high-temperature packaged JFET. The  $V_T$  temperature dependence arises from junction built-in voltage  $V_{biG}$  and  $V_{biS}$  temperature dependence. Fig. 5 theoretical  $V_T$  approximations fall within 15% of measured  $V_T$ , which is reasonable agreement considering uncertainty in  $N_{AS}$  and  $t_c$  for this device that was not SIMS profiled.

**SPICE Model.** As SPICE [4,5] is the most broadly available electrical circuit simulation/design program, it is important to implement reasonably accurate and accessible SPICE models for 4H-SiC JFET electrical behavior. To ensure that such models can run on all variants of SPICE software,





Fig. 4. Theoretical (lines, calculated via Eq. 4) and measured (symbols) JFET  $V_T$  vs.  $V_S$  for die characterized by SIMS.

Fig. 3. SIMS of JFET epilayers at two locations on the wafer.

this modeling should be implemented using baseline-version SPICE device models. However, the baseline SPICE JFET model makes no provision whatsoever for body bias effect. Therefore, the baseline SPICE NMOS model, which importantly includes body bias effect, is instead chosen for first-order SPICE modeling of 4H-SiC JFET electrical behavior. *It is important to note that this NMOS modeling approach is only valid so long as gate and substrate junctions do not become forward biased* (which would draw substantial gate/substrate junction current in a physical JFET not accounted for in the NMOS SPICE model). While this general approach was previously used for 6H-SiC JFET SPICE modeling [6], this previous work did not study body bias effect. Eq. 6 shows the baseline SPICE NMOS body effect model formula for  $V_T$  as a function of  $V_S$  in terms of baseline SPICE NMOS model parameters PHIB, VTO, and GAMMA [4,5].

$$V_T = VTO + GAMMA\left(\sqrt{2 \cdot PHIB - V_S} - \sqrt{2 \cdot PHIB}\right)$$
(6)

Comparison of Eq. 5 to Eq. 6 readily reveals that they have the same mathematical form except for the linear V<sub>S</sub> term residing at the end of Eq. 5. For SiC epitaxial JFET IC designs of interest (i.e., those that approximate Fig. 1 with  $|V_S| < 50V$ ), the linear V<sub>S</sub> term is numerically the smallest term of Eq. 5.

Table I shows two proposed mappings for substituting 4H-SiC JFET physical parameters directly into the Eq. 6 SPICE NMOS body effect model. Parameter Map #1 is obtained by directly mapping Eq. 5 terms into obviously corresponding Eq. 6 terms while completely neglecting the linear  $V_S$  term at the end of Eq. 5. Map #2 features a mathematically adjusted GAMMA that approximates the impact of the linear  $V_S$  term at the end of Eq. 5 within the form of Eq. 6. The  $V_T$  vs.  $V_S$  plots of Fig. 6 compare



Fig. 5. Theoretical (lines) and measured (symbols) temperature dependence of JFET  $V_T$  at  $V_S = 0V$ , -15V, and -25V.

Table I. Parameters for SiC JFET body effect modeling.

| SPICE NMOS<br>Parameter [4] | JFET Parameter<br>Map #1      | JFET Parameter<br>Map #2                 |
|-----------------------------|-------------------------------|------------------------------------------|
| VT0                         | V <sub>T0</sub>               | V <sub>T0</sub>                          |
| PHIB                        | $0.5 V_{bis}$                 | $0.5 V_{bis}$                            |
| GAMMA                       | $\frac{2t_cK_{nS}}{K_{nG}^2}$ | $\frac{K_{nS}}{K_{nG}^2}(2t_C - K_{nG})$ |

these two SPICE Eq. 6 approximations against the full Eq. 5 body effect theory for the two Fig. 3 SIMS devices. As seen in Fig. 6, improved agreement with Eq. 5 is obtained for Parameter Map #2.

It is important to note that the NMOS model will crash baseline-version SPICE software when the SPICE TEMP (temperature) parameter exceeds  $\sim$ 300 °C. This fact precludes direct use of TEMP=500 input with baseline-version SPICE to simulate 500 °C JFET behavior starting from a 27 °C (SPICE default TEMP)



Fig. 6. Comparison of  $V_T$  vs.  $V_S$  calculated for Fig. 3 SIMS JFETs at T= 25 °C. Black solid lines are Eq. 5, while colored/dashed use the Eq. 6 with parameter maps listed in Table I.

NMOS model [6]. Therefore, a different/unique "500 °C" NMOS model (with parameters adjusted to match 500 °C JFET behavior) must be run with TEMP=27 to carry out baseline-version SPICE simulations of 500 °C circuits. This approach to SPICE modeling the full characteristics of 4H-SiC JFETs and circuits for temperatures up to 500 °C will be presented in more detail in future work.

## Summary

This work has derived and experimentally verified equations for modeling the body/substrate bias effect of 4H-SiC n-channel epilayer JFETs over a wide range of temperature and substrate bias. Parameters for using the baseline-version SPICE NMOS transistor model for simulating 4H-SiC JFET body bias behavior have been described. This study has also ascertained that n-channel epilayer *thickness* variation (not doping variation) is responsible for the observed increase in  $V_T$  as a function of the radial distance from the center of the experimental 76mm diameter wafer.

Acknowledgements. K. Moses, J. Gonzalez, G. Beheim, D. Lukco, C. Chang, G. Hunter, R. Meredith, M. Mrdenovich, R. Buttler, and L. Matus. This work was carried out at the NASA Glenn Research Center under the NASA Transformative Aeronautics Concepts Program.

## References

- [1] D.J. Spry, P.G. Neudeck, L. Chen, D. Lukco, C.W. Chang and G.M. Beheim, submitted to ICSCRM-2015 for publication in Materials Science Forum (2016).
- [2] P.G. Neudeck, L. Chen, D.J. Spry, G.M. Beheim and C.W. Chang, Materials Science Forum 821-823, 781-784 (2015).
- [3] G.W. Neudeck, The PN Junction Diode, second ed., Addison-Wesley, Reading, Massachusetts, 1989, Chapter 2, pp. 19-37.
- [4] The SPICE Page, <u>http://bwrcs.eecs.berkeley.edu/Classes/IcBook/SPICE/</u>
- [5] P. Antognetti and G. Massobrio, Semiconductor Device Modeling with SPICE, McGraw-Hill, New York, 1987.
- [6] P.G. Neudeck, D.J. Spry, L. Chen, C.W. Chang, G.M. Beheim, R.S. Okojie, L.J. Evans, R. Meredith, T. Ferrier, M.J. Krasowski and N.F Prokop, in Proceedings 2008 IMAPS International Conference on High Temperature Electronics, published by International Microelectronics and Packaging Society, Washington DC, 2008, pp. 95-102.