#### NEPP Independent Single Event Upset Testing of the Microsemi RTG4: Preliminary Data



NASA

Melanie Berg, AS&D in support of NASA/GSFC Melanie.D.Berg@NASA.gov Kenneth LaBel, NASA/GSFC Jonathan Pellish, NASA/GSFC



#### Acronyms

- Asynchronous Assert Synchronous De-Assert Resets (AASD)
- Clock conditioning Circuit (CCC)
- Combinatorial logic (CL)
- Dedicated Global I/O (DGBIO)
- Defense Threat Reduction Agency (DTRA)
- Design under analysis (DUA)
- Device under test (DUT)
- Digital signal processing (DSP)
- Double data rate (DDR)
- Edge-triggered flip-flops (DFFs)
- FDDR: Double Data Rate Interface Control;
- Field programmable gate array (FPGA)
- Global triple modular redundancy (GTMR)
- Hardware description language (HDL)
- Input output (I/O)
- Large-SRAM (LSRAM)
- Linear energy transfer (LET)
- Local triple modular redundancy (LTMR)
- Look up table (LUT)
- Low cost digital tester (LCDT)

- Micro-SRAM (uSRAM)
- NASA Electronics Parts and Packaging (NEPP)
- Operational frequency (fs)
- PLL: Phase locked loop
- POR: Power on reset
- Radiation Effects and Analysis Group (REAG)
- Self-Correcting Triple Modular Redundancy
   (STMR)
- SERDES: Serial-De-serializer
- Single Error Correct Double Error Detect Single event functional interrupt (SEFI)
- Single event effects (SEEs)
- Single Event Latch-up (SEL)
- Single event transient (SET)
- Single event upset (SEU)
- Single event upset cross-section (σSEU)
- Static random access memory (SRAM)
- Static timing analysis (STA)
- Triple modular redundancy (TMR)
- Windowed shift register (WSR)



#### Introduction

- This is a NASA Electronics Parts and Packaging (NEPP) independent investigation to determine the single event destructive and transient susceptibility of the Microsemi RTG4 device (DUT).
- For evaluation: the DUT is configured to have various test structures that are geared to measure specific potential single event effect (SEE) susceptibilities of the device.
- Design/Device susceptibility is determined by monitoring the DUT for Single Event Transient (SET) and Single Event Upset (SEU) induced faults by exposing the DUT to a heavy-ion beam.
- Potential Single Event Latch-up (SEL) is checked throughout heavy-ion testing by monitoring device current.

## NASA

#### Preliminary Investigation Objective for DUT Functional SEE Response

- The preliminary objective, of this study, is to analyze operational responses while the DUT is exposed to ionizing particles.
- Specific analysis considerations:
  - Analyze flip-flop (DFF) behavior in simple designs such as shift registers.
  - Compare SEU behavior to more complex designs such as counters. Evaluating the data trends will help in extrapolating test data to actual project-designs.
  - Analyze global route behavior clocks, resets.
  - Analyze configuration susceptibility. This includes configuration cell upsets and re-programmability susceptibility.
  - Analyze potential single event latch-up.



#### FPGA SEU Categorization as Defined by NASA Goddard REAG:



#### SEU Testing is required in order to characterize the $\sigma_{SEU}$ s for each of FPGA categories.

#### **RTG4 Radiation-Mitigated Architecture**



- Total-dose hardening of Flash cells.
- Single-event hardening of registers, SRAM, multipliers, PLLs.

#### Comprehensive radiation-mitigated architecture for signal processing applications

To be presented by Melanie D. Berg at the 2016 NEPP Electronics Technology Workshop (ETW), Goddard Space Flight Center, Greenbelt, Maryland, June 13–16, 2016.

#### Microsemi RTG4: Device Under Test (DUT) Details

- The DUT : RT4G150-CG1657M.
- We tested Rev B and Rev C devices.
- The DUT contains:
  - 158214 look up tables (4-input LUTs);
  - 158214 flip-flops (DFFs); 720 user I/O;
  - 210K Micro-SRAM (uSRAM) bits;
  - 209 18Kblocks of Large-SRAM (LSRAM);
  - 462 Math logic blocks (DSP Blocks);
  - 8 PLLs;

Hardened flash cell -

- 48 H-chip global routes (radiation-hardened global routes);

LUT: look up table. SRAM: sequential random access memory. DSP: digital signal processing. PLL: phase locked loop.

> DFFs are radiation hardened using Self-Correcting TMR (STMR) and SET filters placed at the DFF data input.

> > **RTG4 SEU - Protected**

Flip-Flop

Figures are Courtesy of Microsemi Corporation.

Vertical Routing

Indirectly Coupled Interconnect Scheme

V<sub>DD</sub>



Horizontal

Routing

#### **DUT Preparation**



- NEPP has populated two Rev B and one populated Rev C boards with RT4G150-CG1657M devices.
- The parts (DUTs) were thinned using mechanical etching via an Ultra Tec ASAP-1 device preparation system.
- The parts have been successfully thinned to 70um – 90um.





#### Top Side of DUT



Ultra Tec ASAP-1

#### Bottom Side of DUT



#### **Challenges for Testing**

- Software is new... place and route is not optimal yet. Hence, it is difficult to get high speed without manual placement.
- We did not perform manual placement.
- Devices show TID tolerance up to 160Krads.
  - Although, when testing with heavy-ions, dose tolerance will be much higher.
  - Dose limits the amount of testing per device.
  - Number of devices are expensive and are limited for radiation testing.
  - A large number of tests are required.
- We will always need more parts.
- Current consortium participants:
  - NEPP
  - Aerospace
  - JPL
  - Potential: ESA

#### **Summary of Test Structures and Operation**



- Windowed Shift Registers (WSRs):
  - All designs contained four separate WSR chains.
  - Chains either had 0 inverters, 4 inverters, 8 inverters, or 16 inverters.
  - Resets were either synchronous or asynchronous.
  - Input data patterns varied: checkerboard, all 1's, and all 0's.
- Counter Arrays:
  - Resets are synchronous.
  - 200 counters in one array.
  - Two full arrays (400 counters total) in each DUT.
- Frequency was varied for all designs.
- All DFFs were connected to a clock that was routed via RTG4 hard global routes (CLKINT or CLKBUF).
  - This was verified by CAD summary output and visual schematic-output inspection.



#### Windowed Shift Registers (WSRs): Test Structure





#### **WSR Operation**



Every 4 cycles, the last 4-bits are equivalent. Therefore, the window is static under normal operating conditions
Output never changes!

# We choose WSR's over conventional shift registers because of increased signal integrity across the tester/daughter interface. Great for high speed internal DUT operation.

## NASA

#### **Errors in WSRs**



No Error, output for one WSR is always "1010" or "0101"

Upon Error, output for one WSR will either: change by one bit, multiple bits, or change from "1010" to "0101".



WSR window stays constant unless there is a SEU. WSR provides optimal signal integrity for SEE testing An error record is created and is sent to the Host PC



#### Microsemi RTG4 Clock Conditioning Circuit (CCC)



FDDR: Double Data Rate Interface Control; SERDES: Serial-De-serializer; POR: Power on reset; PLL: Phase locked loop; GBn: global network;

DGBIO: dedicated global I/O pad.

- User can connect:
  - From DGBIO pad to CLKINT,
  - FROM DGBIO pad to CCC-PLL to CLKINT,
  - From DGBIO pad to CLKBUF,
  - From normal input to CLKINT,
  - From normal input to CCC-PLL to CLKINT.

- CLKBUF: Hardened global route. Input can only be a DGBIO pad.
- CLKINT: Hardened global route. Input can come from fabric or any input.





#### Asynchronous Assert Synchronous De-Assert Resets (AASD)



- AASD is the traditional method of reset implementation in NASA driven systems.
- This is a requirement for the protection of a mission in case of lossof-clock.
- Synchronization is performed prior to clock tree connection.
- The AASD global reset is connected to the asynchronous pin of each DFF, however, it is synchronized to the clock and is hence synchronous.



- Rev B tests implemented pure AASD via asynchronous reset tree connections to DFFs.
- AASD was not used in Rev C designs. Rev C designs use a pure synchronous reset.



#### List of WSR Implementations: Design A: 4 clk 4 rst

- Design has WSR<sub>0</sub>, WSR<sub>4</sub>, WSR<sub>8</sub>, WSR<sub>16</sub> with 800 stages each.
- All clocks are connected to CLKINT. Only WSR<sub>0</sub> has a DGBIO.
- Each WSR chain has it's own synchronized reset.
- Rev B used a mixture of AASD and pure synchronous resets.
- Rev C used only pure synchronous resets



### NASA

#### List of WSR Implementations: Design B: 4 clk 4 rst FILTER

- Design has WSR<sub>0</sub>, WSR<sub>4</sub>, WSR<sub>8</sub>, WSR<sub>16</sub> with 800 stages each.
- All clocks are connected to CLKINT. Only WSR<sub>0</sub> has a DGBIO.
- Each WSR chain has it's own synchronized AASD reset.
- SET Filter is active on every DFF in all WSR chains.
- Only implemented in Rev C with synchronous resets.



#### List of WSR Implementations: Design C: 4 clk 4 rst Direct CLKBUF



- Design has WSR<sub>0</sub>, WSR<sub>4</sub>, WSR<sub>8</sub>, WSR<sub>16</sub> with 800 stages each.
- All clocks are connected to CLKBUF. All WSR chains have a DGBIO.
- Each WSR chain has it's own synchronized AASD reset.
- SET Filter is active on every DFF in all WSR chains.
- Only implemented in Rev C with synchronous resets.





#### List of WSR Implementations: Design D: Large shift register

- 20,000 stage WSRs.
- DUT has 4 chains of WSR<sub>0</sub> (i.e., no inverters between DFF stages): Chain<sub>0</sub>, Chain<sub>1</sub>, Chain<sub>2</sub>, Chain<sub>3</sub>.
- All clocks are connected to CLKINT. Only Chain0 has a DGBIO.
- No resets are used.





#### List of WSR Implementations: Design E: Large shift register FILTER

- 20,000 stage WSRs.
- DUT has 4 chains of WSR<sub>0</sub> (i.e., no inverters between DFF stages): Chain<sub>0</sub>, Chain<sub>1</sub>, Chain<sub>2</sub>, Chain<sub>3</sub>.
- All clocks are connected to CLKINT. Only Chain<sub>0</sub> has a DGBIO.
- No resets are used.
- SET Filter is active on every DFF in all WSR chains.





#### List of WSR Implementations: Design F: Large shift register CCC

- 20,000 stage WSRs.
- DUT has 4 chains of WSR<sub>0</sub> (i.e., no inverters between DFF stages): Chain<sub>0</sub>, Chain<sub>1</sub>, Chain<sub>2</sub>, Chain<sub>3</sub>.
- All clocks are connected to output of the CCC block.
- All clock inputs are directly connected to a DGBIO.
- No resets are used.
- SET Filter is active on every DFF in all WSR chains.

#### All Chains: Clk and Reset Connections



#### **Summary of WSR Designs Under Test**



## Designs D and E are large versions of A and B – implemented with only WSR<sub>0</sub>s for statistics.

#### WSRs: Frequency of Operation and Data Patterns



- Halt Operation:
  - Data patterns: checkerboard, all 1's, all 0's.
  - Registers are loaded with a data pattern while beam is turned off. Beam is turned on while clocks are static (however, registers are still enabled). Beam is turned off and the tester reads out registers.
  - Only performed on shift register test structures.
- Dynamic Operation:
  - Data patterns: checkerboard, all 1's, all 0's.
  - Shift register frequency of operation will be varied from 2KHz to 160MHz.
  - Data pattern and frequency are setup and operation is active prior to turning on beam. Beam is turned on; SEUs are collected real-time; and SEU data is timestamped.



#### **Counter Arrays**

- DUT contains two sets of the following:
  - 200 8-bit counters
  - 200 8-bit snapshot registers
- All counters and snapshot registers are connected to the same clock tree and RESET.
- The clock tree is fed by the CLK input from the LCDT.
- DUT CLK is connected to a DGBIO and a CLKBUF.
- The LCDT sends a clock and a reset to the DUT. The controls are set by the user





#### **Microsemi RTG4 Test Conditions**

- Temperature range: Room temperature
- Facility: Texas A&M.
- Performed December 2015, March 2016, and May 2016.
- NEPP Low Cost Digital Tester (LCDT) and custom DUT board..
- LET: 1.8 MeVcm<sup>2</sup>/mg to 20.6 MeVcm<sup>2</sup>/mg.



#### Characterizing Single Event Upsets (SEUs): Accelerated Radiation Testing and SEU Cross Sections

# SEU Cross Sections ( $\sigma_{seu}$ ) characterize how many upsets will occur based on the number of ionizing particles to which the device is exposed.

$$\sigma_{seu} = rac{\#errors}{fluence}$$

Terminology:

- Flux: Particles/(sec-cm<sup>2</sup>)
- Fluence: Particles/cm<sup>2</sup>
- σ<sub>seu</sub> is calculated at several linear energy transfer (LET) values (particle spectrum)





#### **Accelerated Test Results**



#### Configuration

#### **Configuration Re-programmability**



- During this test campaign, tests were only performed up to an LET of 20.6MeVcm<sup>2</sup>/mg.
- Higher LETs will be used during future testing.
- No re-programmability failures were observed up to an LET of 20.6MeVcm<sup>2</sup>/mg when within particle dose limits.



#### **WSRs**

#### **Halt Accelerated Tests**



- LET=20.6 MeV\*cm<sup>2</sup>/mg the test fluence was 1.0e<sup>7</sup> particles/cm<sup>2</sup>; and LET=5.0 MeV\*cm<sup>2</sup>/mg the test fluence was 2.0e<sup>7</sup> particles/cm<sup>2</sup>.
- Designs are held in a static state because the clock is suspended.
- Upsets are expected to come from a clock tree, reset tree, or an internal DFF SEU.
  - Clock SET can capture data that is sitting at a DFF input pin.
  - Upsets are not expected to come from the reset tree with Rev C tests.
    - Why not Rev C reset SETs? All resets are placed on the synchronous tree. It would take a clock SET and a reset SET for a reset SET to be captured.
  - With AASD designs (Rev B), upsets can originate in the reset tree.

#### Halt Accelerated Tests: DFFs



- No internal DFF upsets were observed.
- No SEUs were observed on any of the chains that were connected to a DGBIO and a CLKBUF pair.
- SET filters did not make a difference.
  - This is as expected because data-path SETs cannot be captured (DFFs are not clocked).
- All chains of WSRs:
  - No SEUs were observed with All 1's and All 0's tests. This is as expected because, when a clock glitches, the same data value is captured.
  - SEUs were not observed until an LET=20.6 MeV\*cm<sup>2</sup>/mg for all 4 clk 4 rst design variations.
  - SEUs were observed at LET =  $5.7 \text{ MeV*cm}^2/\text{mg}$  for Long Shift Reg.



#### **Rev B Reset Evaluation: 4 clk 4 rst**



## Rev C: 4 CLK 4 RST FILTER versus LET at 100MHz







#### 4 Clk 4 rst Direct CLKBUF SEU Cross Sections versus Frequency at LET = 20.6 MeVcm<sup>2</sup>/mg



Data across LET was not able to be taken because of limited test time with this design.



DFFs are hardened well. SEUs are coming from captured SETs in the data-path.

- As frequency increases, SEU cross-sections increase.

•

- As the number of CL gates increase, SEU cross-sections increase.
- Upsets occur with All 1's and All 0's. (Can't be from a clock must be data-path).
- SET filter is starting to break down at LET= 20.6MeV\*cm<sup>2</sup>/mg.





- Can only compare WSR<sub>0</sub> chains because Large Shift Reg only contains WSR<sub>0</sub>s.
- As expected 4 clk 4 rst has the worst SEU performance. It is the only design in this graph with no SET filters.
- 4 clk 4 rst Direct CLKBUF has the best SEU performance. There is a direct connect from the DGBIO to the CLKBUF.

To be presented by Melanie D. Berg at the 2016 NEPP Electronics Technology Workshop (ETW), Goddard Space Flight Center, Greenbelt, Maryland, June 13–16, 2016.



- Checkerboard pattern: all designs have observable SEU cross-sections.
- All 1's: 4 clk 4 rst Direct CLKBUF and Large Shift Reg FILTER have negligible SEU cross-sections.
- All 0's: Only 4 clk 4 rst (no filter) and Large Shift Reg CCC (PLL) have observable SEU cross-sections.

#### WSR Accelerated Radiation Test Data Observations



- SEUs can originate in clocks trees, reset trees (not with long shiftregs), and data paths.
- In Rev C, resets are connected via the synchronous tree and reset SETs would require a clock edge capture.
- WSR<sub>0</sub>s:
  - When only analyzing all 1's or all 0's, clock SEUs are masked.
    - With WSR<sub>0</sub>, no SEUs were observed on chains with filters.
    - Only the designs with no filter have observable SEU crosssections. In addition, there is less probability of SET capture because of little to no CL in the data-path.
  - Adding the analysis of checkerboard, all  $WSR_0s$  have observable SEUs.
    - This suggests, for WSR<sub>0</sub>, that most of the checkerboard upsets are coming from the clock or reset tree (global routes).
- Why does an SET filter make a difference with WSR<sub>0</sub>'s?
  - SEUs should not come from the data-path because there are no combinatorial logic between DFF stages.
  - There are probably some hidden connection buffers in the shift register chains.



#### WSR Accelerated Radiation Test Data Observations

- WSR input pattern of All 1's had greater SEU cross sections than WSR input pattern of checkerboard.
  - This only occurred with designs that used resets. Most likely the reset was the cause.
  - The use of resets in a synchronous design is imperative. This observation must not change the rules for reset implementation.
- Connecting from a DGBIO to a CLKBUF versus a normal I/O to a CLKINT did not provide significant improvement in SEU cross sections.
- Connecting from a DGBIO to a CCC-PLL into a CLKINT did not improve SEU cross sections. It actually had higher SEU cross sections.
  - However, the performance is most likely acceptable because there is a PLL in the path.



#### **Counters**



#### **Rev C Counter Arrays**

- Counter SEU cross-sections are lower than the corresponding (i.e., with filter or without) WSRs with checkerboard.
  - Only counter-bits that change at the frequency of a checkerboard are bit-0 of each counter.
  - As the bit-number of each counter increases, the bit frequency is decreased by a factor of 2.
- Once again, the SET filter makes a significant difference.
- Counters were tested at 1MHz, 5MHz, 10MHz, and 50MHz.
- Upsets were not observed below 50MHz below an LET of 20MeV\*cm<sup>2</sup>/mg. Additional testing is required.

## Rev C Counter Arrays Single Bit $\sigma_{\text{SEU}}\text{s:}$ without SET Filter versus with SET Filter at 50MHz



#### **Rev C versus Rev B Counter Arrays**





- Rev B counters did not contain SET filters.
- Rev B and Rev C counters with no SET filters have compatible crosssections.
- Rev C cross-sections are slightly lower because of improvements from Microsemi.

To be presented by Melanie D. Berg at the 2016 NEPP Electronics Technology Workshop (ETW), Goddard Space Flight Center, Greenbelt, Maryland, June 13–16, 2016.

#### NEPP: ProASIC3 Accelerated Heavy-ion Test Results



# RTAX4000D and RTAX2000 WSRs at 80MHz with Checkerboard Pattern



#### **Future Work**



• **DUT Test structures**:

CCC: Clock Conditioning Circuit DSP: Digital signal processing DDR: double data rate

- Additional counter array tests (will try for higher frequencies).
- Embedded SRAM (LSRAM and  $\mu$ SRAM).
- I/O evaluation:
  - Multiprotocol 3.125Gbit SERDES.
  - Space wire interface block.
  - DDR controllers.
- Embedded microprocessors.
- DSP blocks.
- Additional CCC block testing.
- Multiple test structures will be implemented in a DUT and tested simultaneously.
  - Saves time.
  - Reduces the number of devices needed for testing.



#### Acknowledgements

- Some of this work has been sponsored by the NASA Electronic Parts and Packaging (NEPP) Program and the Defense Threat Reduction Agency (DTRA).
- NASA Goddard Radiation Effects and Analysis Group (REAG) for their technical assistance and support. REAG is led by Kenneth LaBel and Jonathan Pellish.
- Aerospace and JPL participation and support for accelerated radiation testing.
- Microsemi for their support and guidance.

Contact Information: Melanie Berg: NASA Goddard REAG FPGA Principal Investigator: Melanie.D.Berg@NASA.GOV