

Technical Primer on Design and SPICE Modeling of Circuits for NASA Glenn SiC JFET IC Version 12 Prototype Wafer Run Part 1: SiC JFET Behavior and SPICE Modeling

Philip G. Neudeck NASA Glenn Research Center, Cleveland, Ohio USA

May 2019

sic.grc.nasa.gov

# **Outline**

Goal: Enable anyone to SPICE-model and design 500 °C durable integrated circuits for their intended application.

IC Technology Overview:

- SiC n-channel JFETs
- SiC n-channel Resistors

# Part 1: SiC JFET Behavior and SPICE Modeling

# Part 2: SiC Resistor Behavior and SPICE Modeling

NOTE: Background information in web links provided in these presentations are key to technology understanding.

## **Device Approach**

## Most applications require long-term circuit operation.

SiC <u>n-JFETs</u> and <u>n-resistors</u> offer the highest durability and stability for long-term circuit operation at T  $\ge$  500 °C.



Other device structures and materials have yet to demonstrate 1000+ hours of 500 °C stable electrical operation.

See: https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20180003391.pdf

# **Circuit Approach**

See: https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20160014879.pdf



SiC JFET Modeling for IC Version 12

# SiC JFET Behavior

The following 4 slides summarize the SiC JFET device structure and <u>substantial</u> <u>temperature</u>, wafer position, and <u>substrate body bias dependence of JFET electrical</u> <u>properties</u> observed in past NASA Glenn IC wafer runs.

The substantial wafer position, temperature, and substrate body bias dependencies <u>must</u> <u>be understood and taken into account</u> when conducting design and SPICE modeling of circuits to be implemented in the NASA Glenn SiC JFET IC Version 12 wafer run.

#### **N-Channel JFET Bias Limitations**



N-channel electron current flow from Source to Drain is modulated by Gate voltage V<sub>G</sub>.

#### Forward bias of gate pn junction and substrate pn junction is to be avoided.

- Keeps desired signal currents confined/isolated to n-channel.

JFETs are "normally ON" - n-channel is "on" to current flow at  $V_G = 0 V$ .

- JFET "turn-off" requires application of  $V_G \le V_T$  "Threshold Voltage" < 0 V.
- N-channel epilayer control is not yet sufficient for "normally OFF" JFET approach
- $V_s < 0$  is needed to guarantee substrate pn junction reversed bias in all circuits.
  - Impacts JFET current-voltage characteristics through "body bias effect"
  - See: <u>https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20160005307.pdf</u>

#### Substantial SiC JFET Threshold (V<sub>T</sub>) Non-Uniformity

See more at: https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20160005307.pdf





#### SiC JFET Dependence on Temperature



Significant change in JFET parameters with increasing T, consistent with prior works. - Some channel mobility loss offset by more negative JFET threshold voltage.

See: <u>https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20160014886.pdf</u> and <u>https://sic.grc.nasa.gov/files/HiTEC2016-NeudeckV1A.pdf</u>

# SiC JFET SPICE Modeling

### NASA Glenn SiC JFET SPICE Modeling Approach

Many different SPICE versions and enhancements are available, but most share "baseline" features and device models from original SPICE version (developed at UC Berkeley).

However, baseline version SPICE JFET model **DOES NOT include body bias effect** that significantly impacts electrical behavior of NASA-implemented IC devices.

Baseline SPICE NMOS LEVEL 1 model (n-channel MOSFET, <u>that includes body effect via</u> <u>SPICE model parameter GAMMA</u>) is therefore employed to model SiC JFET's to first-order accuracy PROVIDED:

- Forward bias IS AVOIDED for gate and substrate pn junctions.
- Wafer substrate bias voltage (body bias effect) is connected to all devices.
- "Situationally correct" SPICE JFET (and resistor) models & parameters are employed.

Handle JFET temperature, wafer position, and body bias dependence by selecting the corresponding JFET SPICE model from the table on the next slide.

- DO NOT change the SPICE TEMP (temperature) parameter from its default value (of 27 °C).
- NASA Glenn uses ".include" SPICE statement to load the corresponding SPICE model file from the "ICv12Models" folder.

#### Estimated SPICE Models for IC Version 12 JFETs vs. Temperature (T) and Radial Wafer Position (r)

| Т      | r     | Estimated SPICE Models for Unit Cell M=1 $W_G$ = 6 $\mu$ m / $L_G$ = 3 $\mu$ m NASA Glenn IC Version 12 JFET                                                                              |
|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25 °C  | 10 mm | .MODEL JFETModel NMOS LEVEL=1 VTO=-9.443 KP=1.058E-5 GAMMA=0.9207 LAMBDA=0.0200 RSH=0.000E+0 CJ=6.856E-5 PB=2.870 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.000000E+0 PHI=1.435 RD=7799 RS=7799    |
| 25 °C  | 20 mm | .MODEL JFETModel NMOS LEVEL=1 VTO=-11.401 KP=1.008E-5 GAMMA=0.9952 LAMBDA=0.0200 RSH=0.000E+0 CJ=6.856E-5 PB=2.870 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.000000E+0 PHI=1.435 RD=7799 RS=7799   |
| 25 °C  | 30 mm | .MODEL JFETModel NMOS LEVEL=1 VTO=-14.979 KP=9.340E-6 GAMMA=1.1194 LAMBDA=0.0200 RSH=0.000E+0 CJ=6.856E-5 PB=2.870 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.000000E+0 PHI=1.435 RD=7799 RS=7799   |
| 460 °C | 10 mm | .MODEL JFETModel NMOS LEVEL=1 VTO=-10.088 KP=2.393E-6 GAMMA=0.9207 LAMBDA=0.0200 RSH=0.000E+0 CJ=8.065E-5 PB=2.074 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.000000E+0 PHI=1.037 RD=11464 RS=11464 |
| 460 °C | 20 mm | .MODEL JFETModel NMOS LEVEL=1 VTO=-12.065 KP=2.277E-6 GAMMA=0.9952 LAMBDA=0.0200 RSH=0.000E+0 CJ=8.065E-5 PB=2.074 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.000000E+0 PHI=1.037 RD=11464 RS=11464 |
| 460 °C | 30 mm | .MODEL JFETModel NMOS LEVEL=1 VTO=-15.674 KP=2.108E-6 GAMMA=1.1194 LAMBDA=0.0200 RSH=0.000E+0 CJ=8.065E-5 PB=2.074 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.00000E+0 PHI=1.037 RD=11464 RS=11464  |
| 500 °C | 10 mm | .MODEL JFETModel NMOS LEVEL=1 VTO=-10.155 KP=2.162E-6 GAMMA=0.9207 LAMBDA=0.0200 RSH=0.000E+0 CJ=8.220E-5 PB=1.997 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.000000E+0 PHI=0.998 RD=12314 RS=12314 |
| 500 °C | 20 mm | .MODEL JFETModel NMOS LEVEL=1 VTO=-12.134 KP=2.057E-6 GAMMA=0.9952 LAMBDA=0.0200 RSH=0.000E+0 CJ=8.220E-5 PB=1.997 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.000000E+0 PHI=0.998 RD=12314 RS=12314 |
| 500 °C | 30 mm | .MODEL JFETModel NMOS LEVEL=1 VTO=-15.747 KP=1.904E-6 GAMMA=1.1194 LAMBDA=0.0200 RSH=0.000E+0 CJ=8.220E-5 PB=1.997 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.00000E+0 PHI=0.998 RD=12314 RS=12314  |

#### These are ESTIMATED (ballpark) models, NOT exact.

- See data scatter in slides 7, and 9.
- Version12 IC technology is not yet experimentally implemented or characterized.

Including the file "SiC\_500C\_10mm\_v12\_Models" (in "SiCv12Models" folder) loads all JFET (and resistor) SPICE models representing expected device behavior at T=500 °C for devices residing 10mm from the wafer center using IC Version 12 JFET layout geometry rules.



## **Instancing JFETs**

All JFETs in NASA Glenn Version 12 IC process have gate length  $L_G = 3 \mu m$ Gate width  $W_G$  is effectively <u>approximated</u> by:  $W_G = M * 6 \mu m (M = Integer)$ 

SPICE models represent a "Unit Cell JFET" of gate dimensions  $W_G$  = 6 µm /  $L_G$  = 3 µm

Larger JFETs (such as  $W_G = 27 \ \mu m / L_G = 3 \ \mu m$  depicted) must be approximated using SPICE parallel instance parameter M (such as M = 4 for this JFET).

Example SPICE text instance (of depicted device): MJFET27BY3 D G S B JFETModel L=3u W=6u AS=63p AD=63p M=4

#### For correct Version 12 SPICE modeling:

- ONLY CHANGE M
- NEVER CHANGE L OR W from values shown above.
  - Changing W instead of M will lead to incorrect SPICE simulations (due to incorrect accounting of device contact resistances).

#### **Example SPICE Simulation of SiC JFET I-V Characteristics**



Simulation example for a W=27um x L=3um SiC JFET at T=460 °C at wafer position r=10 mm.

#### SPICE Input Deck Text

\* Example JFET DC IV at wafer position r=10mm for T=460C .include "..\ICv12\_Models\SiC\_460C\_10mm\_v12\_Models.txt" MJFETM27BY3 N\_1 N\_2 Gnd Vss JFETModel L=3u W=6u AS=63p AD=63p M=4 VVD N\_3 Gnd DC 0 VVDD Vdd Gnd DC 25 VVG N\_2 Gnd DC 0 VVSS Gnd Vss DC 25 VID N\_3 N\_1 0v .PRINT DC ID=I(VID) .dc VVD 0 40 1 VVG 0 -12 -2 .end

Included "SiC\_460C\_10mm\_v12\_Models.txt" file (corresponds to 4<sup>th</sup> row of table in slide 12):

\*SPICE Models for NASA JFET IC Version 12 T=733.0 K (460.0 C) and r=10.0 mm from wafer center. .MODEL JFETModel NMOS LEVEL=1 VTO=-10.088 KP=2.393E-6 GAMMA=0.9207 LAMBDA=0.0200 RSH=0.000E+0 CJ=8.065E-5 PB=2.074 CGDO=0.000E+0 CGSO=0.000E+0 JS=0.00E+0 PHI=1.037 RD=11464 RS=11464 .MODEL RSheetModel R RSH=1.295E+4 .MODEL RBodyBiasModel NMOS LEVEL=1 VTO=-136.774 KP=5.647E-7 CJ=8.065E-5 PB=2.074 PHI=1.037 RSH=0.000E+0 GAMMA=1.00E-12 RS=1753 RD=1753 JS=1.00E-25 .MODEL RSourceImplant R RSH=607.0

#### NOTE: The FET body/bulk terminal is always connected to VSS supply!

- This accurately reflects the way FETs are biased and used in NASA Glenn SiC JFET ICs.

#### **Example SPICE Simulation of SiC JFET I-V Characteristics**



.end

## Key Online Technical References

Yearlong 500 °C Operational Demonstration of Up-Scaled 4H-SiC JFET Integrated Circuits (2018): Article: <u>https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20180003391.pdf</u> Presentation: <u>https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20190001885.pdf</u>

Processing and Characterization of Thousand-Hour 500 °C Durable 4H-SiC JFET Integrated Circuits (2016): Article: <u>https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20160014879.pdf</u> Presentation: <u>https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20170001674.pdf</u>

First-Order SPICE Modeling of Extreme-Temperature 4H-SiC JFET Integrated Circuits (2016): Article: <u>https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20160014886.pdf</u> Presentation: <u>https://sic.grc.nasa.gov/files/HiTEC2016-NeudeckV1A.pdf</u>

Experimental and Theoretical Study of 4H-SiC JFET Threshold Voltage Body Bias Effect from 25 °C to 500 °C (2016): Article: <u>https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20160005307.pdf</u>

Inclusion of Body Bias Effect in SPICE Modeling of 4H-SiC Integrated Circuit Resistors (2018): Article: <u>https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20180000657.pdf</u> Poster Presentation: https://ntrs.nasa.gov/archive/nasa/casi.ntrs.nasa.gov/20170009460.pdf