Input Gate Circuit Converted for Use as Linear Amplifier

**The problem:**
To design a linear amplifier in a microphone circuit that has high input impedance, low output impedance, low cost, and is small enough to fit on a standard printed circuit card. Existing techniques use several components and voltage feedback circuitry for impedance matching. These techniques usually require expensive and bulky components.

**The solution:**
Convert a commercially available integrated circuit that is marketed as a digital computer input gate circuit. This integrated circuit uses metal oxide semiconductor (MOS) devices, and is reconnected as a linear amplifier.

**How it's done:**
Figure 1 shows a commercially available integrated circuit, which is a P-channel enhancement type, three-input NAND gate circuit. The gate contains three MOS transistors in series. Figure 2 shows the same circuit biased and converted for linear operation. Because the source and drain of the MOS are interchangeable, the common connection may function as a source in one pair and a drain in another pair. By connecting pin 2 to the -24 vdc supply, pin 3 to source diode D1, pin 4 to pin 7, and the remaining pins to suitable bias points, the circuit is converted. An ac input is coupled through capacitors C1 and C2 and is applied to the gate elements of MOS A and B. The MOS A and B circuit forms a differential amplifier controlling the gate of MOS C which controls the output signal across R5.

Voltage dividers R1 and R2 provide dc bias for MOS A. Constant current diode D1 supplies a constant 2-milliampere current to the source elements of MOS A and B. Thus a constant total drain current

(continued overleaf)
flows regardless of signal polarity. MOS A or B is enhanced whenever a negative voltage is applied to its gate. The electrostatic field produced by the gate voltage is applied to the source and drain junctions forming a continuous current path. The magnitude of the gate signal determines the degree of enhancement, which in turn determines conductivity.

Constant current diode D2 supplies a constant 1-milliampere current with a high impedance load to the drain element of MOS B. The diode combination establishes circuit balance regardless of temperature effects to circuit parameters and overcomes the problem of transconductance mismatch. The values of voltage divider resistors R1 and R2 and resistors R3 and R4 are selected for balance of the high input impedance ratios which are necessary for MOS circuit operation. As MOS A and B vary in conduction, the amplified signal is applied to the gate elements of MOS C. As MOS C conducts, a low impedance output signal (3000 ohms) is developed across resistor R5.

Thus, an overall circuit impedance transformation from 10 megohms to 3 kilohms is provided.

The voltage gain of the circuit is linear over a frequency range of 4 Hz to 100 kHz. Above 100 kHz, the voltage gain decreases and is reduced by a half at approximately 180 kHz.

Note:

Inquiries concerning this circuit may be directed to:
Technology Utilization Officer
Marshall Space Flight Center
Huntsville, Alabama 35812
Reference: B68-10015

Patent status:
No patent action is contemplated by NASA.

Source: T. P. Harper of IBM under contract to Marshall Space Flight Center (MFS-14265)