Methods of Measurement for Semiconductor Materials, Process Control, and Devices

Quarterly Report
July 1 to September 30, 1972
The National Bureau of Standards was established by an act of Congress March 3, 1901. The Bureau's overall goal is to strengthen and advance the Nation's science and technology and facilitate their effective application for public benefit. To this end, the Bureau conducts research and provides: (1) a basis for the Nation's physical measurement system, (2) scientific and technological services for industry and government, (3) a technical basis for equity in trade, and (4) technical services to promote public safety.

The Bureau consists of the Institute for Basic Standards, the Institute for Materials Research, the Institute for Applied Technology, the Center for Computer Sciences and Technology, and the Office for Information Programs.

**THE INSTITUTE FOR BASIC STANDARDS** provides the central basis within the United States of a complete and consistent system of physical measurement; coordinates that system with measurement systems of other nations; and furnishes essential services leading to accurate and uniform physical measurements throughout the Nation's scientific community, industry, and commerce. The Institute consists of a Center for Radiation Research, an Office of Measurement Services and the following divisions:

- Applied Mathematics — Electricity — Mechanics — Heat — Optical Physics
- Linac Radiation
- Nuclear Radiation
- Applied Radiation
- Quantum Electronics
- Electromagnetics
- Time and Frequency
- Laboratory Astrophysics
- Cryogenics

**THE INSTITUTE FOR MATERIALS RESEARCH** conducts materials research leading to improved methods of measurement, standards, and data on the properties of well-characterized materials needed by industry, commerce, educational institutions, and Government; provides advisory and research services to other Government agencies; and develops, produces, and distributes standard reference materials. The Institute consists of the Office of Standard Reference Materials and the following divisions:


**THE INSTITUTE FOR APPLIED TECHNOLOGY** provides technical services to promote the use of available technology and to facilitate technological innovation in industry and Government; cooperates with public and private organizations leading to the development of technological standards (including mandatory safety standards), codes and methods of test; and provides technical advice and services to Government agencies upon request. The Institute also monitors NBS engineering standards activities and provides liaison between NBS and national and international engineering standards bodies. The Institute consists of a Center for Building Technology and the following divisions and offices:

- Housing Technology
- Federal Building Technology
- Structures, Materials and Life Safety
- Building Environment
- Technical Evaluation and Application
- Fire Technology.

**THE INSTITUTE FOR COMPUTER SCIENCES AND TECHNOLOGY** conducts research and provides technical services designed to aid Government agencies in improving cost effectiveness in the conduct of their programs through the selection, acquisition, and effective utilization of automatic data processing equipment; and serves as the principal focus within the executive branch for the development of Federal standards for automatic data processing equipment, techniques, and computer languages. The Center consists of the following offices and divisions:

- Information Processing Standards — Computer Information — Computer Services
- Systems Development — Information Processing Technology.

**THE OFFICE FOR INFORMATION PROGRAMS** promotes optimum dissemination and accessibility of scientific information generated within NBS and other agencies of the Federal Government; promotes the development of the National Standard Reference Data System and a system of information analysis centers dealing with the broader aspects of the National Measurement System; provides appropriate services to ensure that the NBS staff has optimum accessibility to the scientific information of the world, and directs the public information activities of the Bureau. The Office consists of the following organizational units:


---

1. Headquarters and Laboratories at Gaithersburg, Maryland, unless otherwise noted; mailing address Washington, D.C. 20234.
2. Part of the Center for Radiation Research.
3. Located at Boulder, Colorado 80302.
4. Part of the Center for Building Technology.
Methods of Measurement for Semiconductor Materials, Process Control, and Devices
Quarterly Report, July 1 to September 30, 1972

W. Murray Bullis, Editor

Electronic Technology Division
Institute for Applied Technology
National Bureau of Standards
Washington, D.C. 20234

Jointly Supported by:
The National Bureau of Standards,
The Defense Nuclear Agency,
The U.S. Navy Strategic Systems Project Office,
The U.S. Navy Electronic Systems Command,
The Air Force Weapons Laboratory,
The Air Force Cambridge Research Laboratories,
The Atomic Energy Commission, and
The National Aeronautics and Space Administration.

NBS Technical Notes are designed to supplement the Bureau's regular publications program. They provide a means for making available scientific data that are of transient or limited interest. Technical Notes may be listed or referred to in the open literature.
# TABLE OF CONTENTS

METHODS OF MEASUREMENT FOR SEMICONDUCTOR MATERIALS, PROCESS CONTROL, AND DEVICES

<table>
<thead>
<tr>
<th>Section</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Introduction</td>
<td>1</td>
</tr>
<tr>
<td>2</td>
<td>Highlights</td>
<td>3</td>
</tr>
<tr>
<td>3</td>
<td>Semiconductor Materials</td>
<td></td>
</tr>
<tr>
<td>3.1</td>
<td>Resistivity</td>
<td>7</td>
</tr>
<tr>
<td>3.2</td>
<td>Generation-Recombination-Trapping Centers</td>
<td>10</td>
</tr>
<tr>
<td>3.3</td>
<td>Gold-Doped Silicon</td>
<td>14</td>
</tr>
<tr>
<td>3.4</td>
<td>Infrared Methods</td>
<td>16</td>
</tr>
<tr>
<td>3.5</td>
<td>References</td>
<td>17</td>
</tr>
<tr>
<td>4</td>
<td>Semiconductor Process Control</td>
<td></td>
</tr>
<tr>
<td>4.1</td>
<td>Die Attachment Evaluation</td>
<td>19</td>
</tr>
<tr>
<td>4.2</td>
<td>Wire Bond Evaluation</td>
<td>20</td>
</tr>
<tr>
<td>4.3</td>
<td>References</td>
<td>24</td>
</tr>
<tr>
<td>5</td>
<td>Semiconductor Devices</td>
<td></td>
</tr>
<tr>
<td>5.1</td>
<td>Thermal Properties of Devices</td>
<td>25</td>
</tr>
<tr>
<td>5.2</td>
<td>Microwave Device Measurements</td>
<td>29</td>
</tr>
<tr>
<td>5.3</td>
<td>Carrier Transport in Junction Devices</td>
<td>32</td>
</tr>
<tr>
<td>5.4</td>
<td>References</td>
<td>35</td>
</tr>
<tr>
<td>Appendix A</td>
<td>Joint Program Staff</td>
<td>37</td>
</tr>
<tr>
<td>Appendix B</td>
<td>Committee Activities</td>
<td>38</td>
</tr>
<tr>
<td>Appendix C</td>
<td>Solid-State Technology &amp; Fabrication Services</td>
<td>40</td>
</tr>
<tr>
<td>Appendix D</td>
<td>Joint Program Publications</td>
<td>41</td>
</tr>
<tr>
<td>Appendix E</td>
<td>Breakdown Tracks Produced by Voltage Transients</td>
<td>43</td>
</tr>
</tbody>
</table>
LIST OF FIGURES

1. Diode storage time normalized to lifetime as a function of forward-to-reverse current ratio .................................................. 11
2. Activation energy plot for the gold donor in p-type silicon, based on Hall coefficient data ......................................................... 15
3. Infrared response spectra obtained from lithium-drifted germanium detector NBS-85 using the digital recording system ................. 17
4. Pictorial illustration of two-level substrate .................................................. 22
5. Geometric variables for the pull test for bonds made on two-level substrates for pulling normal to the substrate ......................... 22
6. Pull strength of unannealed, round-wire, two-level bonds as a function of loop height .................................................. 23
7. Common-emitter current gain as a function of collector current at two case temperatures for a power transistor which shows an abrupt decrease in $h_{FE}$ on formation of a hot spot and a power transistor which shows an abrupt increase in $h_{FE}$ on formation of a hot spot ........................................... 28
8. Probe reference unit .................................................. 33
9. Circuit for phase calibration of vector voltmeter .................................................. 34
10. Equivalent circuit for R-C delay-time network .................................................. 34
11. Photomicrograph of a breakdown track which appears as a localized surface irregularity connecting the emitter and base metallization contact stripes in an integrated circuit .................................................. 44
12. Photomicrograph of a breakdown track which appears as a pale-white smear connecting the emitter and base metallization contact stripes in an integrated circuit .................................................. 44
<table>
<thead>
<tr>
<th></th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Temperature Coefficient of Resistivity of Silicon in the Range 18 to 28°C</td>
<td>8</td>
</tr>
<tr>
<td>2</td>
<td>Effect of Heat Treatment at 1030°C for 2 h on Resistivity of Silicon Wafers</td>
<td>13</td>
</tr>
<tr>
<td>3</td>
<td>Experimentally Determined Values of the Gold Donor Energy Level</td>
<td>15</td>
</tr>
<tr>
<td>4</td>
<td>Proportionality Constant Between Base-Emitter Voltage and Junction Temperature for Seventeen Medium Power Transistors of Ten Different Types</td>
<td>27</td>
</tr>
<tr>
<td>5</td>
<td>Repetitive Conversion Loss Measurements on a Single Diode</td>
<td>30</td>
</tr>
</tbody>
</table>
FOREWORD

The Joint Program on Methods of Measurement for Semiconductor Materials, Process Control, and Devices was undertaken in 1968 to focus NBS efforts to enhance the performance, interchangeability, and reliability of discrete semiconductor devices and integrated circuits through improvements in methods of measurement for use in specifying materials and devices and in control of device fabrication processes. These improvements are intended to lead to a set of measurement methods which have been carefully evaluated for technical adequacy, which are acceptable to both users and suppliers, which can provide a common basis for the purchase specifications of government agencies, and which will lead to greater economy in government procurement. In addition, such methods will provide a basis for controlled improvements in essential device characteristics, such as uniformity of response to radiation effects.

The Program is supported by the National Bureau of Standards,* the Defense Nuclear Agency,† the U.S. Navy Strategic Systems Project Office,§ the U.S. Navy Electronic Systems Command, † the Air Force Weapons Laboratory,¶ the Air Force Cambridge Research Laboratories, # the Atomic Energy Commission,** and the National Aeronautics and Space Administration.†† Although there is not a one-to-one correspondence between the tasks described in this report and the cost centers through which the Program is supported, the concern of certain sponsors with specific parts of the program is reflected in planning and conduct of the work.

* Through Research and Technical Services Cost Centers 4251126, 4252128, and 4254115
† Through Order EA073-800. (NBS Cost Center 4259522).
§ Administered by U.S. Naval Ammunition Depot, Crane, Indiana through Project Orders PO-2-0023 and PO-2-0054. (NBS Cost Center 4259533).
† Through Project Order PO-2-1034. (NBS Cost Center 4252534).
¶ Through Delivery Order F29601-71-F-0002. (NBS Cost Center 4252535).
# Through Project Order Y72-873. (NBS Cost Center 4251536).
** Division of Biology and Medicine. (NBS Cost Center 4254425).
METHODS OF MEASUREMENT
FOR SEMICONDUCTOR
MATERIALS, PROCESS CONTROL, AND DEVICES

QUARTERLY REPORT
JULY 1 TO SEPTEMBER 30, 1972

This quarterly progress report, seventeenth of a series, describes NBS activities directed toward the development of methods of measurement for semiconductor materials, process control, and devices. Significant accomplishments during this reporting period include design of a plan to provide standard silicon wafers for four-probe resistivity measurements for the industry, publication of a summary report on the photoconductive decay method for measuring carrier lifetime, publication of a comprehensive review of the field of wire bond fabrication and testing, and successful completion of organizational activity leading to the establishment of a new group on quality and hardness assurance in ASTM Committee F-1 on Electronics. Work is continuing on measurement of resistivity of semiconductor crystals; characterization of generation-recombination-trapping centers in silicon; study of gold-doped silicon; development of the infrared response technique; evaluation of wire bonds and die attachment; and measurement of thermal properties of semiconductor devices, delay time and related carrier transport properties in junction devices, and noise properties of microwave diodes. New efforts were initiated in both the die attachment and wire bond evaluation tasks. Supplementary data concerning staff, standards committee activities, technical services, and publications are included as appendixes. A description of breakdown tracks, a primary failure mode of monolithic integrated circuits stressed with voltage pulses, is given in a separate appendix.

Key Words: Aluminum wire; base transit time; carrier lifetime; die attachment; electrical properties; epitaxial silicon; gamma-ray detectors; generation centers; germanium; gold-doped silicon; infrared response; methods of measurement; microelectronics; microwave diodes; nuclear radiation detectors; probe techniques (a-c); recombination centers; resistivity; ribbon wire bonding; semiconductor devices; semiconductor materials; semiconductor process control; silicon; thermal resistance; trapping centers; ultrasonic bonding; wire bonds.

1. INTRODUCTION

This is the seventeenth quarterly report to the sponsors of the Joint Program on Methods of Measurement for Semiconductor Materials, Process Control, and Devices. It summarizes work on a wide variety of measurement methods that are being studied at the National Bureau of Standards. The Program is a continuing one, and the results and conclusions reported here are subject to modification and refinement.
The work of the Program is divided into a number of tasks, each directed toward the study of a particular material or device property or measurement technique. This report is subdivided according to these tasks. Highlights of activity during the quarter are given in section 2. Section 3 deals with tasks on methods of measurement for materials; section 4, with those on methods of measurement for process control; and section 5, with those on methods of measurement for devices. References for each section are listed in a separate subsection at the end of that section.

The report of each task includes the long-term objective, a narrative description of progress made during this reporting period, and a listing of plans for the immediate future. Additional information concerning the material reported may be obtained directly from individual staff members identified with the task in the report. The organization of the Joint Program staff and telephone numbers are listed in Appendix A.

An important part of the work that frequently goes beyond the task structure is participation in the activities of various technical standardizing committees. The list of personnel involved with this work given in Appendix B suggests the extent of this participation. Additional details of current standardization activities not associated with a particular task are given in section 2.

Normally, the technical services provided to other government agencies are simply listed in Appendix C. However, in providing technical services to one of these agencies a phenomenon was encountered which was deemed sufficiently important to warrant separate discussion in Appendix E. One of the most prevalent modes of failure of monolithic integrated circuits exposed to voltage transients is a breakdown track which shunts one or more p-n junctions. There is relatively little information available concerning this failure mode; some of it is contradictory. Without a better awareness and understanding of this failure mode, little progress is apt to be made in making monolithic devices more resistant to voltage transients and overvoltages such as may occur due to, for example, line-voltage surges and transients, improper testing procedures, and a variety of effects of intense electromagnetic environments.

Background material on the Program and individual tasks may be found in earlier reports in this series as listed in Appendix D. From time to time, publications are prepared that describe some aspect of the program in greater detail. Current publications of this type are also listed in Appendix D. Reprints or copies of such publications are usually available on request to the author.
2. HIGHLIGHTS

Significant accomplishments during this reporting period include (1) design of a plan to provide for the industry standard silicon wafers for four-probe resistivity measurements, (2) publication of a summary report on the photoconductive decay method for measuring carrier lifetime, (3) publication of a comprehensive review of the field of wire bond fabrication and testing, and (4) successful completion of organizational activity leading to the establishment of a new group on quality and hardness assurance in ASTM Committee F-1 on Electronics. In addition new efforts were initiated in both the die attachment and wire bond evaluation tasks.

Highlights of these and other on-going activities are presented in this section; details of progress in technical areas are given in subsequent sections of the report. This section concludes with a summary of standardization activities being carried out by program staff members.

Resistivity — Work is continuing on the development of procedures for substantiating both provisional and regular certification of silicon wafers to be provided to the industry as standard reference materials for use in conjunction with the four-probe method for measuring resistivity. Informal industry consensus was achieved for accepting an initial provisional certification of ±10 percent. The temperature coefficient of resistivity has been tabulated for both n- and p-type silicon near room temperature. Several changes are being introduced in the experimental and analytical procedures used to obtain capacitance-voltage data and to calculate doping profiles in order to improve the quality of the measurement.

Generation-Recombination-Trapping Centers — Various expressions for the storage time in diode reverse-recovery measurements of carrier lifetime have been compared; applicability of certain expressions indicates when geometrical corrections must be used. The reproducibility of lifetime as determined by the surface photovoltage (SPV) method was studied, and long-term drift in values was observed. Further studies of the effect of heat treatment on the resistivity of silicon slices continued.

Gold-Doped Silicon — The activation energy of the gold donor in silicon has been obtained from the results of measurements of the Hall coefficient over the temperature range 140 to 320 K on silicon wafers doped with boron and gold. Activation energies in the range 0.3609 to 0.3627 eV were found on specimens with gold densities of $3.9 \times 10^{15}$ to $1.1 \times 10^{17}$ cm$^{-3}$; the origins and significance of the small differences in energy observed have not yet been established.

Infrared Methods — The infrared response (IRR) spectra of eight lithium-drifted germanium gamma-ray detectors were measured and identification was made of which of the five IRR spectrum groups they correspond. Further analysis of this body of
spectra has been deferred while a search of the pertinent literature is being carried out to aid such an analysis. Efforts to extend the use of the IRR technique to commercial small-volume semiconductor devices continued; IRR measurements were made on three silicon devices.

**Die Attachment Evaluation** — The analysis of heat flow to determine the limitations of thermal response techniques for detecting poor die adhesion in semiconductor devices using the TRUMP computer thermal analysis program was postponed because of a delay in getting a copy of a revised version of the program. The fabrication of new test circuits to measure transient thermal response of power transistors in both the diode and transistor operating modes was completed. Initial measurements of thermal response of transistors operated in the diode-connected mode revealed that devices with excessively poor die attachment tended to heat up causing a decrease in power dissipation during the applied heating pulse. Nevertheless the thermal response was a satisfactory measure in locating devices with voids. Three groups of transistor chips were bonded to headers with intentionally introduced controlled void areas for experiments to obtain quantitative data on the relationship between thermal response and voids in transistor die attachment.

**Wire Bond Evaluation** — Measurements of pull strength of unannealed and annealed aluminum wire bonds as a function of pull rate continued, but the analysis is not yet complete. Experimental study of factors affecting the pull test on two-level bonds was begun. Work on the fabrication of aluminum balls for bonding was resumed. A report summarizing the work on ribbon wire is being prepared. The preparation of an annotated bibliography of limited distribution reports on bonding continued.

**Thermal Properties of Devices** — Measurements made on a variety of different types of power transistors to compare the emitter-only switching technique with the emitter-and-collector switching technique confirmed that the emitter-only switching technique is preferred for measuring thermal resistance of power transistors. The investigation of several unusual observations made on devices susceptible to severe current constrictions continued with consideration of their effect on the screen for hot spots based on measurements of common-emitter current gain.

**Microwave Device Measurements** — The study of conversion loss measurement repeatability was continued, but measurements were interrupted by erratic operation of the modulation attenuator, which required extensive repairs. Standard deviations were calculated for all recent measurement runs, and the application of statistical control charts to these measurements was started. An important equation relating conversion loss measurement uncertainty to modulator attenuation uncertainty was derived. A comprehensive report on work to date has been started.
HIGHLIGHTS

Carrier Transport in Junction Devices — A large part of project activity was again devoted to assembling equipment and establishing techniques for measuring transistor high-frequency scattering parameters (S-parameters) at the wafer level. A technique for checking the phase-angle calibration of a vector voltmeter was developed, and a method for verifying the overall operation of a delay-time system employing the vector voltmeter was tested using R-C delay-time networks on TO-5 headers. Good agreement was obtained between the measured and calculated electrical behavior of R-C delay-time networks on TO-72 headers intended to be circulated as part of a forthcoming interlaboratory comparison of S-parameter measurements.

Standardization Activities — Standardization activities directly related to particular task areas are reported with the appropriate tasks. However, many of the standardization activities undertaken by program staff are broader than the technical tasks described in the following sections. These activities, which are reported here, involve general staff support in committees, coordination of efforts which may encompass a variety of tasks, and participation in areas where no direct in-house technical effort is underway.

Nine program staff members attended the regular fall meeting of ASTM Committee F-1 on Electronics at Scottsdale. Following the Scottsdale meeting, a new test procedure on etch pit determination in germanium was drafted and one test method was edited.

Considerable effort was expended in the organization of a new group within Committee F-1 to address measurement problems associated with assurance of radiation hardness of semiconductor devices. This group, established in response to a request by the Defense Nuclear Agency, has as its chairman Dr. James Williams of Sandia Laboratories and as its secretary Dr. William Willis of Aerospace Corporation. More than 60 representatives of both the semiconductor device and the radiation effects communities attended the organizational meeting and selected four areas — test patterns for metallization evaluation, d-c and low frequency device characteristics, high-frequency and fast pulse device characteristics, and photocurrent — for immediate attention. The organizational effort was coordinated with the Radiation Effects Committee of the IEEE Group on Nuclear Sciences and liaison with appropriate groups in EIA-JEDEC, SAE, and other government agencies was maintained.

Four program staff members participated in the Navy Workshop on Device Reliability at Warrenton, Virginia, in July. Test methods and standards at all levels of fabrication and procurement were widely recognized as essential contributors to future improvements in reliability.

Most activity in connection with EIA-JEDEC Committees concerned thermal measurements. In addition to the activity reported elsewhere (see sec. 5.1.), program
staff members attended meetings of Committees JC-22 on Rectifier Diodes and Thyristors and JC-25 on Power Transistors.

The ad hoc Committee on Materials and Processes for Electron Devices of the National Materials Advisory Board (NMAB) recently issued two reports. One covers the research problems that appear to exist with various electron device materials in which the Department of Defense has an interest, and the other deals with problems in production of semiconductor devices. In the first report, Materials and Processes for Electron Devices (NMAB-289),* the committee concluded that where silicon is a candidate material for developmental work in electron devices, it is likely to be preferable to alternatives even though the extreme requirements being placed on it in some applications have exposed a number of areas that will have to be strengthened before it reaches its full potential. The committee also concluded that "the impact of an organized program to make in-process measurements [for the manufacture of silicon semiconductor devices] could be truly immense. All aspects of the electronics industry would be upgraded by higher yields, quality, and reliability. The increased understanding of device processing would allow pursuit of goals that are presently unattainable because of geometrical or reliability limitations (microwave, displays, memories, etc.)."

In the second report, Yield of Electronic Materials and Devices (NMAB-290),* it was recommended, among other things, that special attention be paid to improved specification and procurement practices and that a government-industry committee to coordinate work for high-reliability semiconductor-production procedures be created. High priority was placed on the initiation of research for both improved processes and improved, preferably non-destructive, tests for quality in the key areas of metallization, die and wire bonding, plastic encapsulation, and hermetic packaging. In the area of reliability assurance, highest priority was assigned to programs designed to "establish more meaningful and economical screens that are materials/process oriented rather than component oriented" and to "study new techniques for more effective production control of materials and processes."

* Copies of this report can be obtained from the Printing and Publishing Office of the National Academy of Sciences, 2101 Constitution Avenue, N.W., Washington, D.C. 20418.
3. SEMICONDUCTOR MATERIALS

3.1. RESISTIVITY

Objective: To develop methods suitable for use throughout the electronics industry for measuring resistivity of bulk, epitaxial, and diffused silicon wafers.

Progress: Work is continuing on the development of procedures for substantiating both provisional and regular certification of silicon wafers to be provided to the industry as standard reference materials for use in conjunction with the four-probe method for measuring resistivity [1]. Informal industry consensus was achieved for accepting an initial provisional certification of ±10 percent. The temperature coefficient of resistivity has been tabulated for both n- and p-type silicon near room temperature. Several changes are being introduced in the experimental and analytical procedures used to obtain capacitance-voltage data and to calculate doping profiles in order to improve the quality of the measurement.

Silicon Resistivity Standards — Plans were developed to offer standard reference materials to the industry for resistivity measurements. Sets consisting of two silicon wafers, one with resistivity about 0.1 Ω·cm and the other with resistivity about 10 Ω·cm would be provided. The resistivity of both wafers would bear provisional certification of ±10 percent. These plans were discussed at the September meeting of the Resistivity Section of ASTM Committee F-1 on Electronics and were judged adequate to begin the program. A general preference was expressed that the certification be based on measurement of each wafer rather than on a batch sampling procedure.

Although provisional certification at the 10 percent level can be based on existing data including the results of past round-robin experiments [2], new multilaboratory experiments must be carried out to establish the levels to which standard samples ultimately can be certified. Several organizations experienced in performing resistivity measurements have agreed to furnish data on their standard samples to NBS over the first 18 months of the program so that the necessary data base can be obtained. Others may also participate in this collaborative program and thereby couple their capabilities and measurements more directly into the industry-wide system. Details of the procedures to establish provisional certification are being developed, the multilaboratory comparison program is being designed, and specifications for the silicon crystals required for this program are being prepared.

(J. R. Ehrstein)

Other Standards Activities — The eighth of nine participating laboratories is now measuring the specimens in the round-robin experiment being conducted in
Table 1 - Temperature Coefficient of Resistivity of Silicon in the Range 18 to 28°C

<table>
<thead>
<tr>
<th>Resistivity ($\Omega \cdot \text{cm}$)</th>
<th>Temperature Coefficient ($\Omega \cdot \text{cm}/\Omega \cdot \text{cm}^\circ \text{C}$)</th>
<th>Resistivity ($\Omega \cdot \text{cm}$)</th>
<th>Temperature Coefficient ($\Omega \cdot \text{cm}/\Omega \cdot \text{cm}^\circ \text{C}$)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>n-type</td>
<td>p-type</td>
<td>n-type</td>
</tr>
<tr>
<td>0.0006</td>
<td>0.000200</td>
<td>0.00160</td>
<td>0.00736</td>
</tr>
<tr>
<td>0.0008</td>
<td>0.000200</td>
<td>0.00160</td>
<td>0.00747</td>
</tr>
<tr>
<td>0.0010</td>
<td>0.002000</td>
<td>0.00158</td>
<td>0.00755</td>
</tr>
<tr>
<td>0.0012</td>
<td>0.00184</td>
<td>0.00151</td>
<td>0.00753</td>
</tr>
<tr>
<td>0.0014</td>
<td>0.00169</td>
<td>0.00149</td>
<td>0.00761</td>
</tr>
<tr>
<td>0.0016</td>
<td>0.00161</td>
<td>0.00148</td>
<td>0.00765</td>
</tr>
<tr>
<td>0.0020</td>
<td>0.00158</td>
<td>0.00146</td>
<td>0.00759</td>
</tr>
<tr>
<td>0.0025</td>
<td>0.00159</td>
<td>0.00145</td>
<td>0.00774</td>
</tr>
<tr>
<td>0.0030</td>
<td>0.00156</td>
<td>0.00137</td>
<td>0.00773</td>
</tr>
<tr>
<td>0.0035</td>
<td>0.00146</td>
<td>0.00127</td>
<td>0.00779</td>
</tr>
<tr>
<td>0.0040</td>
<td>0.00131</td>
<td>0.00116</td>
<td>0.00785</td>
</tr>
<tr>
<td>0.0050</td>
<td>0.00096</td>
<td>0.00094</td>
<td>0.00791</td>
</tr>
<tr>
<td>0.0060</td>
<td>0.00060</td>
<td>0.00074</td>
<td>0.00805</td>
</tr>
<tr>
<td>0.0080</td>
<td>0.00006</td>
<td>0.00046</td>
<td>0.00811</td>
</tr>
<tr>
<td>0.010</td>
<td>-0.00022</td>
<td>0.00031</td>
<td>0.00818</td>
</tr>
<tr>
<td>0.012</td>
<td>-0.00031</td>
<td>0.00025</td>
<td>0.00822</td>
</tr>
<tr>
<td>0.014</td>
<td>-0.00026</td>
<td>0.00025</td>
<td>0.00824</td>
</tr>
<tr>
<td>0.016</td>
<td>-0.00013</td>
<td>0.00029</td>
<td>0.00826</td>
</tr>
<tr>
<td>0.020</td>
<td>0.00025</td>
<td>0.00045</td>
<td>0.00827</td>
</tr>
<tr>
<td>0.025</td>
<td>0.00083</td>
<td>0.00073</td>
<td>0.00845</td>
</tr>
<tr>
<td>0.030</td>
<td>0.00139</td>
<td>0.00102</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.035</td>
<td>0.00190</td>
<td>0.00131</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.040</td>
<td>0.00235</td>
<td>0.00158</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.050</td>
<td>0.00309</td>
<td>0.00208</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.060</td>
<td>0.00364</td>
<td>0.00251</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.080</td>
<td>0.00439</td>
<td>0.00320</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.10</td>
<td>0.00486</td>
<td>0.00372</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.12</td>
<td>0.00517</td>
<td>0.00412</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.14</td>
<td>0.00540</td>
<td>0.00444</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.16</td>
<td>0.00558</td>
<td>0.00471</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.20</td>
<td>0.00585</td>
<td>0.00512</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.25</td>
<td>0.00609</td>
<td>0.00548</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.30</td>
<td>0.00627</td>
<td>0.00575</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.35</td>
<td>0.00643</td>
<td>0.00596</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.40</td>
<td>0.00686</td>
<td>0.00613</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.50</td>
<td>0.00678</td>
<td>0.00639</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.60</td>
<td>0.00696</td>
<td>0.00659</td>
<td>0.00830</td>
</tr>
<tr>
<td>0.80</td>
<td>0.00720</td>
<td>0.00687</td>
<td>0.00830</td>
</tr>
</tbody>
</table>
RESISTIVITY

conjunction with ASTM Committee F-l to determine interlaboratory precision of four-probe resistivity measurements on silicon epitaxial layers deposited on substrates of opposite type. Although data are being reduced and tabulated as received, a revised summary will not be made until the experiment is completed. (F. H. Brewer)

Values of $C_T$, the temperature coefficient of resistivity near room temperature, have been tabulated for both $n$- and $p$-type silicon. The values, listed in table 1, are based on the polynomials (NBS Tech. Note 560, pp. 6-7):

$$C_T = \sum_{n=0}^{k} A_n (\ln \rho)^n$$

where $\rho$ is the resistivity in ohm-centimeters, $A_n$ are the appropriate coefficients and $k$ is 17 for $n$-type and 13 for $p$-type silicon. These polynomials were developed with the requirement that at no point within the resistivity range 0.001 to 500 $\Omega \cdot \text{cm}$ would the value of $C_T$ derived from the polynomial deviate by more than 0.0002 deg$^{-1}$ from the curve drawn through the experimental data [3]. The tables have been extended down to 0.0006 $\Omega \cdot \text{cm}$ and up to 1000 $\Omega \cdot \text{cm}$ by taking smoothed values to avoid oscillations of the polynomials in these extreme regions. Smoothed values are indicated in italic type in the table. The intervals were chosen so that intermediate values within the maximum deviation specified above could be obtained by linear interpolation. (J. R. Ehrstein)

Capacitance-Voltage Methods — The study of ways to reduce the observed discrepancies between resistivity of bulk slices as measured by the four-probe and capacitance-voltage (C-V) methods continued. Preliminary results (see 3.2.) of the study of the effect of the heat cycle during diffusion on the resistivity of the wafer suggest that noticeable resistivity change can occur particularly in specimens with carrier density $\leq 10^{15} \text{ cm}^{-3}$. This result led to the decision to make the four-probe resistivity measurement on the back side of the wafer after removal of the oxide and diffused layers on this side by lapping and before metallization. Introduction of the lapping and metallization steps into the processing is also expected to improve the quality of the C-V measurements by eliminating the back-side capacitor and lowering the contact resistance.

Other ways to improve the quality of the C-V measurements were also considered. A new algorithm [4] to correct the measurements for peripheral and diffused-layer effects is based on experimentally determined values of sheet resistance and junction depth. Fabrication procedures have been altered so that future wafers will be accompanied by pilot slices on which those characteristics can be measured directly. Computer programs are being developed to use this algorithm to compute doping profiles from C-V data, assuming one of several diffusion profiles. The program based on a gaussian diffusion profile has been completed.
In addition, the probe stand is being modified to exclude room light during measurements, to improve electromagnetic shielding, and to increase the electrical stability of the probe and diode. These changes are expected to increase the accuracy with which capacitances can be measured. (R. L. Mattis and M. G. Buehler)

**Plans:** A general procedure for testing probe force in four-probe arrays, based on previously reported information (NBS Tech. Note 743, pp. 8-9), will be prepared for ASTM Committee F-1. If the measurements are completed, the results of the round robin on the four-probe measurement of epitaxial layer resistance will be summarized for presentation at the January meeting of ASTM Committee F-1. Collection and screening of silicon crystals with regard to resistivity uniformity and oxygen content for suitability as resistivity standard slices will begin. Procedures for control and management of the program will be developed and the starting date announced. On completion of the organization of the resistivity standards program, study of the current and probe force dependence of four-probe measurement of resistivity of epitaxial silicon will be resumed. The effects of the various changes in experimental and analytical procedures begun this quarter will be evaluated in the effort to achieve better agreement between four-probe and C-V resistivity measurements.

### 3.2. GENERATION-RECOMBINATION-TRAPPING CENTERS

**Objective:** To develop electrical measurement methods, mathematical models, and test structures for characterizing the electronic properties and density of generation-recombination-trapping (GRT) centers in silicon, with emphasis on methods applicable to control of characteristics such as lifetime and leakage current.

**Progress:** Various expressions for the storage time in diode reverse recovery measurements of carrier lifetime have been compared; applicability of certain expressions indicates when geometrical corrections must be used. The reproducibility of lifetime as determined by the surface photovoltage (SPV) method was studied, and long-term drift in values was noted. Study of the effect of heat treatment on the resistivity of silicon slices continued.

**Diode Recovery Methods —** Expressions for the reverse recovery transient associated with short base diodes have been evaluated. The base width (W) of a diode is defined as the distance between the p-n junction and the contact to the more lightly doped region where the lifetime is assumed to be zero. The relationship between the ratio of the storage time \( t_s \) to the minority carrier lifetime \( t \) as a function of the forward-to-reverse current ratio \( I_f/I_r \) which follows from the exact series solution of the diffusion equation [1]:

\[
\frac{t_s}{t} = \frac{1}{1 + \left( \frac{I_f}{I_r} \right)^n}
\]
Figure 1. Diode storage time ($t_s$) normalized to lifetime ($\tau$) as a function of forward-to-reverse current ratio ($I_f/I_r$). The value of base width ($W$) normalized to diffusion length ($L$) is given for each curve.

\[
\sum_{m=0}^{\infty} \exp \left\{ -\left[ 1 + \left( \frac{m}{2} \right)^2 \left( \frac{W}{L} \right)^2 \right] \frac{t_s}{\tau} \right\} = \left[ 1 + \frac{I_f}{I_r} \right]^{-1} \frac{W}{L} \tanh \frac{W}{2L}, \tag{2}
\]

where $L$ is the diffusion length, is plotted in figure 1 for various values of the ratio $W/L$.

For $W/L \geq 5$, the exact series solution reduces to the familiar closed relation [2]:

\[
\text{erf} \sqrt{\frac{t_s}{\tau}} = [1 + \frac{I_r}{I_f}]^{-1}. \tag{3}
\]

For $W/L < 5$ and for sufficiently large $I_f/I_r$ ratios, the exact solution has the form:

\[
\frac{t_s}{\tau} = \ln \left[ A \left( 1 + \frac{I_f}{I_r} \right) \right], \tag{4}
\]

where $A$ is a constant which serves merely to displace the line along the horizontal axis of figure 1. The linear region extends to lower $I_f/I_r$ ratios as the ratio $W/L$ decreases; in the limit $W \ll L$ [3], eq (4) becomes:

\[
\frac{t_s}{\tau} = \left( \frac{W}{L} \right)^2 \left[ \frac{8}{\pi^2} \left( 1 + \frac{I_f}{I_r} \right) \right]. \tag{5}
\]

The experimental verification of eqs (3) and (4) for long and short base diodes has been reported previously (NBS Tech. Note 743, pp. 11-12).
The calculations show that for $W/L > 3$ and for $I_f/I_r < 10$ the error incurred by using eq (3) to calculate the lifetime rather than the exact solution in eq (2) is less than 2.5 percent; thus, in many cases the effects of finite base width can be ignored. The change in the functional dependence of $t_s/\tau$ on $I_f/I_r$, which is most easily observed as a deviation from the error function relationship, serves as a useful indicator which shows when it is necessary to correct for effects which are due to diode base width.

Initial investigation of the open circuit voltage decay (OCVD) in thin diodes based on the analysis of Choo and Mazur [4] and on experimental observations suggests that the decay transient is essentially linear in both long and short base diodes. Thus it is not possible to tell from experimental data when the result is influenced by base width considerations, and the interpretation of the OCVD transient may be ambiguous. (D. C. Lewis)

Surface Photovoltage Method — As part of the study of the recombination characteristics of the gold donor, surface photovoltage (SPV) measurements were repeated on Hall bars cut from 0.08-, 0.5-, and 1-n$\cdot$cm, p-type, gold-diffused silicon wafers initially measured several months earlier. The results of these measurements suggest that increased control over experimental conditions is necessary to achieve values for the carrier diffusion length reproducible to better than 1 to 2 $\mu$m. This reproducibility is essential for useful measurements of diffusion lengths in the range 2 to 10 $\mu$m. (W. R. Thurber and A. W. Stallings)

Heat Treatment — Two additional heat treatment experiments were carried out as part of the continuing investigation of the effects of thermal cycling during the diffusion steps necessary to prepare specimens for the C-V and gold-doped silicon experiments. The objective of one of these experiments was to determine whether changes in resistivity caused by the heating experienced during diffusion could account for all or part of the discrepancy which is observed between four-probe and capacitance-voltage (C-V) resistivity measurements. Fourteen $n$-type silicon slices having nominal resistivity in the range 0.2 to 30 $\Omega\cdot$cm were heat treated for 2 h at 1030°C in an atmosphere of 1 percent oxygen in dry nitrogen. This cycle is the same as that used for the boron diffusion with which the junctions are formed in the diodes used for C-V measurements. Resistivity was measured by the four-probe method at the center of each slice before and after the heat treatment. The results, listed in table 2, suggest that, particularly for the higher resistivity specimens, the four-probe measurement with which the C-V measurement is to be compared should be made on slices after thermal cycling. (R. L. Mattis, M. Cosman, D. R. Ricks, T. F. Leedy, and P. M. Sandow)

The purpose of the second experiment was to determine whether the electrical properties of gold diffused samples are influenced by heat treatments. During this
Table 2 — Effect of Heat Treatment at 1030°C for 2 h on Resistivity of Silicon Wafers

<table>
<thead>
<tr>
<th>Nominal $\rho$ ((\Omega\cdot\text{cm}))</th>
<th>Slice No.</th>
<th>Resistivity ((\Omega\cdot\text{cm}))</th>
<th>Percent Increase</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Before</td>
<td>After</td>
</tr>
<tr>
<td>30</td>
<td>7</td>
<td>34.9</td>
<td>42.2</td>
</tr>
<tr>
<td>30</td>
<td>8</td>
<td>33.2</td>
<td>37.2</td>
</tr>
<tr>
<td>30</td>
<td>9</td>
<td>30.7</td>
<td>35.4</td>
</tr>
<tr>
<td>30</td>
<td>10</td>
<td>30.2</td>
<td>31.5</td>
</tr>
<tr>
<td>8</td>
<td>4</td>
<td>7.7</td>
<td>7.6</td>
</tr>
<tr>
<td>8</td>
<td>12</td>
<td>7.8</td>
<td>7.9</td>
</tr>
<tr>
<td>4</td>
<td>10</td>
<td>4.06</td>
<td>3.93</td>
</tr>
<tr>
<td>4</td>
<td>11</td>
<td>3.99</td>
<td>4.07</td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>3.24</td>
<td>3.30</td>
</tr>
<tr>
<td>1.5</td>
<td>7</td>
<td>1.76</td>
<td>1.76</td>
</tr>
<tr>
<td>1.5</td>
<td>9</td>
<td>1.41</td>
<td>1.50</td>
</tr>
<tr>
<td>1.5</td>
<td>11</td>
<td>1.37</td>
<td>1.38</td>
</tr>
<tr>
<td>0.2</td>
<td>6</td>
<td>0.211</td>
<td>0.210</td>
</tr>
<tr>
<td>0.2</td>
<td>9</td>
<td>0.201</td>
<td>0.200</td>
</tr>
</tbody>
</table>

Quarter additional electrical measurements were made on the specimens heat treated previously (NBS Tech. Note 743, p. 15), for times, temperatures, and ambients similar to gold diffusions, in a new quartz tube prior to its use for gold diffusion. The results generally confirm the previous observation that small concentrations of donors were added during the heat treatment. There were, however, some anomalies in the n-type specimens, and further study and analysis are required to establish the nature of the added donors. (W. R. Thurber)

Plans: Study of the reverse recovery and OCVD methods will continue in order to identify the important experimental parameters and to relate these lifetime measurements to mathematical models. SPV measurements will continue on p-type silicon specimens and will be started on n-type silicon slices which were diffused with gold this quarter. Thermally stimulated measurements for characterizing GRT centers will be initiated. This includes the construction of cryostats, development of a planar test mask set, and the acquisition of equipment.
3.3. GOLD-DOPED SILICON

Objective: To characterize n- and p-type gold-doped silicon in order to develop an energy level model to predict the resistivity of silicon as a function of gold density and to provide inputs for a lifetime model.

Progress: The activation energy of the gold donor in silicon has been obtained from the results of measurements of the Hall coefficient over the temperature range 140 to 320 K on silicon wafers doped with boron and gold. Three wafers with initial resistivity of 20 Ω·cm were diffused with gold to obtain gold densities of $3.9 \times 10^{15}$, $3.1 \times 10^{16}$, and $9.9 \times 10^{16}$ cm$^{-3}$, as determined by neutron activation analysis. After diffusion, both faces were lapped to a depth of 125 μm to remove excess gold, Hall bars were cut out ultrasonically, and aluminum contact pads were evaporated onto the side arms and end contacts.

Activation energies of the gold donor were obtained from the curves shown in figure 2 by means of a least-squares analysis [1] for the slopes. These curves are linear over most of the temperature range; points outside the linear region, indicated by squares in figure 2, were excluded from the analysis. The calculated values, listed in table 3, represent the value of the energy difference between the valence band edge and the gold donor linearly extrapolated from the temperature of the measurements to zero kelvin. The range indicated for each value of the energy is the square root of the estimated variance of the slope. The origins and significance of the small differences in energy observed have not yet been established.

A similar value was also found from Hall effect measurements made on a boron-doped wafer with initial resistivity of 1100 Ω·cm diffused with gold to a density of $1.1 \times 10^{17}$ cm$^{-3}$. Subsequently, this specimen was annealed at 600°C for 1 h in a helium atmosphere to expose the gold-coupled acceptor level [2] in preparation for measuring the activation energy of this shallow level. After annealing, the room temperature resistivity dropped from 1600 to 14 Ω·cm, which is consistent with a shallow acceptor density of about $9 \times 10^{14}$ cm$^{-3}$.

(W. R. Thurber, A. W. Stallings, W. M. Bullis, and M. G. Buehler)

Plans: Hall effect and resistivity measurements as a function of temperature will continue. Electrical measurements will be made on Hall bars cut from wafers phosphorus-doped silicon with initial resistivity of 0.3 and 1 Ω·cm, which were diffused with gold this period. Discs for determination of gold density by activation analysis will also be machined from each wafer. Photoconductivity scans and spreading resistance profiles will be obtained on selected silicon wafers to study the lateral uniformity of the gold diffusion as reflected in resistivity variations.
Figure 2. Activation energy plot for the gold donor in p-type silicon, based on Hall coefficient data. (The ordinate is the product of the Hall coefficient and the three-halves power of the temperature \(R_H T^{3/2}\) and the abscissa is inverse temperature \((1000/T)\). The activation energy was determined from the linear region of each curve indicated by circles; non-linear portions, indicated by squares, were excluded from the analysis. Absolute temperature \(T\) is indicated on the upper scale.)

Table 3 — Experimentally Determined Values of the Gold Donor Energy Level

<table>
<thead>
<tr>
<th>Specimen No.</th>
<th>Initial Resistivity ((\Omega cm))</th>
<th>Gold Density ((cm^{-3}))</th>
<th>Energy Above Valence Band Edge (eV)</th>
</tr>
</thead>
<tbody>
<tr>
<td>20 P950-144</td>
<td>20</td>
<td>(3.9 \times 10^{15})</td>
<td>0.3609 ± 0.0003</td>
</tr>
<tr>
<td>20 P01250-0.25</td>
<td>20</td>
<td>(3.1 \times 10^{16})</td>
<td>0.3620 ± 0.0003</td>
</tr>
<tr>
<td>20 P01250-2</td>
<td>20</td>
<td>(9.9 \times 10^{16})</td>
<td>0.3613 ± 0.0003</td>
</tr>
<tr>
<td>1100 P1250-8</td>
<td>1100</td>
<td>(1.1 \times 10^{17})</td>
<td>0.3627 ± 0.0003</td>
</tr>
</tbody>
</table>
3.4. INFRARED METHODS

Objective: To study infrared methods for detecting and counting impurity and defect centers in semiconductors and, in particular, to evaluate the suitability of the infrared response technique for this purpose.

Progress: The infrared response (IRR) spectra of eight lithium-drifted germanium gamma-ray detectors were measured and identification was made of which of the five IRR spectrum groups (NBS Tech. Note 733, pp. 17-21) they correspond. Further analysis of this body of spectra has been deferred while a search of the pertinent literature to aid such an analysis is being carried out.

The germanium specimens collected for this study comprise crystals which, for the most part, had been rejected for use in the fabrication of high quality lithium-drifted gamma-ray detectors. Fortunately, the IRR technique can be applied to diodes that have poor current-voltage characteristics, as spectra can be obtained with no bias applied to the device. However, some specimens yield diodes that are so noisy that a single IRR spectrum yields no useful information; energy levels and spectrum type cannot be identified. An example of such a spectrum obtained from diode NBS-85 is shown in figure 3a. Since the noise arises from random processes, the effects of the noise are reduced if the spectrum is repeated several times and summed. The digital recording system (NBS Tech. Notes 702, pp. 12-13, and 717, p. 15) provides a convenient means for storing and summing repeated measurements. An example of the improvement achieved from ten repetitions is shown by the spectrum in figure 3b, also obtained from diode NBS-85. Both the spectrum type and the energies of the various spectral features can be identified from this spectrum.

(H. E. Dyson, W. J. Keery, and A. H. Sher)

Efforts to extend the use of the IRR technique to commercial small-volume semiconductor devices continued. Previous attempts to measure the IRR of a germanium alloy transistor (NBS Tech. Note 598, p. 16) and a silicon mesa diode (NBS Tech. Note 702, p. 13), were hampered by poor signal-to-noise ratio. Only the bandedge peak could be seen in these measurements which were carried out at 100 K. This quarter, spectra with substantially improved signal-to-noise ratios were obtained at room temperature on two 50-W zener diodes and on the previously studied silicon mesa diode. The zener diodes were commercial devices manufactured by two different companies. Each device was decapped and part of the top contact was filed away to expose as much of the silicon chip, which was approximately 2.5 mm in diameter, to the incident radiation as possible. The mesa diode chip was approximately 0.94 mm square and was bonded to an uncapped TO-5 header.

The peak previously associated only with the bandedge response was found to be broadened toward lower energies, possibly reflecting the presence of shallow dopants.
Infrared Methods

Figure 3. Infrared response spectra obtained from lithium-drifted germanium detector NBS-85 using the digital recording system.

In one specimen, some indication was seen of a spectral feature at about 1.00 eV corresponding to that previously seen in radiation detector structures. The magnitude of the signal in the vicinity of this feature was about 1/40th that of the bandedge peak.

The improved signal-to-noise ratio was achieved by carefully aligning the device under test with the infrared beam from the monochromator; further increases in signal level were observed by focusing the incident radiation on the device. Sources of more efficient optical components are being sought. It is expected that additional spectral features can be brought out by increasing the intensity of the radiation still further. (W. J. Keery and A. H. Sher)

Plans: The studies of IRR on germanium and silicon diodes will continue. The factors affecting the performance and IRR spectra of the germanium diodes that fall into spectral types (2) and (5), characteristic of hole and electron trapping, respectively will be pursued. Further IRR measurements will be performed on small-volume silicon devices.

3.5. REFERENCES

3.1. Resistivity

REFERENCES


3.2. Generation-Recombination-Trapping Centers


3.3. Gold-Doped Silicon

1. Natrella, M. G., Experimental Statistics, NBS Handbook 91 (August 1, 1963), §5-5.1.3.

4. SEMICONDUCTOR PROCESS CONTROL

4.1. DIE ATTACHMENT EVALUATION

Objective: To evaluate methods for detecting poor die attachment in semiconductor devices with initial emphasis on the determination of the applicability of thermal measurements to this problem.

Progress: The analysis of heat flow to determine the limitations of thermal response techniques for detecting poor die adhesion in mesa diodes (NBS Tech. Note 727, pp. 22-29) was postponed pending receipt of a tape for the revised TRUMP computer thermal analysis program [1]. An arrangement has been made with the author of the computer program to get a copy of the tape. Cards were generated to convert the tape for use on the NBS computer after it is received.

(C. D. Kolstad and W. E. Phillips)

The fabrication of new test circuits (NBS Tech. Note 743, pp. 23-24) to measure transient thermal response of $p-n-p$, $n-p-n$, and diode-connected transistors was completed. Measurements of thermal response were made at a case temperature of 25°C on a number of diode-connected transistors, rated at 1.8 W and encased in TO-18 cans. Because of problems with the die adhesion in many of this group of transistors the junction-to-case thermal resistance ranged from approximately 100 to 450°C/W. For this particular device type a heating power pulse width of approximately 100 ms was found to provide the maximum sensitivity to voids. It was found that in the devices with higher thermal resistance the change in junction voltage during heating was significant for heating currents selected to obtain a measurable response in devices with lower thermal resistance. Consequently, the simplifying assumption of constant power dissipation that was found to apply in previous thermal response measurements (NBS Tech. Note 727, pp. 27-29) did not apply in this case. Nevertheless the thermal response was a satisfactory measure in locating devices with voids. This heating voltage change with temperature is not a problem when measuring the device connected as a transistor if the option of using a relatively high collector voltage is used. Then, the decrease in the emitter-base voltage due to heating is small compared to the total emitter-collector voltage.

(F. F. Oettinger and R. L. Gladhill)

Specimens were prepared for an experimental study of the relationship between thermal response and voids in transistor die attachment. Three groups of 10 $n-p-n$ silicon power transistor chips, 35 mils (0.89 mm) square, were bonded to standard, gold-plated, iron-nickel-cobalt alloy, glass-backed TO-5 headers with 15-, 20-, or 25-mil (0.38-, 0.51-, or 0.64-mm) diameter dimples ultrasonically machined into the bonding surface to produce voids that are approximately 15, 25, or 40 percent of
the total chip bonding area, respectively. Ten control devices were bonded without voids at the same time as each group of 10 devices was bonded with a given size void.

(T. F. Leedy and P. M. Sandow)

**Plans:** The analysis of heat flow to determine the limitations of thermal response techniques for detecting poor die adhesion in the diodes previously investigated will continue after the revised TRUMP thermal analysis program is received and suitably modified for use on the NBS computer. A heat sink will be fabricated for use in infrared microradiometer measurements of the previously investigated diodes with controlled voids to compare the actual peak junction temperature with the measured steady-state thermal response. After checkout of the circuitry for measuring transient thermal response of $n$-$p$-$n$ transistors, measurements will be made on the transistors with controlled voids in both the transistor and diode-connected transistor operating modes for evaluation of the die adhesion.

### 4.2. WIRE BOND EVALUATION

**Objective:** To survey and evaluate methods for characterizing wire bond systems in semiconductor devices and, where necessary, to improve existing methods or develop new methods in order to detect more reliably those bonds which will eventually fail.

**Progress:** Measurements of pull strength of unannealed and annealed aluminum wire bonds as a function of pull rate continued, but the analysis is not yet complete. Experimental study of factors affecting the pull test on two-level bonds was begun. Work on the fabrication of aluminum balls for bonding was resumed. A report summarizing the work on ribbon wire is being prepared. The preparation of an annotated bibliography of limited distribution reports on bonding continued.

**Ribbon-Wire Bonding** — Implementation of ribbon-wire bonding has begun in some military laboratories as a result of the NBS study of this technology. A considerable amount of time has been spent in consultation with laboratories that purchased ribbon-wire clamps for modifying round-wire bonding machines. One laboratory was visited to advise personnel on the setting up of bonding equipment for use with ribbon wire. During the course of continuing ribbon-wire research, modifications were made to a ribbon-wire clamp manufactured for use on a commercial round-wire bonding machine to decrease damage to the wire during the bonding operation.

(H. K. Kessler)

**Aluminum Ball Formation** — Work resumed on the formation of balls on fine aluminum (1% silicon) wire to facilitate ultrasonic ball bonding of aluminum wire (NBS Tech. Notes 495, p. 30, and 520, p. 43). A stream of gas heated to about 900°C was used in an attempt to make the balls; however, the gas flow rate necessary to produce melting was also sufficient to blow off the fused portion of the wire. Although
some equipment modifications might be made to reduce the flow rate and thus minimize the blow off, it was decided to return to a method described earlier (NBS Tech. Note 495, p. 30) in which a capacitor discharge supplies the energy to fuse the wire.

With a section of the aluminum wire grounded, the cut end is brought in contact with a platinum electrode, discharging the capacitor. This technique often formed acceptable balls, even in a normal room air ambient. However, in some cases the ball fused to the electrode. To avoid this, the wire was moved several thousandths of an inch away from the platinum electrode, and the air gap was broken down by discharge of a trigger transformer of the type used in photographic electronic flash units. Energy for fusion was still supplied by the capacitor discharge. The size of the aluminum ball thus formed was found to be dependent upon the capacitor discharge rate. At present, aluminum (1% silicon) wire yields spherical balls with diameter 2 to 3 times that of the wire about 30 to 40 percent of the time; in limited experiments with gold wire, a ball yield of 50 to 60 percent was obtained. (H. K. Kessler)

Pull Test Evaluation — Work was begun to investigate the effects of the variables that affect the measured pull strength of bonds made on two-level substrates. Bonding pads were fabricated as previously described for the single-level work (NBS Tech. Note 527, pp. 39-40); the aluminum was sintered by heating the wafer to 550°C in helium for 15 min. Strips of silicon 0.05 in. (1.3 mm) wide, obtained by scribing and breaking a prepared substrate, were affixed with a high temperature glue to another substrate so that the bonding pad arrays lined up as shown in figure 4. Thus two-level substrates were obtained with rows of bonding pads raised by the thickness of the silicon strip (about 0.25 mm) above the bonding pads on the base substrate. It was necessary to position the silicon strip carefully on the base substrate so that a constant spacing between the upper pad and the lower pad was maintained along the length of the strip.

Figure 5 shows the geometric variables for the double-bond pull test on the two-level substrates [1]. In the experiments to be described, the values of the geometric variables were as follows: \( d = 1.0 \text{ mm}, \alpha = 0.5, \phi = 0, H = 0.25 \text{ mm} \). The nominal pull angle, \( \beta \), was about \( \pm 15 \text{ deg} \). For the two-level bond, the difference between the angles \( \beta \) and \( \phi \) in the plane of the bond loop must be taken into account since the normal to the substrate is no longer in the same direction as the normal to the line joining the bonds. The angle \( \beta \) is defined as that formed between the direction of pulling force and the normal to the lines joining the bond terminals (positive in the direction toward the second bond). The angle \( \phi \) is that angle formed between the direction of pulling force and the normal to the substrate (positive in the direction toward the lower bond). The relationship between the two angles is \( \phi = \pm (\beta - \beta_0) \) where the positive sign obtains if the first bond is the higher (in which case \( \beta_0 \), the angle between the substrate and the line joining the bond terminals
is negative), and the negative sign obtains if the first bond is the lower (in which case $\beta_0$ is positive).

At a fixed loop height ($h$) of about 0.15 mm, seven power series were run with tool tip displacements from about 0.75 to 2 $\mu$m peak-to-peak. The pull strengths of groups of 10 bonds made at each value of tool-tip displacement were measured. The resulting curves of pull strength as a function of displacement were similar in shape to those generated previously for single-level substrates (NBS Tech. Note 560, pp. 30-33), and the variability in mean pull strength for groups of 10 bonds appeared to be about the same for the two-level measurements as for the single-level ones.

Initial experiments were performed in which the variation in pull strength as a function of loop height ($h$) was examined. Groups of 10 bonds were made at seven different loop heights. Tool-tip displacement was approximately 1 $\mu$m peak-to-peak and bonding force was 25 gf (24.5 mN). This was done both for the first bond made on the high pad and for the first bond made on the low pad. In all cases failure occurred at the heel of the first bond. The measured pull strengths are plotted
against loop height in Figure 6 for both cases (solid points - first bond high, open points - first bond low). The plotted points represent the mean value of the 10 bond pulls and the error bars indicate one sample standard deviation on either side of the mean. The solid lines represent the values predicted by a resolution of the forces for each case [2]. The agreement between the trend of the theoretical curve and that of the experimental points for the first bond made to the high pad appears to be good for loop heights less than about 0.3 mm. For higher loops, the apparent pull strength is reduced as previously observed for both single-level round- and ribbon-wire bonds (NBS Tech. Note 743, pp. 29-31). The agreement between the theoretical prediction of measured pull strength as a function of loop height and the experimentally determined values does not appear to be as satisfactory for the experiment where the first bond was made on the low pad.

The results for the case of the first bond made on the low pad generally show overall pull strengths less for a given loop height than those for the first bond made on the high pad. This is in agreement with the experimental measurement of the effects of angle \( \beta \) (NBS Tech. Note 727, pp. 41-43) in which higher pull strengths were observed for negative values of the pull angle \( \beta \) than for positive values.

(K. O. Leedy, C. A. Main, and A. H. Sher)
WIRE BOND EVALUATION

Bibliography and Critical Review — The comprehensive review of wire bond fabrication and evaluation (NBS Tech. Note 743, p. 31) has been published [3] and initial distribution was completed. Copies are available on request to the author. The preparation of the annotated bibliography of limited distribution reports continued. About 90 reports have thus far been assigned key words and given annotations. About 110 reports in all are expected to be compiled in the bibliography.

(H. A. Schafft)

Plans: Experimental study of the pull test on two-level substrates will continue; effects of position of the pulling hook on pull strength will be determined, the results of varying the bond pull angle $\alpha$ (NBS Tech. Note 743, pp. 27-28) will be examined, and measurements of pull strength as a function of loop height will be repeated. Further measurements of pull strength for annealed wire bonds as a function of pull rate and bond angle will be carried out in the continuing search for the causes for the apparent lack of agreement between the measured pull strength values and the resolution-of-forces calculation. The report summarizing the ribbon-wire bonding work will be completed. Work on a report summarizing the effects of various parameters affecting the pull test will begin.

4.3. REFERENCES

4.1. Die Attachment Evaluation


4.2. Wire Bond Evaluation


2. Ibid, p. 60.

3. Ibid.
5. SEMICONDUCTOR DEVICES

5.1. THERMAL PROPERTIES OF DEVICES

Objective: To evaluate and improve electrical measurement techniques for determining the thermal characteristics of semiconductor devices.

Progress: Measurements made on a variety of different types of power transistors to compare the emitter-only switching technique with the emitter-and-collector switching technique confirmed that the emitter-only switching technique is the preferred method for measuring thermal resistance of power transistors. The investigation of several unusual observations made on devices susceptible to severe current constrictions continued with consideration of their effect on the screen for hot spots based on measurement of common-emitter current gain.

Standardization Activities — The devices for the preliminary round-robin experiment on thermal resistance being conducted in cooperation with EIA-JEDEC Committee JC-25 on Power Transistors have been measured by the sixth participant. Based on an initial review of the results to date, the committee has concluded that a revision of RS-313-A, EIA-NEMA Standard on Thermal Resistance Measurements on Conduction Cooled Power Transistors, is in order.

Work on proposed revisions of Method 1012, Thermal Characteristics, of MIL-STD-883, Test Methods for Microcircuits, undertaken at the request of the cognizant agency, continued.

Thermal Resistance Methods — Preliminary emitter-only switching measurements of transistor thermal resistance (NBS Tech. Note 743, pp. 34-35) indicated the usefulness of this method, but they revealed the existence of an excessively long electrical transient after turn off in relatively wide base transistors, because of the slow response of the diode in series with the emitter. The problem was solved by adding a switching transistor in series with the diode switch. Subsequent tests showed that the series switching transistor was adequate to handle the switching by itself; consequently, in all the tests reported this quarter switching was done only with a series transistor in the emitter lead.

To provide a broader basis for conclusions regarding the emitter-only switching technique, 18 transistors representing 11 transistor types which differed in registration number, manufacturer, or fabrication technology were selected for test. Several different fabrication technologies, including single diffused, epitaxial base, and triple diffused were represented. Base widths ranged from approximately 2.5 to 25 μm. The rated power dissipation was in the range 20 to 35 W; all devices were encased in TO-66 cans. Tests were made with test currents of 6.5 and 32 mA, a heating current
of 1 A and a collector-emitter voltage of 20 V. Three 20-W units were also measured with a heating current of 500 mA. Tests were run on all 18 transistors using both emitter-only and emitter-and-collector switching. The results confirmed the observation made in the preliminary investigation that the emitter-only switching method of thermal resistance measurement consistently yields a value indicative of a higher apparent junction temperature, which more nearly approaches the peak junction temperature, than does the collector-and-emitter switching method for the same delay time after the cessation of the power pulse.

The initial experiments using emitter-only switching also suggested that for a given fixed test current the constant of proportionality between base-emitter voltage and the junction temperature is relatively unaffected by the magnitude of the collector-emitter voltage applied during calibration. The present test results confirmed this initial indication. With the exception of one transistor which appeared to develop a surface contamination problem during the testing, the change in the value of the proportionality constant was negligibly small when the collector-emitter voltage was changed from 2 to 10 V for a test current of 6.5 mA. Greater changes were observed for a test current of 32 mA when the collector-emitter voltage was increased from 2 V to the highest value appropriate to the particular transistor. The increase in this case was $2.5 \pm 1.7$ percent.\*  

In addition to the variation of the proportionality constant with collector-emitter voltage, data from the tests indicated the variability from device to device, as summarized in table 4. The variation is less for calibration with voltage on the collector, as used for testing with emitter-only switching, than it is for calibration with the collector open, as is the case for testing with emitter-and-collector switching. This is an important consideration if commercial tests are to be made without the need to calibrate each individual device of a lot. In each case where two transistors of the same type were tested, the difference in the proportionality constants for a given test current was always less than 3 percent of the mean value. In two cases, transistors of similar registration number and fabrication technology made by two different manufacturers were studied. In these two groups, the largest spread was also less than 3 percent of the mean. Even on the basis of these limited results, it would appear that for a given lot from a given manufacturer, the variation in proportionality constant would generally be small enough to allow the use of a single value for the entire lot.

The effect of test current magnitude on the measured thermal resistance of devices operating in the non-constricted mode was further investigated. It was observed that the larger the test current magnitude, the shorter the decay time for electrical

\* mean value ± one sample standard deviation.
transients, but that after the electrical transients no longer interfered, the measured thermal resistance did not depend strongly on the test current magnitude. Because of the different response of the transistors under test, the time interval after the cessation of the power pulse required for the decay of electrical transients was different for different transistor types. For most of the transistors tested, a delay time of 20 μs was adequate to assure a change of less than 1 percent in measured thermal resistance when the test current was changed from 6.5 to 32 mA, but for four very slow, single-diffused transistors a delay time of 100 μs was required. Previous observations suggest that the test current magnitude may have greater effect when measuring thermal resistance in the presence of severe current constrictions.

During the tests described above it was observed that positive voltage transients of large magnitude appeared between the emitter and base of the single-diffused transistors chosen for test when switching from the heating to the testing portions of the cycle. It was further noted that the peak magnitude of this excursion was the same as the collector-base voltage unless the collector-base voltage was greater than the reverse-bias breakdown voltage of the emitter-base junction. This suggested that a reverse bias breakdown was occurring across the emitter-base junction of these transistors. This breakdown, which was observed only in transistors where the speed of the transistor is less than the switching speed of the switching transistor in the emitter circuit, can be prevented by connecting a zener diode and fast-recovery diode back to back between the emitter and base of the transistor. The fast-recovery diode is connected to the base in a blocking configuration when the emitter base junction is forward biased. The zener diode, which has a breakdown voltage 1 or 2 V below that of the emitter-base junction of the transistor under test, is connected so that it breaks down when the emitter-base junction is reverse biased.

(S. Rubin and F. F. Oettinger)
Figure 7. Common-emitter current gain ($h_{FE}$) as a function of collector current ($I_c$) at two case temperatures ($T_c$) for a power transistor which shows an abrupt decrease in $h_{FE}$ on formation of a hot spot (dashed curves) and a power transistor which shows an abrupt increase in $h_{FE}$ on formation of a hot spot (solid curves). (Collector-emitter voltage was 70 V for the former and 10 V for the latter.)

Screen for Hot Spots — Some unusual effects have been observed on several devices which are susceptible to severe current constrictions. At least two devices have been observed for which the common emitter current gain ($h_{FE}$) abruptly increased when the severe current constriction occurred. This change in $h_{FE}$ is opposite to the change that has generally been observed for most other devices when a current constriction occurs (NBS Tech. Note 560, p. 41). Distinct differences were found in the dependence of $h_{FE}$ on collector current ($I_c$) for the two types of devices. Measurements of $h_{FE}$ were made as a function of $I_c$ for two values of case temperature on devices which showed both types of change. Typical curves are shown in figure 7. The maximum in $h_{FE}$ occurs at much higher currents for the device in which $h_{FE}$ increases abruptly on formation of a hot spot due to severe current constriction than for the more usual devices. Even though the collector-emitter voltage ($V_{CE}$) used in generating the curves shown in figure 7 is considerably lower than the value at which the hot spot forms, it is thought probable that differences in the $h_{FE} - I_c$ characteristic may account for the different behavior of $h_{FE}$ on hot spot formation.

A second observation was that in some cases hot spots jump from one location to another or become unstable as $V_{CE}$ is decreased [1]. In some devices of one particular type it was observed that as $V_{CE}$ was decreased, the initial hot spot jumped to another location where a stable current constriction occurred, while other devices of the same type became unstable in the hot-spot mode and went into second breakdown as $V_{CE}$ was decreased. The fact that a device may go into second breakdown in the hot-spot mode as the power is decreased may be an important consideration when one is screening devices for second breakdown.

In a third test, it was found that although a device formed a stable current constriction for a range of collector currents and collector voltages when the case
temperature was 25°C, a stable constriction was no longer formed at a case temperature of 50°C. Instead, the device went into second breakdown at the same values of current and voltage that stable constrictions were formed at the lower case temperature. This observation suggests that although the formation of a current constriction appears to be nearly independent of the temperature of the device (NBS Tech. Note 592, pp. 49-51), the mechanism of current constriction stabilization may be temperature dependent. Thus, it may be necessary to maintain the device case temperature at a specified value when using the screen for hot spots to avoid such instabilities.

(D. L. Blackburn and F. F. Oettinger)

Plans: Work on standardization activities related to thermal measurements will continue. The proposed revisions of Method 1012 of MIL-STD-883 will be completed. Measurements of peak junction temperature, using an infrared microradiometer, will be made on the transistors that were tested for thermal resistance this quarter. An investigation into the mechanism of the emitter-base voltage transient which occurs when switching the emitter with a series transistor during emitter-only thermal resistance measurements will be completed.

5.2. MICROWAVE DEVICE MEASUREMENTS

Objective: To study the problems and uncertainties associated with the measurement of electrical properties of microwave diodes, and to improve the techniques of these measurements.

Progress: The study of the reproducibility of the conversion loss measurement continued, but measurements were interrupted by erratic operation of the modulation attenuator, which required extensive repairs. Standard deviations were calculated for all recent measurement runs, and the application of statistical control charts to these measurements was started. An important equation relating conversion loss measurement uncertainty to modulation attenuation uncertainty was derived and tabulated. A comprehensive report on work to date has been started.

Based upon the 24-h measurement runs previously reported, one apparently stable diode was selected for measurement over a one-week period without being removed from the holder. These measurements were considered as constituting a single run and compared with three previous 24-h runs (the diode having been ejected and reinserted between the first and second runs and between the third and fourth runs). The results of the measurements made under standard conditions (NBS Tech. Note 743, p. 38) are summarized in table 5.

A series of control charts [1] was prepared for this diode using various groupings of the data. These charts were reasonably consistent in showing that while the
Table 5 — Repetitive Conversion Loss Measurements on a Single Diode

<table>
<thead>
<tr>
<th>Run No.</th>
<th>Mean Value (dB)</th>
<th>Sample Standard Deviation (dB)</th>
<th>Relative Sample Standard Deviation (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>4.394</td>
<td>0.021</td>
<td>0.48</td>
</tr>
<tr>
<td>2</td>
<td>4.373</td>
<td>0.019</td>
<td>0.43</td>
</tr>
<tr>
<td>3</td>
<td>4.372</td>
<td>0.012</td>
<td>0.27</td>
</tr>
<tr>
<td>4</td>
<td>4.370</td>
<td>0.018</td>
<td>0.41</td>
</tr>
</tbody>
</table>

standard deviations were in control, the means were not; the observed monotonic decrease of 0.024 dB resulted in subgroup points which extended beyond the control lines.

The sample standard deviations for all runs with all diodes ranged from 0.006' to 0.066 dB (0.13 to 1.5%) with an average of 0.023 dB (0.48%). All of these figures are based upon all data taken under standard conditions for each run. Except in one instance, diodes for which more than one run was taken showed little change in the mean value of the conversion loss on being remeasured after removal and reinsertion. This suggests that the diode-to-holder contact may be less of a problem than had been originally thought, although it is certainly of significance.

(S. Eshleman, F. H. Brewer, and J. M. Kenney)

It was intended that many more measurements would be made on the diode selected for long-term study, but it was found that variations in the force used to turn the modified rotary-vane attenuator, used as the mechanical modulator, against the stops resulted in variations in r-f power and mixer output voltage. Disassembly of the attenuator revealed poorly fitted main bearings, which may have loosened sufficiently to allow unwanted motion of the center section as it was forced against the stops.

All critical bearing-alignment surfaces on the attenuator were re-machined, and the bearings proper were either replaced or rebuilt and then lapped in place after assembly. Only very limited electrical testing has been performed following the repairs, but the reproducibility of the attenuation seems to be markedly improved.

(L. M. Smith and J. M. Kenney)

In order to assess the significance of error in the modulation attenuator as to both reproducibility and systematic uncertainty, the sensitivity of conversion loss to attenuation used to obtain the modulation increment was determined. The basic conversion loss equation for the voltage form of the incremental modulation method is:

\[
L_M = \frac{8m^2 P_R}{V^2 M},
\]

(6)

30
MICROWAVE DEVICE MEASUREMENTS

where \( L_M \) is the conversion loss (power ratio), \( m \) is the modulation factor (voltage ratio), \( P \) is the unmodulated local oscillator power (watts) available to the mixer, \( R \) is the incremental (i-f) load resistance (ohms), \( V \) is the incremental (i-f) load voltage (volts), and \( M \) is the i-f mismatch factor (power ratio). The conversion loss may be expressed in terms of attenuation by using the relationship between attenuation and modulation factor:

\[
L_A = \left[\frac{(1 + m)}{(1 - m)}\right]^2,
\]

where \( L_A \) is the attenuation (power ratio).

By expressing both conversion loss and attenuation in decibels \((L_M' = 10 \log L_M \) and \( L_A' = 10 \log L_A \)) one can obtain the desired sensitivity:

\[
\frac{3L_M'}{3L_A'} = \frac{2}{10^{L_A'/20} - 10^{-L_A'/20}}.
\]

For \( L_A' \ll 20 \), series expansion of the exponentials leads to the approximation:

\[
\frac{3L_M'}{3L_A'} \approx \frac{8.686}{L_A'} \quad (8a)
\]

For the 1-dB attenuation currently used, the sensitivity (using the exact expression) is 8.66673 dB/dB. Thus, for an attenuator uncertainty of \( \pm 0.001 \) dB, the conversion loss uncertainty is about \( \pm 0.009 \) dB. The 3-sigma precision of \( \pm 0.0019 \) dB assigned to the calibration of the 1-dB stop is thus equivalent to a loss uncertainty of about \( \pm 0.016 \) dB. The conservative systematic uncertainty of \( \pm 0.005 \) dB assigned to this calibration adds an additional \( \pm 0.043 \) dB, for a total attenuator contribution of about \( \pm 0.060 \) dB. From eq (8a) it can be seen that to halve the uncertainty from this source would require about twice the attenuation; it can be shown, however, that this would increase the equivalent signal power by about 6 dB. There is thus a trade-off between attenuator uncertainty and mixer nonlinearity, but only the former can currently be quantified.

(J. M. Kehney)

**Plans:** First priority will be given to completion of the technical report on progress to date. The reproducibility of the modulation attenuator settings will be checked. If satisfactory, the attenuator will be recalibrated by the NBS Electromagnetics Division. This calibration will be made for several increments, the required vernier micrometer stop positions being recorded for each, thus allowing a quantitative study of mixer linearity. The precision of setting the micrometer stops will also be determined during this calibration, since this is crucial to the linearity study. Following the attenuator calibration, studies of the reproducibility of the conversion loss measurement will be resumed, using both Schottky-barrier and point-contact diodes.
5.3. CARRIER TRANSPORT IN JUNCTION DEVICES

Objective: To improve methods of measurement for charge carrier transport and related properties of junction semiconductor devices.

Progress: A large part of project activity was again devoted to assembling equipment and establishing techniques for measuring transistor high-frequency scattering parameters (S-parameters) at the wafer level. A technique for checking the phase-angle calibration of a vector voltmeter has been developed, and a method for verifying the overall operation of a delay-time system employing the vector voltmeter has been tested using R-C delay-time networks on TO-5 headers. Good agreement has been obtained between the measured and calculated electrical behavior of the R-C delay-time networks on TO-72 headers intended to be circulated as part of a forthcoming interlaboratory comparison of S-parameter measurements.

Measurement of High-Frequency Transistor Parameters at the Wafer Level — The probe restoring force and probe tip protrusions of the special probe assemblies (NBS Tech. Note 743, pp. 40-41) to be used for measuring transistor high-frequency S-parameters at the wafer level were measured. In addition the shapes of the probe tips and the extent of skidding of probes on being applied to metallized silicon with various forces were examined microscopically. Details have been provided to the sponsor for use in adjusting the probe holder to ensure adequate contact between the probe tips and the contact pads on the test wafer. (F. H. Brewer and D. E. Sawyer)

Probe reference units, for use in determining the electrical effects of the probe assembly on the S-parameter measurements, have been fabricated on alumina substrates, 1 in. (25 mm) square by 0.015 in. (0.38 mm) thick, by a sequence of masking and etching operations. As received, the substrates were coated with 6.3 μm of gold over 10 μm of chrome over tantalum nitride with nominal sheet resistivity of 40 Ω/□. A typical unit is shown in figure 8. The white background material is the bare ceramic substrate, the gray areas are the gold contact pads, and the dark regions are exposed tantalum nitride. The narrow contact stripes are 0.002 in. (0.05 mm) wide and 0.006 in. (0.15 mm) long. The U-shaped structure at the center enables the resistance between the contact pads and the resistivity film to be determined. (T. F. Leedy, P. M. Sandow, and D. E. Sawyer)

The d-c resistance of 110 resistive elements in 22 units was measured on each of the two substrates with the previously described work station (NBS Tech. Note 743, p. 41). The average resistance of the elements measured on one wafer was 22.2 Ω. A technique for specifying the location of any resistor on the substrate was developed so that the resistance of elements to be used in future tests can be individually measured and recorded. It is estimated that individual measurements can be reproduced to better than 0.5 percent, based on several replications about 3 weeks apart. (F. H. Brewer)
Vector Voltmeter Delay-Time Instrumentation — For a component or system excited by a sinusoid, an error in the measurement of the phase angle between the input and output electrical signal causes a proportional error in the phase delay time attributed to the component or system [1]. A method for determining the accuracy of the phase angle calibration of a commercial vector voltmeter was developed and tested for signal frequencies from 2.777 to 27.77 MHz over a wide range of input signal amplitudes. Intervals of 2.777 MHz were chosen for convenience, since, for the particular instrument used, the phase angle is presented in degrees, so that the relationship between the delay time \( \tau_{ph} \) in nanoseconds and the phase angle lag \( \theta \) in degrees is

\[
\tau_{ph} = \frac{2.777 \theta}{f},
\]

where \( f \) is the frequency in megahertz. The block diagram of the test circuit is shown in figure 9. The circuit characteristic impedance is 50 \( \Omega \); all connections are made with coaxial cables or rigid coaxial air lines.

The calibration of the scales on the constant-impedance, variable-length, trombone lines was first checked. This was done by replacing the trombone in channel A by a convenient length of air line and connecting this trombone in series with the one in channel B. With both trombones collapsed, a sinewave signal of 400.00 MHz was applied and the vector voltmeter phase angle noted. The trombones were then varied to shift the phase by exactly 360 deg, so that the phase angle previously noted was restored. Then the sum of the incremental delay times read on the trombone scales should be equal to 2.500 ns, the reciprocal of the test frequency. Since it is only required that the phase angle indication be the same before and after the adjustment, the result is independent of the calibration of the vector voltmeter. The measurement was repeated several times for trombone line settings in the range 0.5 to 1.5 ns; the
Figure 9. Circuit for phase calibration of vector voltmeter.

Figure 10. Equivalent circuit for R-C delay-time network.

total delay times measured were slightly larger than but always within 2 ps (0.1%) of the reciprocal of the test frequency.

To determine the accuracy of the vector voltmeter phase-angle calibration, a known increment of phase delay was introduced into channel B with the trombone, and the change in vector voltmeter phase angle was compared with that computed from eq (9). The results indicated that the phase angle presentation is low by about 3 percent over a wide range of signal amplitude and frequency.

After the vector voltmeter was calibrated, delay-time measurements were made on four R-C networks mounted on TO-5 headers (NBS Tech. Note 727, pp. 54, 56) with nominal delay time in the range 212 to 665 ps on a transistor delay-time measurement system similar to one described elsewhere [2] which incorporates the vector voltmeter. The equivalent circuit shown in figure 10 was assumed for the R-C networks. The known elements are $R_2$, $R_4$, and $C_3$; the nominal delay-time is equal to the product of $R_4$ and $C_3$. For these networks it was found experimentally that the pin-to-header capacitances $C_1$ and $C_5$, lead wire and header pin inductance $L_2$, and resistive losses $R_3$ may be neglected. At frequencies between 5 and 30 MHz, delay-times were found to
be within 10 percent of the nominal value when the measurements were corrected for
the effect of a constant inductance of 4.5 nH in the complete collector-base loop.
A portion of this resides in the measurement circuit outside the R–C network, while
the remainder is the sum of the lead wire and header pin inductances \( L_3 \) and \( L_4 \).
With the entire 45.5 nH attributed to the measurement circuit itself; one may cal-
culate an upper bound to transistor delay-time error associated with inductance in
the collector-base circuit.  

(D. E. Sawyer)

Interlaboratory Comparison of S-Parameter Measurements — Six laboratories have
been contacted by a sponsor and have agreed to participate in an interlaboratory
comparison of transistor S-parameter measurements. Minor modifications have been
made in the test plan as a result of suggestions by the participants, but the general
outline of the previously developed plan (NBS Tech. Note 743, pp. 42-43) has not
changed.

The devices to be circulated to the participants for measurement were selected,
and their characteristics were measured and recorded. Tests were also made on the
R–C networks mounted on TO-72 headers, which are to be measured in the interlaboratory
comparison. The various parasitic elements in the equivalent circuit of figure 10
were evaluated from S-parameter measurements made at frequencies from 100 MHz to
1 GHz with the networks mounted in appropriate transistor fixtures. The inductance
of the wire bonds and header pins, represented by \( L_2 \), \( L_3 \), and \( L_4 \), typically was in
the range 1 to 3 nH. The pin-to-header capacitances, represented by \( C_1 \) and \( C_5 \), were
about 0.7 pF. Loss in the capacitor \( C_3 \), represented by \( R_3 \), was typically 1 to 1.5 \( \Omega \).
Measurements of \( Z_{11} \) on these networks yielded values within 5 percent of the response
calculated from the known values of the discrete elements \( R_2 \), \( R_4 \), and \( C_3 \) and the
above values for the parasitic elements.

Preparation of computer programs for analyzing the data from the interlaboratory
comparison was begun.  

(G. J. Rogers, F. H. Brewer, and V. A. Cevrain)

Plans: Delay time of several transistors will be measured on several types of
measuring instruments, and the results will be analyzed and compared. The development
of computer programs for analyzing the results of the S-parameter interlaboratory com-
parison will continue, and the measurement phase will be completed.

5.4. REFERENCES

5.1. Thermal Properties of Devices

1. Oettinger, F. F., and Rubin, S., The Use of Current Gain as an Indicator for
the Formation of Hot Spots Due to Current Crowding in Power Transistors, 10th
Annual Proceedings, Reliability Physics 1972, Las Vegas, Nevada, April 5-7, 1972,
REFERENCES


5.2. Microwave Device Measurements


2. Larson, W., Table of Attenuation Error as a Function of Vane-Angle Error for Rotary Vane Attenuators, NBS Tech. Note 177 (May 20, 1963).

5.3. Carrier Transport in Junction Devices


APPENDIX A
JOINT PROGRAM STAFF

Coordinator: J. C. French
Consultant: C. P. Marsden

Semiconductor Characterization Section
(301) 921-3625

Dr. W. M. Bullis, Chief

Dr. M. G. Buehler
F. H. Brewer
M. Cosman
Mrs. K. E. Dodson
Dr. J. R. Ehrstein

C. D. Kolstad†
Dr. D. C. Lewis
R. L. Mattis
Dr. W. E. Phillips

Miss D. R. Ricks
H. A. Schafft
A. W. Stallings
Mrs. M. L. Stream
W. R. Thurber

Semiconductor Processing Section
(301) 921-3541

Dr. A. H. Sher, Chief

W. K. Croll
Mrs. S. A. Davis†
H. E. Dyson
G. G. Harman

W. J. Keery
H. K. Kessler
J. Krawczyk
T. F. Leedy

Y. M. Liu
P. M. Sandow
L. M. Smith
Mrs. E. Y. Trager†

Electron Devices Section
(301) 921-3622

J. C. French, Chief

D. L. Blackburn
V. A. Cevrain
Miss J. E. Cinquepalma†
S. Eshleman†
R. L. Gladhill
Mrs. J. M. Guyton†

F. R. Kelly†
J. M. Kenney
Mrs. K. O. Leedy§
Miss C. A. Main§
F. F. Oettinger

Mrs. B. A. Oravec**
M. K. Phillips
G. J. Rogers
S. Rubin
D. E. Sawyer
L. R. Williams

* Part Time
+ Secretary
† Summer
§ Telephone: (301) 921-3625
APPENDIX B
COMMITTEE ACTIVITIES

ASTM Committee F-1 on Electronics
W. M. Bullis, Editor, Subcommittee 4, Semiconductor Crystals; Secretary, Subcommittee 91, Editorial; Leaks, Resistivity, Mobility, Dielectrics, and Compound Semiconductors Sections; Subcommittee 11, Quality and Hardness Assurance
J. R. Ehrstein, Chairman, Resistivity Section; Epitaxial Resistivity, and Epitaxial Thickness Sections
J. C. French, Chairman, Subcommittee 91, Editorial; Subcommittee 11, Quality and Hardness Assurance
G. G. Harman, Secretary, Interconnection Bonding Section
B. S. Hope, Committee Assistant Secretary
K. O. Leedy, Chairman, Interconnection Bonding Section
T. F. Leedy, Photoresist and Dielectrics Sections
D. C. Lewis, Subcommittee 11, Quality and Hardness Assurance
C. P. Marsden, Committee Secretary
R. L. Mattis, Lifetime Section
W. E. Phillips, Chairman, Lifetime Section; Secretary, Subcommittee 4, Semiconductor Crystals; Crystal Perfection, Mechanical Properties of Semiconductor Surfaces, Compound Semiconductors; Impurities in Semiconductors, and Germanium Sections
A. H. Sher, Germanium Section
W. R. Thurber, Mobility, Germanium, Compound Semiconductors, and Impurities in Semiconductors Sections

ASTM Committee E-10 on Radioisotopes and Radiation Effects
W. M. Bullis, Subcommittee 7, Radiation Effects on Electronic Materials
J. C. French, Subcommittee 7, Radiation Effects on Electronic Materials

Electronic Industries Association: Solid State Products Division, Joint Electronic Device Engineering Council (JEDEC)
J. M. Kenney, Microwave Diode Measurements, Committee JC-21 on UHF and Microwave Diodes
S. Rubin, Chairman, Council Task Group on Galvanomagnetic Devices
APPENDIX B

D. E. Sawyer, Task Group JC-24-5 on Transistor Scattering Parameter Measurement Standards, Committee JC-24 on Low Power Transistors

H. A. Schafft, Technical Advisor, Second Breakdown and Related Specifications, Committee JC-25 on Power Transistors

IEEE Electron Devices Group:

J. C. French, Standards Committee

J. M. Kenney, Chairman, Standards Committee Task Force on Microwave Solid-State Devices II (Mixer and Video Detector Diodes)

H. A. Schafft, Chairman, Standards Committee Task Force on Second Breakdown Measurement Standards

IEEE Magnetics Group

S. Rubin, Chairman, Galvanomagnetic Standards Subcommittee

IEEE Parts, Hybrids, and Packaging Group

W. M. Bullis, New Technology Subcommittee, Technical Committee on Hybrid Microelectronics

Society of Automotive Engineers

J. C. French, Subcommittee A-2N on Radiation Hardness and Nuclear Survivability

W. M. Bullis, Planning Subcommittee of Committee H on Electronic Materials and Processes

IEC TC47, Semiconductor Devices and Integrated Circuits:

S. Rubin, Technical Expert, Galvanomagnetic Devices; U.S. Specialist for Working Group 5 on Hall Devices and Magnetoresistive Devices

39
APPENDIX C
SOLID-STATE TECHNOLOGY & FABRICATION SERVICES

Technical services in areas of competence are provided to other NBS activities and other government agencies as they are requested. Usually these are short-term, specialized services that cannot be obtained through normal commercial channels. Such services provided during the last quarter are listed below and indicate the kinds of technology available to the program.

1. Thin Metal Films (J. Krawczyk and T. F. Leedy)
   Aluminum film steps of nominal 2 µm thickness on optical flats were produced for the NBS Dimensional Technology Section for use in evaluating such films for small step measurement and calibration.

   Thin films of gold, nickel, or chromium were vacuum evaporated onto various polymeric films for fabrication into piezoelectric and pyroelectric detectors by the NBS Instrumentation Applications Section.

2. Channel Electron Multipliers and Proportional Counters (Y. M. Liu)*
   Evaluation of channel electron multipliers for the NASA Goddard Space Flight Center continued. The multipliers and a flight electrostatic analyzer were calibrated in terms of plate voltage as a function of electron energy using electrons from the low energy accelerator. Rejection rate and angular distribution were also measured.

   Xenon- and carbon dioxide-filled beryllium-window proportional counters intended for use in the Helios Sun Probe x-ray experiment were examined to determine their counting characteristics.

3. Electrical Burnout Studies (W. K. Croll and H. A. Schafft)†
   Examination of 244 circuits on 61 quadruple two-input, positive NAND gates was completed for the Harry Diamond Laboratories to assist in establishing degradation and failure modes. A discussion of the primary failure mode observed is given in Appendix E.

* NBS Cost Center 4254429
† NBS Cost Center 4251541
Prior Reports


Quarterly reports covering the period since July 1, 1968, have been issued under the title Methods of Measurement for Semiconductor Materials, Process Control, and Devices. These reports may be obtained from the Superintendent of Documents (Catalog Number C.13.46:XXX) where XXX is the appropriate technical note number. Microfiche copies are available from the National Technical Information Service (NTIS), Springfield, Virginia 22151.

<table>
<thead>
<tr>
<th>Quarter Ending</th>
<th>NBS Tech. Note</th>
<th>Date Issued</th>
<th>NTIS Accession No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>September 30, 1968</td>
<td>472</td>
<td>December, 1968</td>
<td>AD 681330</td>
</tr>
<tr>
<td>December 31, 1968</td>
<td>475</td>
<td>February, 1969</td>
<td>AD 683808</td>
</tr>
<tr>
<td>March 31, 1969</td>
<td>488</td>
<td>July, 1969</td>
<td>AD 692232</td>
</tr>
<tr>
<td>June 30, 1969</td>
<td>495</td>
<td>September, 1969</td>
<td>AD 695820</td>
</tr>
<tr>
<td>September 30, 1969</td>
<td>520</td>
<td>March, 1970</td>
<td>AD 702883</td>
</tr>
<tr>
<td>December 31, 1969</td>
<td>527</td>
<td>May, 1970</td>
<td>AD 710906</td>
</tr>
<tr>
<td>March 31, 1970</td>
<td>555</td>
<td>September, 1970</td>
<td>AD 718534</td>
</tr>
<tr>
<td>June 30, 1970</td>
<td>560</td>
<td>November, 1970</td>
<td>AD 719976</td>
</tr>
<tr>
<td>September 30, 1970</td>
<td>571</td>
<td>April, 1971</td>
<td>AD 723671</td>
</tr>
<tr>
<td>December 31, 1970</td>
<td>592</td>
<td>August, 1971</td>
<td>AD 728611</td>
</tr>
<tr>
<td>March 31, 1971</td>
<td>598</td>
<td>October, 1971</td>
<td>AD 732553</td>
</tr>
<tr>
<td>June 30, 1971</td>
<td>702</td>
<td>November, 1971</td>
<td>AD 734427</td>
</tr>
<tr>
<td>September 30, 1971</td>
<td>717</td>
<td>April, 1972</td>
<td>AD 740674</td>
</tr>
<tr>
<td>December 31, 1971</td>
<td>727</td>
<td>June, 1972</td>
<td>AD 744946</td>
</tr>
<tr>
<td>March 31, 1972</td>
<td>733</td>
<td>September, 1972</td>
<td>AD 748640</td>
</tr>
<tr>
<td>June 30, 1972</td>
<td>743</td>
<td>December, 1972</td>
<td>AD 748640</td>
</tr>
</tbody>
</table>

Current Publications:

As various phases of the work are completed, publications are prepared to summarize the results or to describe the work in greater detail. Copies of most of such publications are available and can be obtained on request to the editor or the author.


APPENDIX D

APPENDIX E
BREAKDOWN TRACKS PRODUCED BY VOLTAGE TRANSIENTS

One of the primary failure modes of monolithic integrated circuits stressed with voltage transients is a breakdown track electrically shunting one or more p-n junctions\(^*\) [1], [2]. These tracks are observable through an optical microscope and often appear as a localized surface irregularity across the line where the p-n junction intersects the silicon surface as shown in figure 11. This irregularity usually joins two adjacent aluminum metallization stripes connected to the underlying n- and p-type regions of the involved junctions. Sometimes, it appears that aluminum from these stripes has migrated into the breakdown track, as shown in figure 12, resulting in a pale-white smear. In some cases a junction is not involved; tracks may occur between the metallization stripes connected to the ends of a diffused resistor. In all cases the track acts electrically as a resistive path shunting the involved metallization stripes.

These breakdown tracks have been variously described and named. They have been called junction shorts [1], flash-across shorts [2], metallic bridging shorts [3], white spears [4], and surface zaps [5].

Workman [2] stated that the most frequently occurring failure mode resulting from electrical overstress in silicon monolithic microcircuits is a breakdown track which he called a flash-across short. He observed that this failure usually occurs at junctions stressed with fast-rise-time, reverse-bias voltage transients and noted that the breakdown track appears under the microscope as a thin strip of a metallic-appearing substance between the two metallizations. From examinations of microsections of flash-across shorts he concluded that metal from the contacts arcs across the junction to cause permanent damage. He proposed that the breakdown track is caused by a dielectric breakdown along the interface between the silicon and silicon dioxide. He mentioned that fast rise-time voltage pulses could create sufficiently high fields across the junction, before the depletion region can reach its equilibrium width, to initiate a dielectric breakdown in the interface in the region where the junction intersects the silicon surface. He reported that the breakdown track could be reproduced by discharging a capacitor across a reverse-biased p-n junction and that the capacitance required to cause breakdown is a function of the separation of the

\(^*\) This failure mode may also occur in planar transistors. Because of geometrical considerations, the breakdown track is found only to occur across the emitter-base junction.
APPENDIX E

Figure 11. Photomicrograph of a breakdown track which appears as a localized surface irregularity connecting the emitter and base metallization contact stripes in an integrated circuit. (Magnification 1240 X).

Figure 12. Photomicrograph of a breakdown track which appears as a pale-white smear connecting the emitter and base metallization contact stripes in an integrated circuit. (Magnification 1240 X).
APPENDIX E

adjacent metallization stripes and of the dielectric strength of the interface. However, he showed no data to support these reported observations.

Smith [1] has reported the results of stressing many integrated circuits with voltage pulses to selected terminals. These circuits had been fabricated with a variety of technologies: junction or dielectric isolation, glassivated or nonglassivated surfaces, and diffused or thin-film resistors. He found that 98 percent of the microcircuits subjected to high-voltage pulses 0.1 to 10 µs in duration failed via the breakdown tracks which he called junction shorts. He maintains that this failure is caused by the initiation of second breakdown in reverse-biased junctions and that the tracks lie in the bulk silicon but near the interface between the silicon and silicon dioxide. In support of this contention that the breakdown track was in the silicon and not at the interface, he showed that the width of the breakdown track broadened somewhat and then narrowed as layers of the silicon in the area of the breakdown track were removed by etching. However, it is not clear why an interface-initiated event could not also have produced damage in the silicon bulk. Apparently his reason for citing second breakdown as the failure mechanism is evidence of localized heating. Smith concluded, from an electron beam analysis (x-ray mode), that for short pulse durations of about 1 µs or less, no aluminum had migrated into the breakdown track from the aluminum contacts. Smith also concluded that the method of sintering the aluminum metallization to achieve contact to the silicon could have a significant effect on the energy level at which circuit failure caused by junction shorts would occur. He recommended a low-temperature, short-time alloying procedure to avoid nonuniform alloying into the silicon bulk which would tend to concentrate the current and lower the resistance of the circuit to failure.

Two other papers have dealt with similar failure modes. Knudsen [3] reported seeing metallic bridging shorts extending across p-n junctions beneath the silicon dioxide to connect the adjacent aluminum contacts in dielectrically isolated integrated circuits which had incurred this damage and failed during electrical testing. He was able to reproduce such failures in nondegraded devices by connecting one of the terminals to a voltage source having no current-limiting resistance to simulate a situation which could have occurred in testing if the device had mistakenly been rotated by 180 deg before being inserted in the test jig. The polarity of this voltage was such that the p-n junctions where the breakdown tracks occurred were stressed with a forward bias. These "metallic bridges" were about 10 µm in width and extended about 6 µm deep into the silicon. Knudsen proposed that the conduction track had apparently developed a molten channel of aluminum and silicon beneath the thermal oxide. Lytle and McAteer [4] reported seeing such metallic tracks, which they called white spears, across junctions stressed with reverse-bias voltage pulses of millisecond duration. For reverse-bias voltage pulses of microsecond duration,
they saw no white spears but rather a cracking of the thermal oxide and an alloying of the aluminum metallization contacts with the underlying silicon at the ends of the breakdown track.

In the present study, breakdown tracks were seen across junctions which had been stressed with reverse and with forward bias voltage pulses of 0.025 to 1.0 μs duration. In some of these cases, a pale-white smear along all or a portion of the breakdown track was seen; this observation suggests the possibility of some migration of the aluminum. Earlier work by Harman [6] on a surface breakdown phenomenon produced by sub-microsecond-duration high-voltage pulses on special-geometry silicon diodes did reveal migration of aluminum among breakdown tracks consisting of a line of craters about 10 μm in diameter as far as 200 μm from the aluminum contacts. Each crater is believed to have been the result of one pulse. While this surface breakdown may or may not be related to the present failure mode, the study lends credence to the possibility of aluminum migration in a microsecond time-frame.

Recently, Lane [5] reported some exploratory studies of breakdown tracks on special test patterns involving p-n junctions and diffused resistors. He called the breakdown tracks surface overstress failures or, simply, surface zaps. He proposed that the mechanism responsible for the breakdown tracks is surface related and involves field enhanced migration of the metallization-metal-and-silicon eutectic along a line determined by the electric fields and the crystallographic directions in the silicon. The <100> direction was the preferred direction for the surface breakdown tracks observed by Harman [6]. It is interesting to note that the projection of the <100> direction is along the <211> direction that Lane reported to be the preferential direction for the breakdown tracks he observed in the {111} silicon surface. Lane also reported that such factors as the silicon resistivity, junction geometry, metallization-electrode stripe spacing, oxidation and metallization-alloying temperatures all have an effect on the stress level at which breakdown tracks are initiated. Most of Lane's results, however, are for relatively long pulses, the shortest of which is 50 μs. He did suggest that his proposed mechanism would be valid for pulses as short as 1 μs but that below this level there may be a transition to another mechanism. Lane recommended that more sophisticated experiments be performed to quantify his results and to determine the limits of the silicon technology with respect to these voltage overstress failures.

A breakdown track in monolithic integrated circuits can also result from r-f stress. Roe and coworkers [7] reported that r-f pulses of sufficient power coupled directly into the output of quad, two-input NAND gates resulted in a collector-to-emitter short circuit of the output transistor caused by what they called a lateral pulse duration: 500 μs; frequency: 0.22 to 9.1 GHz.
spike of aluminum and damaged oxide extending directly from the collector contact to the nearest emitter contact. They concluded from this failure mode that the output transistor had been driven into second breakdown by the r-f pulse which thereby caused localized heating and a lateral channel of molten silicon mixed with aluminum from the aluminum contact stripes.

In summary, the situation is one in which there is relatively little information available that can be used to understand what is, perhaps, the most prevalent failure mode of monolithic integrated circuits exposed to voltage transients. Only one exploratory study of the initiating conditions at the metallization stripes affected has been reported. The other studies reported have dealt only with the conditions at the terminals to the circuit for which the circuit fails. Two contrasting failure mechanisms have been proposed: one suggests a surface-related and the other a bulk-related phenomenon. As yet there is insufficient evidence to determine which and under what conditions either mechanism may or may not apply.

(H. A. Schafft and W. K. Croll)

REFERENCES


# Methods of Measurement for Semiconductor Materials, Process Control, and Devices

## Quarterly Report, July 1 to September 30, 1972

**Author(s)**: W. Murray Bullis, Editor

**Performing Organization**: National Bureau of Standards

**Address**: Department of Commerce

**Washington, D.C. 20234**

**Sponsoring Organization**: NBS, DNA (EA073-800), Navy Strategic Systems Project Office, NAD, Crane, Indiana (PO-2-0023 and PO-2-0054), NAVELEX (PO-2-1034), AFWL (FY29601-71-F-0002), AFCRL (Y72-873), AEC, NASA (S-70000-G and H-87437-A).

### Summary

This quarterly progress report, seventeenth of a series, describes NBS activities directed toward the development of methods of measurement for semiconductor materials, process control, and devices. Significant accomplishments during this reporting period include design of a plan to provide standard silicon wafers for four-probe resistivity measurements for the industry, publication of a summary report on the photoconductive decay method for measuring carrier lifetime, publication of a comprehensive review of the field of wire bond fabrication and testing, and successful completion of organizational activity leading to the establishment of a new group on quality and hardness assurance in ASTM Committee F-1 on Electronics. Work is continuing on measurement of resistivity of semiconductor crystals; characterization of generation-recombination-trapping centers in silicon; study of gold-doped silicon; development of the infrared response technique; evaluation of wire bonds and die attachment; and measurement of thermal properties of semiconductor devices, delay time and related carrier transport properties in junction devices, and noise properties of microwave diodes. New efforts were initiated in both the die attachment and wire bond evaluation tasks. Supplementary data concerning staff, standards committee activities, technical services, and publications are included as appendixes. A description of breakdown tracks, a primary failure mode of monolithic integrated circuits stressed with voltage pulses, is given in a separate appendix.

### Key Words

Aluminum wire; base transit time; carrier lifetime; die attachment; electrical properties; epitaxial silicon; gamma-ray detectors; generation centers; germanium; gold-doped silicon; infrared response; methods of measurement; microelectronics; microwave diodes; nuclear radiation detectors; probe techniques (a-c); recombination centers; resistivity; ribbon wire bonding; semiconductor devices; semiconductor materials; semiconductor process control; silicon; thermal resistance; trapping centers; ultrasonic bonding; wire bonds.

### Availability Statement

- **UNLIMITED.

- FOR OFFICIAL DISTRIBUTION. DO NOT RELEASE TO NTIS.
JOURNAL OF RESEARCH reports National Bureau of Standards research and development in physics, mathematics, and chemistry. Comprehensive scientific papers give complete details of the work, including laboratory data, experimental procedures, and theoretical and mathematical analyses. Illustrated with photographs, drawings, and charts. Includes listings of other NBS papers as issued.

Published in two sections, available separately:

- Physics and Chemistry (Section A)
  Papers of interest primarily to scientists working in these fields. This section covers a broad range of physical and chemical research, with major emphasis on standards of physical measurement, fundamental constants, and properties of matter. Issued six times a year. Annual subscription: Domestic, $17.00; Foreign, $21.25.

- Mathematical Sciences (Section B)
  Studies and compilations designed mainly for the mathematician and theoretical physicist. Topics in mathematical statistics, theory of experiment design, numerical analysis, theoretical physics and chemistry, logical design and programming of computers and computer systems. Short numerical tables. Issued quarterly. Annual subscription: Domestic, $9.00; Foreign, $11.25.

TECHNICAL NEWS BULLETIN
The best single source of information concerning the Bureau's measurement, research, developmental, cooperative, and publication activities, this monthly publication is designed for the industry-oriented individual whose daily work involves intimate contact with science and technology—for engineers, chemists, physicists, research managers, product-development managers, and company executives. Includes listing of all NBS papers as issued. Annual subscription: Domestic, $6.50; Foreign, $8.25.

BIBLIOGRAPHIC SUBSCRIPTION SERVICES
The following current-awareness and literature-survey bibliographies are issued periodically by the Bureau:

Cryogenic Data Center Current Awareness Service (Publications and Reports of Interest in Cryogenics). A literature survey issued weekly. Annual subscription: Domestic, $20.00; foreign, $25.00.


Send subscription orders and remittances for the preceding bibliographic services to the U.S. Department of Commerce, National Technical Information Service, Springfield, Va. 22151.

