NOTICE

THIS DOCUMENT HAS BEEN REPRODUCED FROM MICROFICHE. ALTHOUGH IT IS RECOGNIZED THAT CERTAIN PORTIONS ARE ILLEGIBLE, IT IS BEING RELEASED IN THE INTEREST OF MAKING AVAILABLE AS MUCH INFORMATION AS POSSIBLE
SOLID-STATE, X-BAND COMBINER STUDY

Final Report

O. Pitzalis, Jr. and K.J. Russell

August 1979

JPL Contract No. 955-223

Hughes Research Laboratories
3011 Malibu Canyon Road
Malibu, California 90265

This work was performed for the Jet Propulsion Laboratory, California Institute of Technology, sponsored by the National Aeronautics and Space Administration under Contract NAS7-100.
TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>ABSTRACT</td>
<td>7</td>
</tr>
<tr>
<td>INTRODUCTION</td>
<td>9</td>
</tr>
</tbody>
</table>

1 THE 4-GHZ RADAR ALTIMETER TRANSMITTER POWER AMPLIFIER 11
   A. Transmitter System 11
   B. Bipolar-T Stable Power Amplifier 13
   C. GaAs-FET Power Amplifier 22
   D. IMPATT-Diode Power Amplifier 24
   E. Conclusions and Recommendations 28

2 X-BAND RADAR ALTIMETER TRANSMITTER POWER AMPLIFIER 33
   A. System Description 33
   B. GaAs-FET Driver Amplifier 33
   C. IMPATT-Diode Power Amplifier 38
   D. Reliability and Graceful Degradation 51
   E. Intra-Pulse Phase Characteristics 52
   F. Conclusions and Recommendations 52

3 NEW TECHNOLOGY 55

4 APPENDICES 57
# LIST OF ILLUSTRATIONS

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>4-GHz solid-state radar-altimeter transmitter</td>
<td>12</td>
</tr>
<tr>
<td>2</td>
<td>4-GHz radar-altimeter pulse timing diagram</td>
<td>14</td>
</tr>
<tr>
<td>3</td>
<td>10-W, 4-GHz bipolar-transistor amplifier</td>
<td>16</td>
</tr>
<tr>
<td>4</td>
<td>20-W, 4-GHz bipolar-transistor output stage</td>
<td>18</td>
</tr>
<tr>
<td>5</td>
<td>Bias switching control circuit</td>
<td>20</td>
</tr>
<tr>
<td>6</td>
<td>Block diagrams of the 4-GHz IMPATT-diode power amplifier configurations</td>
<td>25</td>
</tr>
<tr>
<td>7</td>
<td>X-band solid-state radar altimeter transmitter</td>
<td>34</td>
</tr>
<tr>
<td>8</td>
<td>X-band radar altimeter pulse timing diagram</td>
<td>35</td>
</tr>
<tr>
<td>9</td>
<td>2-W, X-band FET driver/amplifier</td>
<td>36</td>
</tr>
<tr>
<td>10</td>
<td>50-W, X-band diode power amplifier</td>
<td>39</td>
</tr>
<tr>
<td>11</td>
<td>100-W, X-band diode power amplifier</td>
<td>40</td>
</tr>
<tr>
<td>12</td>
<td>200-W, X-band diode power amplifier</td>
<td>42</td>
</tr>
<tr>
<td>13</td>
<td>500-W, X-band diode power amplifier</td>
<td>43</td>
</tr>
<tr>
<td>14</td>
<td>Dimensional outlines for the IMPATT diode amplifier stages</td>
<td>45</td>
</tr>
</tbody>
</table>
ABSTRACT

A study of the feasibility of developing solid-state amplifiers at 4 and 10 GHz for application in spacecraft altimeters is reported. Bipolar-transistor, field-effect-transistor, and IMPATT-diode amplifier designs based on 1980 solid-state technology are investigated. Several output power levels of the pulsed, low-duty-factor amplifiers are considered at each frequency. Proposed transistor and diode amplifier designs are illustrated in block diagrams. Projections of size, weight, and primary power requirements are given for each design.
INTRODUCTION

The need for small, lightweight, reliable, high-efficiency microwave power amplifiers for use in spacecraft radar-altimeter transmitters is the basis for investigating solid-state device alternatives to the beacon-magnetron tube. Pulsed power amplifiers for use in 4- and 10-GHz transmitters were studied. At the lower frequency, the most effective solid-state power amplifier would use bipolar transistors exclusively. At the X-band frequency, a 2-W, 33-dB-gain GaAs FET driver amplifier would be used with a multistage IMPATT-diode power amplifier. At both frequencies, projections for radar altimeter solid-state amplifier size, weight, and primary power requirements are developed for several output power levels chosen by JPL and HRL.
SECTION 1
THE 4-GHz RADAR ALTIMETER TRANSMITTER POWER AMPLIFIER

A. TRANSMITTER SYSTEM

The 4-GHz radar altimeter transmitter, illustrated in Figure 1, is planned for pulsed operation with chirp modulation. The surface acoustic wave (SAW) pulse-compression network produces a 6-MHz chirp modulation of the 200-MHz pulse source. The modulated 200-MHz pulses are mixed with the output from a 4.2-GHz frequency source to produce the desired 4-GHz chirp-modulated pulses at a peak power level of between 1 and 10 mW. The pulses are amplified by the solid-state amplifier. The circulator provides the amplifier with a low-VSWR load termination and provides a signal path from the spacecraft antenna to a switch (not shown) that engages the altimeter receiver between pulses.

The minimum signal-to-noise ratio (S/N) of 35 dB specified for the radar-altimeter system will be met with an average output power of 30 mW from the solid-state amplifier. In addition to a 30-mW average output, we have considered practical amplifier designs with average output power levels of 60 and 120 mW, which would improve system S/N by 3 and 6 dB, respectively.

The pulse sequence for the radar altimeter is shown in Figure 2. The transmitted output consists of pulse trains repeated every 550 msec. Each pulse train consists of 50 pulses spaced at 1-msec intervals for a total pulse train duration of ~50 msec. The pulse width may be selected from a broad range of values to best utilize the characteristics of the solid-state amplifier.

The solid-state power amplifier could be designed with bipolar transistors or GaAs FETs or with a combination of transistors in the lower-power stages and IMPATT diodes in the higher-power stages. Transistors can be applied most effectively to this application using moderate peak powers at wide pulse widths. IMPATT diodes are limited to narrow pulse widths but are suitable for much higher peak power than are the transistors.
Figure 1. 4-GHz solid-state radar-alimeter transmitter.
B. BIPOLAR-TRANSISTOR POWER AMPLIFIER

1. General

A bipolar amplifier can best meet the transmitter amplifier average power requirements by operating with a modest peak power at a relatively large pulse width. In conformance with the pulse sequence shown in Figure 2, a 5-W peak power with 67-μsec-wide pulses would deliver the 30 mW of average power required for the amplifier. It is useful to consider increasing the peak power output to 10 and 20 W values. This would improve system S/N by 3 and 6 dB, respectively.

Bipolar power transistors are operable with class-C biasing, which results in negligible amplifier standby power consumption. Bipolar stages operating at approximately 200 mW and lower output powers require class-A or -AB biasing to have usable gain. Therefore, the lower power stages of the amplifier consume bias power during standby unless circuitry to remove bias power is provided.

2. Bipolar Transistors

The upper operating frequency limit for commercially available bipolar transistors is 4.2 GHz. The Nippon Electric Co. (NEC), currently the leading source, has a family of bipolar transistors with a range of peak power outputs from 1.6 to 5.0 W with typical operating efficiencies of 25%. The transistors are designed to meet the reliability requirements for space applications. A performance summary of the NEC family of transistors is given in Table 1.

<table>
<thead>
<tr>
<th>Manufacturer</th>
<th>Device Type</th>
<th>Class of Operation</th>
<th>Pout, W</th>
<th>Power Gain, dB</th>
<th>Vcc, V</th>
</tr>
</thead>
<tbody>
<tr>
<td>NEC</td>
<td>NE4205</td>
<td>C</td>
<td>5.0</td>
<td>4.0</td>
<td>20</td>
</tr>
<tr>
<td>NEC</td>
<td>NE4203</td>
<td>C</td>
<td>3.0</td>
<td>5.0</td>
<td>20</td>
</tr>
<tr>
<td>NEC</td>
<td>NE4201</td>
<td>C</td>
<td>1.4</td>
<td>7.5</td>
<td>20</td>
</tr>
<tr>
<td>HP</td>
<td>HXTR-5101</td>
<td>A</td>
<td>0.16</td>
<td>7.5</td>
<td>18</td>
</tr>
</tbody>
</table>

Table 1. Power Bipolar Transistors for 4.0 GHz
PULSE WIDTH: FIXED < 67 μsec
PULSE TRAIN OF 50 PULSES; PRT = 1 msec
PERIOD OF PULSE TRAINS = 550 msec

Figure 2. 4-GHz radar-altimeter pulse timing diagram.
Microwave Semiconductor Corp. (MSC) also manufactures a family of 4.2-GHz power bipolar transistors. Their highest power transistor, MSC 4003, is specified to deliver a 2.5-W minimum power output with 3 W specified as typical.

TRW Semiconductors has a developmental 6-W, 4.2-GHz bipolar power transistor which they intend to produce commercially within the next year.

Class-A biased transistors must be used in amplifier stages with outputs less than 200 mW. Hewlett Packard is the leading source of Class-A transistors for 4.0-GHz operation. The HXTR-5101, which is usable to 160 mW with 7.5 dB gain when operated at a quiescent bias of 30 mA from an 18-V supply, would be used in the proposed amplifier design.

3. Amplifier Designs

The transistors available from NEC permit designing a 10-W bipolar power amplifier by combining a pair of NE4205 transistors in the output stage. The 3-dB quadrature hybrids are used to combine pairs of transistors in the higher power stages. The hybrids provide interstage isolation which greatly improves the stability and pulse fidelity of cascaded Class-C stages.

Figure 3 illustrates the proposed layout for a 10-W, 4-GHz bipolar power amplifier in which seven stages are used for 42 dB of power gain. The first three class-A stages provide 21 dB of gain and produce 76 mW of output power. All other stages operate with class-C bias. The last three stages use quadrature-hybrid combined pairs of transistors. The amplifier has isolator protection at the input and output. All transistors are operated conservatively within the manufacturer's specifications. The output stage NE4205 transistors are each indicated to deliver 5.6 W of output power. NEC advises that a power output of 6 W at 4 GHz is attainable by increasing the dc supply voltage to 26 V.
<table>
<thead>
<tr>
<th>TRANSISTOR TYPE</th>
<th>HXTR-5101</th>
<th>HXTR-5101</th>
<th>HXTR-5101</th>
<th>NE4201</th>
<th>NE4201</th>
<th>NE4203</th>
<th>NE4205</th>
</tr>
</thead>
<tbody>
<tr>
<td>GAIN (dB)</td>
<td>-0.3</td>
<td>7.0</td>
<td>7.0</td>
<td>7.0</td>
<td>-0.25</td>
<td>7.0</td>
<td>-0.50</td>
</tr>
<tr>
<td>POWER (W)</td>
<td>0.001</td>
<td>0.003</td>
<td>0.015</td>
<td>0.076</td>
<td>0.38</td>
<td>1.8</td>
<td>1.6</td>
</tr>
</tbody>
</table>

CLASS-A (I_CQ = 20 mA) | CLASS-A (I_CQ = 20 mA) | CLASS-C (I_CQ = 30 mA)

Figure 3. 10-W, 4-GHz bipolar-transistor amplifier.
It is feasible to construct a 20-W bipolar power amplifier at 4 GHz by adding a four-transistor stage to the preceding 10-W power amplifier. The transistors would be combined with hybrids as illustrated in Figure 4. Assuming losses of 0.25 dB for the circulator and for each hybrid level, 24 W would be required from the four transistors to produce a 20-W output. Therefore, each transistor must provide 6 W of output power. With 4 dB of power gain for each transistor, the input power would be 2.4 W. After considering losses in the two levels of input hybrids, the total input power for the stage would be 10.8 W.

4. Device Failure/Amplifier Degradation

Quadrature hybrids would be used in most stages of the transistor amplifiers. Should one device in a hybrid-combined pair fail completely, the output power from the stage would be reduced to 25% of its former output. Therefore, for a failure in any quadrature-hybrid-combined stage of the amplifier, the output would be reduced to 25% of the previous output. In general, the total output of a quadrature-hybrid-combined pair is given by:

\[
P_{\text{out}} = \frac{P_1 + P_2}{2} + \sqrt{P_1 P_2}
\]

where \(P_1\) and \(P_2\) are the output powers of the individual transistors. Although the loss in power output would be much less drastic if one of the devices degraded rather than failed completely, this is unlikely to happen. Once a transistor begins to degrade, complete failure normally follows in a few hours.

The use of four transistors in the output stage of the 20-W, 4-GHz bipolar-transistor amplifier would provide more graceful degradation. Should one of the four transistors in the output stage fail completely, the power output would decrease to 11.25 W, or 56% of normal. Should two of the four transistors fail completely, the power
Figure 4. 20-W, 4-GHz bipolar-transistor output stage.
output would decrease to 5 W, or 25% of the normal value. (The output would also be reduced to 5 W if any single transistor in one of the hybrid-combined driving stages should fail.)

5. **Primary Power Requirements**

The amplifier would operate from 26 V dc, which would assure the best performance from the output stage. The three class-A stages will draw a total quiescent supply current of 130 mA (of which 60 mA is allocated for bias control circuitry). Operating from 26 V, the class-A stages would consume 3.38 W if biased continuously. We would plan to use a bias control switch, which would provide bias power during the 50-msec period of the pulse train and remove the bias power during the 500 msec between pulse trains. This corresponds to a bias power duty factor $D$ of 0.091, which would reduce the average power consumption of the class-A stages to 308 mW.

The bias control switch is illustrated in Figure 5. A Darlington transistor, $Q_2$, is used as a series-pass current-switching transistor between the power supply and the transistor amplifier. The series pass transistor has a nominal current gain of 5000. This means that as much as 5 A of current can be switched on and off with only 1 mA of control current from the power supply. The control current, which is provided by the resistive divider $(R_1$ and $R_2$) from the power supply to the base of the Darlington transistor, is easily switched by the inverter transistor $Q_1$. A positive voltage pulse of 1 V to the input of $Q_1$, derived from the logic control circuitry for the radar altimeter, switches off the supply current. The series pass transistor introduces a 1- to 2-V series drop from collector to emitter when carrying 5 A. The amplifier bias current can be switched on or off in less than 1 μsec with this circuit.
Figure 5. Bias switching control circuit.
The class-C transistor stages will operate with between 20 and 25% collector efficiency $\eta_c$, where $\eta_c = \frac{P_{\text{out}}}{P_{\text{DC}}}$ for each transistor, while consuming no power between pulses other than that corresponding to a total collector leakage current of no more than 2 mA for the seven class-C biased transistors. This amounts to 52 mW of total class-C standby bias power from the 26 V supply.

As Figure 3 shows, the sum of the peak collector output power from the seven class-C transistors is 18.4 W. Assuming pessimistically a 20% collector efficiency for these stages, the peak dc input power is 92 W. The duty factor $D$ for the class-C stages is:

$$D = \frac{(\text{no of pulses}) \times (\text{pulse width})}{(\text{pulse period})}$$

$$= \frac{(50) \times (67 \times 10^{-6}) \text{ sec}}{(0.550) \text{ sec}}$$

$$= 0.0061.$$

The product of the peak dc power and this duty gives 560 mW, which is the average dc power consumed. Including the power considered for the class-A stages and collector leakage power, the total power drain for the 10-W transistor amplifier is 0.920 W, which requires an average dc current of 24 mA from the 26-V supply.

The complete 20-W amplifier also operates from 26 V. Allowing an additional 2 mA of total collector leakage for this four-transistor stage with each device operating at 20% collector efficiency, the average dc power and current for the complete amplifier is 1.40 W and 54 mA, respectively. The total primary power requirements are summarized in Table 2 together with the projected power requirements of 10- and 20-W GaAs FET power amplifiers.
Table 2. Projected Primary Power Requirements for the 4-GHz Transistor Power Amplifiers

<table>
<thead>
<tr>
<th>Type of Amplifier</th>
<th>Output Power</th>
<th>Supply Voltage, Vdc</th>
<th>Supply Current Peak, A</th>
<th>Supply Current Average, mA</th>
<th>Supply Power, W</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bipolar Transistor</td>
<td>10 W (40 dB gain)</td>
<td>+26</td>
<td>3.67</td>
<td>35</td>
<td>0.920</td>
</tr>
<tr>
<td></td>
<td>20 W (43 dB gain)</td>
<td>+26</td>
<td>8.29</td>
<td>63</td>
<td>1.628</td>
</tr>
<tr>
<td>Field-Effect Transistor</td>
<td>10 W (40 dB gain)</td>
<td>+12</td>
<td>2.75</td>
<td>250</td>
<td>3.00</td>
</tr>
<tr>
<td></td>
<td>-12</td>
<td>-12</td>
<td>0.30</td>
<td>300</td>
<td>3.60</td>
</tr>
<tr>
<td>Total</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>6.60</td>
</tr>
<tr>
<td></td>
<td>20 W (43 dB gain)</td>
<td>+12</td>
<td>5.75</td>
<td>523</td>
<td>6.27</td>
</tr>
<tr>
<td></td>
<td>-12</td>
<td>-12</td>
<td>0.35</td>
<td>350</td>
<td>4.20</td>
</tr>
<tr>
<td>Total</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>10.47</td>
</tr>
</tbody>
</table>

6. **Size and Weight**

The projected size and weight for the 10- and 20-W transistor amplifiers are given in Table 3. The input and output circulators account for 2 in. of the length and 4 oz of the weight of each amplifier. The dimensions indicated are revised projections from the original quotation from Microwave Power Devices, Inc., (MPD) for the building of prototype amplifiers.

C. **GaAs-FET POWER AMPLIFIER**

GaAs-FET devices with power outputs up to 5 W at 4 GHz are available (from NEC, Fujitsu, and MSC), but as yet there are no space-qualified power GaAs FETs available. Also, space qualification for GaAs FETs is expected to take longer than for the bipolar-transistor design, which can be space qualified in about 12 months.
Table 3. Projected Size and Weight of the Bipolar Power Amplifiers

<table>
<thead>
<tr>
<th>Amplifier Power Level</th>
<th>Length, a in.</th>
<th>Width, in.</th>
<th>Height, in.</th>
<th>Volume, in.³</th>
<th>Weight, oz</th>
</tr>
</thead>
<tbody>
<tr>
<td>10 W (40 dB gain)</td>
<td>8.0</td>
<td>2.0</td>
<td>1.0</td>
<td>16.0</td>
<td>10</td>
</tr>
<tr>
<td>20 W (43 dB gain)</td>
<td>10.0</td>
<td>2.0</td>
<td>1.0</td>
<td>20.0</td>
<td>12</td>
</tr>
</tbody>
</table>

*aIncludes the physical projection of the input and output connectors. The length excluding connectors is 1 in. less.*

A 10-W peak power FET amplifier designed for operation at 4 GHz would have a configuration similar to the bipolar amplifier in Figure 3. The higher-power FET stages would be balanced pairs combined with 3-dB quadrature hybrids as would be used in the last three stages of the bipolar amplifier design. Since the FET would have 1 to 2 dB higher power gain than the bipolars, only six stages of gain would be necessary. This would correspond to eliminating the first stage of the amplifier in Figure 3.

A 20-W FET amplifier stage consisting of four devices would have a configuration similar to that of the bipolar transistor 20 W stage of Figure 4. The bipolar amplifier predominately consists of class-C biased stages, which dissipate no power between pulses. The FET amplifier design must use class-A biasing for all stages. Even with the elimination of the class-A bias power between pulse trains, the power consumption of the FET amplifier is still projected to be more than six times that of the equivalent amplifier designed with class-C bipolar transistors. The projected primary power requirements are indicated in Table 2. The size and weight of FET power amplifiers, which are projected to be the same as the bipolar equivalents, are indicated in Table 3.
D. IMPATT-DIODE POWER AMPLIFIER

1. General

The IMPATT-diode amplifier would operate at a much narrower pulse width (4 µsec maximum) and a proportionately higher peak power than the transistor amplifiers in developing the same average power. The IMPATT-diode amplifier configurations shown in Figure 6 obviously do not provide a simple way of fulfilling the 4-GHz power amplifier requirements. Each diode amplifier configuration would require a transistor driver/amplifier of from 1.9 to 8.4 W peak output.

The IMPATT amplifier would use the pulse timing shown in Figure 2. There will be 50 pulses per pulse train equally spaced over a 50 msec period. The pulse trains are repeated every 550 msec. The only change from the transistor pulse timing is the change in pulse width to 4 µsec to better satisfy the characteristics of the 4-GHz IMPATT diode. To produce average powers of 30, 60, and 120 mW as before requires peak powers of 84, 168, and 336 W, respectively. The configurations for these three peak power outputs are illustrated in Figure 6.

2. IMPATT Diodes

A NEC IMPATT diode was selected for use at 4 GHz. The diode is a silicon, double-drift-region device mounted on a diamond heat sink. The diode is rated at 60 W peak power output operating at a 1-µsec pulse width and 10% duty factor. NEC states that the diode will perform reliably operating with 4-µsec widths at 60-W peak power with a 10% minimum power-added efficiency. The diode operates from a 150-Vdc supply.

3. Bias Modulators and Pre-Pulse Diode Heating

The bias modulators for these stages will operate from a 165-Vdc input to provide 150 V to each diode at the diode operating current of ~4 A. Because of the low duty cycle operation, dc current bias will
Figure 6. Block diagrams of the 4-GHz IMPATT-diode power amplifier configurations.
actually be applied 5 to 10 µsec prior to each rf pulse and continue to the end of each 4-µsec pulse. The 1-msec interval between consecutive pulses is long when compared to the less than 10-µsec thermal time constant of the IMPATT diodes. This means the diode junction cools from an operating temperature of nearly 200°C to about 60°C, the diode case temperature between pulses. To realize good amplification during a pulse, the diode junction must be at a reasonably high temperature (typically a minimum of between 100 and 140°C). Therefore, in this application the cool junction must be pre-heated before the start of each rf pulse for good amplification throughout the pulse. The pre-heating can be accomplished by applying the normal operating dc current bias to the diode for between 5 and 10 µsec immediately preceding each operating pulse. This is easily accomplished with a logic control signal to the bias modulators.

The bias modulators are compactly constructed using thick-film hybrid transistor circuits. A modulator for controlling the bias to four individual diodes is projected to be 2.2 in. by 2.2 in. by 0.25 in. and to weigh 2 oz. One energy storage capacitor — estimated to be 2.2 in. by 2.2 in. by 0.25 in. and to weigh 3 oz — is required with each four-diode bias modulator.

4. IMPATT-Diode Circuit Design

The most effective combining of from four to as many as 64 IMPATT diodes has been accomplished with the Hughes cylindrical resonant-cavity combiner at frequencies of 10 GHz and higher. The smallest resonant cavity that can be used at a given frequency operates in the TM_{010} mode. Assuming a 10-GHz operating frequency, a TM_{010}-mode cavity would provide sufficient circumference for mounting up to 16 single diodes or 32 diodes as twin-diode modules (TDMs). The overall dimensions of a 10-GHz, TM_{010}-mode resonant-cavity combiner are 1.6 in. in diameter by 3.25 in. long. Combining efficiencies greater than 90% have been attained in combining 16 single-diode modules in this combiner using pulsed diodes (up to ~100% combining efficiency has been observed using cw diodes).
The equivalent $\text{TM}_{010}$-mode resonant-cavity combiner designed for 4-GHz operation requires a cavity diameter 2.5 times larger than was required at 10 GHz. The 4-GHz combiner would be 2.92 in. in diameter and 3.23 in. long with a weight of 30 oz. Although this combiner would be too cumbersome to consider for combining a small number of diodes, it should be instructive to project its potential power-combining capability at 4 GHz.

The number of diodes that can be combined in the resonant-cavity combiner for low-average-power applications is determined only by the number of diodes that can be physically mounted around the circumference of the cavity. (In high-average-power applications, the thermal design of the combiner must be considered to ensure that adequate dissipative heat flow is provided.) The cavity dimensions at 4 GHz would permit mounting 40 of the 60-W diodes for a peak power capability conservatively estimated at 1.8 kW. Assuming 40 TDMs were used, the estimated output power would double to 3.6 kW (peak). If more power were necessary, the combiner could be designed for operation in the $\text{TM}_{020}$ mode. This would provide room for 90 diodes or 90 diode pairs (TDMs), which would produce 4.1 or 8.1 kW of peak output power, respectively. This combiner would be 5.7 in. in diameter, 3.25 in. long, and weigh about 40 oz.

Considering that only from two to eight diodes are to be combined in the output stage of the 4-GHz power amplifier, the most effective means for power combining would follow from direct paralleling of diodes and/or combining with 3-dB quadrature hybrids.

Direct paralleling of two diodes has been successfully demonstrated at 10 GHz in a twin-diode amplifier (TDA). The impedance matching circuitry consisted of a multi-section coaxial transmission line transformer. The amplifier size and weight at 4 GHz could be reduced by using microstrip transmission line on a high-dielectric-constant substrate such as alumina or Epsilam 10. Paralleling of three and four diodes is also feasible.
The 3-dB quadrature hybrid is another means for efficiently power combining pairs of elements which could be single or multi-diode amplifiers. These hybrids are often arranged in a corporate structure for combining four or eight amplifying elements. Microstrip on alumina (or Epsilam) is commonly used to realize high-performance 3-dB quadrature hybrids that can easily fit within the dimensions of 0.05 in. by 0.3 in.

5. **Size and Weight Projections**

Using a combination of multi-diode amplifiers having matching circuitry and 3-dB quadrature hybrids constructed in microstrip, the projected volumes and weights of the three IMPATT-diode amplifiers are given in Table 4. The projected volume and weight of each transistor driver amplifier is included in the table as a separate item.

6. **Primary Power Requirements**

The projected dc power requirements of the IMPATT-diode amplifier configurations shown in Figure 6 are given in Table 5. The estimates include the dc power needs for the class-C bipolar-transistor driver amplifier. Since the exact time for the junction preheat is unknown, the power consumption is indicated for both 5- and 10-μsec pre-heat times.

E. **CONCLUSIONS AND RECOMMENDATIONS**

A comparative evaluation of 4-GHz solid-state power amplifier designs for use in a spacecraft radar altimeter transmitter indicated that a 10- or 20-W bipolar transistor power amplifier is clearly the best choice at this time. IMPATT-diode power amplifiers and GaAs-FET power amplifiers were the other possibilities in this application.

The IMPATT-diode amplifier approaches are least attractive for the present 4-GHz application since they include transistor driver amplifiers that, if operated independently, could satisfy all power
Table 4. Projected Volumes and Weights for the 4-GHz IMPATT-Diode Amplifiers

<table>
<thead>
<tr>
<th>Amplifier Output, W</th>
<th>Description</th>
<th>Volume, in.³</th>
<th>Weight, oz</th>
</tr>
</thead>
<tbody>
<tr>
<td>84</td>
<td>84-W diode amplifier</td>
<td>5</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>8.4-W transistor driver</td>
<td>16</td>
<td>12</td>
</tr>
<tr>
<td></td>
<td>Total</td>
<td>21</td>
<td>18</td>
</tr>
<tr>
<td>168</td>
<td>168-W diode amplifier</td>
<td>11</td>
<td>15</td>
</tr>
<tr>
<td></td>
<td>1.9-W transistor driver</td>
<td>12</td>
<td>8</td>
</tr>
<tr>
<td></td>
<td>Total</td>
<td>23</td>
<td>23</td>
</tr>
<tr>
<td>336</td>
<td>336-W diode amplifier</td>
<td>24</td>
<td>28</td>
</tr>
<tr>
<td></td>
<td>4.6-W transistor driver</td>
<td>14</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td>Total</td>
<td>38</td>
<td>37</td>
</tr>
</tbody>
</table>

Note: These estimates include circulators, bias modulators, and connecting cables.
<table>
<thead>
<tr>
<th>Amplifier Output, W</th>
<th>Description of Stages</th>
<th>Potential, Vdc</th>
<th>Peak Current, A</th>
<th>5-µsec Preheat</th>
<th>10-µsec Preheat</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Average Current, mA</td>
<td>Average Power, W</td>
</tr>
<tr>
<td>84</td>
<td>84-W diode amplifier</td>
<td>165</td>
<td>6.7</td>
<td>6</td>
<td>0.99</td>
</tr>
<tr>
<td></td>
<td>8.4-W transistor driver</td>
<td>26</td>
<td>3.5</td>
<td>30</td>
<td>0.78</td>
</tr>
<tr>
<td></td>
<td>Total</td>
<td></td>
<td></td>
<td>1.77</td>
<td></td>
</tr>
<tr>
<td>168</td>
<td>168-W diode amplifier</td>
<td>165</td>
<td>13.6</td>
<td>11</td>
<td>1.82</td>
</tr>
<tr>
<td></td>
<td>1.9-W transistor driver</td>
<td>26</td>
<td>1.0</td>
<td>9</td>
<td>0.22</td>
</tr>
<tr>
<td></td>
<td>Total</td>
<td></td>
<td></td>
<td>2.04</td>
<td></td>
</tr>
<tr>
<td>336</td>
<td>336-W diode amplifier</td>
<td>165</td>
<td>27.7</td>
<td>23</td>
<td>3.80</td>
</tr>
<tr>
<td></td>
<td>4.6-W transistor driver</td>
<td>26</td>
<td>1.8</td>
<td>17</td>
<td>0.45</td>
</tr>
<tr>
<td></td>
<td>Total</td>
<td></td>
<td></td>
<td>4.25</td>
<td></td>
</tr>
</tbody>
</table>
amplifier requirements by going to the 67-µsec pulse width instead of 4 µsec (configuration b of Figure 6 would not produce adequate power, but adding one more transistor stage would be simpler than adding an IMPATT stage, or stages, and IMPATT modulators). Hence, using IMPATT diodes would merely add to the complexity of the power amplifier at this frequency.

A GaAs FET power amplifier design must use class-A biased stages. Despite the application of the FET bias power at a 9% duty cycle, the class-C bipolar-transistor amplifier would give equal performance at less than one-sixth of the dc power consumption. With respect to size, weight, and the remaining electrical performance factors, the bipolar and field-effect forms were equivalent. At this time, no power GaAs FETs have been space qualified. This might present uncertainties in the scheduled development of a space-qualified GaAs-FET power amplifier in the next year.

We recommend that a bipolar amplifier design using NEC power transistors be developed. Although 5-, 10-, and 20-W peak power levels were considered, the two higher power levels afford the most practical designs at this time. MPD has quoted the development of prototype 10- and 20-W designs. MPD specializes in the development and manufacture of bipolar and field-effect transistor power amplifiers. They have experience in producing space-qualified amplifiers within NASA specifications. MPD is suggested as the best known source for the design and development of the 4-GHz bipolar-transistor power amplifier. Amplica, Inc., is considered a possible second source. The quotations received from both companies are included in the ROM cost report.

No technology developments are needed for the development of the power amplifiers. The NEC bipolar transistors are designed to meet high-reliability space applications. We suggest that procurement of the space-qualified NEC transistors be initiated at least 12 months before the required date of completion for the space-qualified power amplifier.
SECTION 2

X-BAND RADAR ALTIMETER TRANSMITTER POWER AMPLIFIER

A. SYSTEM DESCRIPTION

The 10-GHz radar altimeter system is illustrated in Figure 7. A pulsed 10-GHz source is phase-shift keyed by a single-bit phase shifter. The 10-mW peak power pulses are amplified to a 2-W peak power level with a linear GaAs-FET driver/amplifier. An IMPATT-diode amplifier then amplifies the FET amplifier output to a 50-, 100-, 200-, or 500-W peak power output, which passes through an isolator to the transmitter antenna.

The 50-W peak power amplifier output would meet the minimum S/N for the system. The 100-, 200-, and 500-W peak power levels, which would provide an increase in the signal-to-noise ratio of 3-, 6-, and 10-dB, respectively, are also evaluated for feasibility with respect to spacecraft operation.

The pulsed output of the X-band transmitter is depicted in Figure 8. Each pulse consists of 13 phase-shift-keyed binary bits in a Barker code sequence. The 2- to 4-μsec-wide pulses are transmitted in a train of 1000 pulses with a pulse repetition time of 4 msec. There is a duration between successive pulse trains of between 1 sec and 1 hr.

B. GaAs-FET DRIVER AMPLIFIER

The X-band GaAs FET amplifier consists of six stages, as illustrated in Figure 9. The design indicates currently available transistors from NEC, but FETs of equivalent electrical performance are also available from Fujitsu and MSC.

The class-A amplifier operates with 4.5 A from a +15-Vdc supply and 0.3 A from a -15-Vdc supply. The input and output ports are isolator protected.
Figure 7. X-band solid-state radar altimeter transmitter.
13 phase shift bits per pulse (Barker code)
Phase stability <20° during pulse.

Figure 8. X-band radar altimeter pulse
 timing diagram.
Figure 9. 2-W X-band FET driver/amplifier.
The quiescent class-A dissipation can be reduced by at least 97.5% during the pulse train by using a bias switching circuit in each dc supply input. The circuit of Figure 5 is used to switch the bias power on for a 100-μsec period surrounding each of the 1000 pulses in the pulse train. Bias power is applied for a total of 0.2 sec during the 4-sec pulse train. This results in a power consumption of 1.80 W average over the 4-sec period. (It may be possible to switch the bias on and off for only 20-μsec periods surrounding each pulse, which would further reduce the average power consumption for the amplifier to 0.350 W.) The average dc supply currents are 113 mA from the +15 V supply input and 8 mA from the -15-V supply input.

All stages other than the first use 3-dB quadrature hybrids to combine pairs of transistors in a balanced configuration that offers three important qualities. First, the hybrids provide 15 to 20 dB of low-loss interstage isolation, which improves amplifier stability and phase linearity. Second, balanced-pair power combining is essential for the 2-W amplifier output since the largest power currently available from a single device is only 1 W. Third, the operating reliability of the amplifier is improved. Should either device in a balanced pair fail, the stage will continue to produce one-half the output of the remaining transistor. This means that if a device in any balanced stage of the amplifier fails, the amplifier will produce one-fourth of the normal 2-W output power (i.e., a 0.5-W output).

The NE869499 output transistors are operating well within the manufacturer's minimum specification for power output and power gain. The amplifier produces a 2-W output when driven with a 1-mW input. The size of this amplifier is projected to be within the dimensions of 5.0 in. long, 1.5 in. wide, and 0.5 in. high including connectors. The projected weight of the 2-W FET amplifier is 8 oz.
C. IMPATT-DIODE POWER AMPLIFIER

1. IMPATT Diodes

The two diodes planned for use in the X-band power amplifier are manufactured by NEC. Each diode is a silicon, double-drift-region IMPATT mounted on a diamond heat sink for optimal thermal performance in wide-pulse applications. The ND81510-5H is rated at 18 W peak power output at 10 GHz with 10% power-added efficiency. This device will be used at peak power outputs of 12 W or less in the lower power stages of the proposed amplifiers. The ND84010-6K diode is rated for 40 W peak power output at 10 GHz with 10% power-added efficiency. This diode will be used when peak power outputs between 12 and 29 W are required. The dc operating voltage for the diodes is 145 V for the smaller diode and 150 V for the larger.

2. Amplifier Designs

a. 50-W Diode Amplifier

The 50-W peak power amplifier block schematic is shown in Figure 10. Two stages are used for 14 dB of overall gain. Isolators are used at the input, output, and between stages. The 2 W input to the amplifier is amplified to 10.5 W with a single-diode coaxial amplifier (SDA) first stage. The output is a TDA coaxial stage which develops 53.8 W peak power output.

b. 100-W Diode Amplifier

The 100-W diode amplifier will provide 17 dB gain using three stages of amplification. The block schematic and gain parameters for this amplifier are shown in Figure 11. The design uses four isolator junctions for input, output, and interstage isolation. The output uses a four-diode resonant-cavity combiner stage (4-PAC) with 6-dB gain to deliver 107 W into the output isolator. The first and second stages each use SDAs producing 6.4 W and 28.9 W peak outputs, respectively.
<table>
<thead>
<tr>
<th>Stage</th>
<th>1</th>
<th>2</th>
<th>TOTAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>GAIN OR LOSS, dB</td>
<td>-0.3</td>
<td>7.5</td>
<td>-0.3</td>
</tr>
<tr>
<td>POWER OUT, dBW</td>
<td>2.7</td>
<td>10.2</td>
<td>9.9</td>
</tr>
<tr>
<td>POWER OUT, W</td>
<td>1.87</td>
<td>10.5</td>
<td>9.8</td>
</tr>
<tr>
<td>POWER ADDED, W</td>
<td>9.46</td>
<td>48.5</td>
<td></td>
</tr>
<tr>
<td>NUMBER OF DIODES</td>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>POWER/DEVICE, W</td>
<td>11.2</td>
<td>24.2</td>
<td></td>
</tr>
<tr>
<td>RATED DIODE POWER</td>
<td>18</td>
<td>40</td>
<td></td>
</tr>
<tr>
<td>DIODE TYPE</td>
<td>NEC ND81510-5H</td>
<td>NEC ND84010-6K</td>
<td></td>
</tr>
</tbody>
</table>

Figure 10. 50-W, X-band diode power amplifier.
Figure 11. 100-W, X-band diode power amplifier.
c. **200-W Diode Amplifier**

This amplifier uses three stages for 20 dB of overall gain. The block schematic and gain parameters are given in Figure 12. The output stage uses an 8-diode resonant-cavity combiner (8-PAC) to produce 214 W with 7 dB of gain. The second stage TDA produces 45.8 W. The input stage SDA produces 9.6 W of output with 2.0 W of input power.

d. **The 500-W Diode Amplifier**

This design is described in block form in Figure 13. The first three stages are identical with the 100-W power amplifier design of Figure 11. The fourth stage uses a 16-diode resonant-cavity combiner (16-PAC) to develop the 500 W peak output power.

3. **Pre-Pulse Diode Junction Heating**

During a pulse while power is being amplified, the junction of an IMPATT diode operating at rated output power will be about 200°C. During the time interval between pulses, since no power is dissipated at the diode junction, the junction temperature decreases approaching the diode case temperature. When the inter-pulse interval is 20 μsec or more, the diode junction will have cooled to a temperature that will degrade the pulse turn-on characteristics for the following pulse. The circuit impedance, which is chosen to match the diode at the higher operating junction temperature, provides a poor match to the markedly different diode impedance at the lower junction temperature. The poor transfer of input power to the diode during the early portion of the pulse when the diode junction temperature is lower than normal reduces the output power. This can be corrected if the diode junction is pre-heated to a suitable operating temperature prior to each rf pulse.

The X-band radar altimeter system with a pulse repetition time of 4 msec requires pre-pulse diode junction heating. The diode junction can be pre-heated by applying a dc bias current for a short time prior to the arrival of the rf pulse. This approach has been demonstrated
Figure 12. 200-W, X-band diode power amplifier.
Figure 13. 500-W, X-band diode power amplifier.
with X-band diodes at HRL. A bias current equal 70% of the normal operating bias current value for the diode was applied for about 12.5 μsec to increase the diode junction temperature from 18°C to an acceptable operating temperature of 140°C. The diode tested, a Hewlett Packard 5082-0710, is a silicon, double-drift-region IMPATT rated for 14 W output at X-band. The time required for the pre-pulse junction heating of the NEC devices to be used in the radar altimeter should be about the same. In calculating the power consumption of the diode amplifier, we assume that the pre-pulse junction heating will require the application of bias currents of 1.4 and 2.5 A (the respective rated operating currents for the ND81510-5H and ND84010-6K diodes) for between 5 to 10 μsec prior to each pulse.

4. Bias Modulators

The modulators for the diode stages will be fabricated as hybrid circuit modules using bipolar transistors together with thick film conductors and resistors deposited on ceramic substrates. One modulator hybrid module would contain four bias channels (each channel would bias one IMPATT diode). The module is projected to measure 2.2 in. by 2.2 in. by 0.25 in. and to weigh 2 oz. An energy storage capacitor is mounted above the modulator hybrid. This capacitor is projected to be 2.2 in. by 2.2 in. by 0.25 in. and weigh 2 oz. The bias modulators will operate from 165 Vdc and deliver 4 A at 150 V to each of four diodes during bias periods. During the bias period, each modulator channel is delivering 600 W of dc power while dissipating 40 to 60 W, corresponding to an operating efficiency of 91%.

5. Amplifier Size and Weight

a. Diode Combiners

All stages will be cylindrical and contain from 1 to 16 diodes. The stage outlines are illustrated in scale with dimensions shown in Figure 14. The simplest stage is a coaxial SDA. Two diodes
SINGLE DIODE OR TWIN DIODE COAXIAL AMPLIFIERS

4-DIODE (OR 8-DIODE) RESONANT CAVITY COMBINER

16-DIODE RESONANT CAVITY COMBINER

Figure 14. Dimensional outlines for the IMPATT diode amplifier stages.
can be operated in parallel in a TDA. Both amplifiers are identical externally, being 0.75 in. in diameter and 2.2 in. long (including the protrusion of the amplifier connector) and weighing 0.5 oz. All other stages use resonant-cavity-combiner amplifiers. The 4-PAC and 8-PAC stages of Figure 14(b) are identical in size and weight — 1.62 in. in diameter, 3.00 in. long (including a connector stem protrusion of 1 in.), and 5.3 oz in weight. The 16-PAC, shown in Figure 14(c), is 1.63 in. in diameter and 3.3 in. long (including a 1.00 in. connector protrusion). The 16-PAC weighs 6.2 oz. The size and weight of each diode stage are summarized in Table 6.

b. Circulators

The circulators for each amplifier design are an integrated assembly of circulator junctions. The projected size and weight of each circulator assembly are given in Table 7.

c. Size and Weight Projections for the Complete Power Amplifier

The diode stages, modulators, and FET driver amplifier may be physically arranged a variety of ways in assembling the complete power amplifier. Therefore, only the overall volume will be used to summarize the physical size of each amplifier. The volume and weight of each of the four amplifiers are derived from the data on the elemental assemblies given in Tables 8 through 11.

6. Primary Power Requirements

The projected primary power requirements for the X-band power amplifiers are given in Table 12. Three supply voltages are required: +15 and -15 Vdc for the 2-W FET driver amplifier and 165 Vdc for the IMPATT diode amplifier. Although the IMPATT diodes require only 145 to 150 Vdc, the additional voltage is required for the operation of the pulse bias modulators. All calculations assume a diode operating efficiency of 10%, which is conservative. The rated operating currents for the ND81510-5H and the ND84010-6K diodes are 1.4 and 2.5 A, respectively. The calculated range of values for power consumption

46
Table 6. Projected Size and Weight of the X-Band Diode Combiner Stages

<table>
<thead>
<tr>
<th>Stage Design</th>
<th>Length, in.</th>
<th>Diameter, in.</th>
<th>Volume, in.³</th>
<th>Weight, oz</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDA, TDA</td>
<td>2.20</td>
<td>0.75</td>
<td>0.97</td>
<td>0.53</td>
</tr>
<tr>
<td>4-PAC, 8-PAC</td>
<td>3.00</td>
<td>1.63</td>
<td>6.26</td>
<td>5.3</td>
</tr>
<tr>
<td>16-PAC</td>
<td>3.30</td>
<td>1.63</td>
<td>6.89</td>
<td>5.8</td>
</tr>
</tbody>
</table>

Note: Dimensions indicated include the extremities of the connector protrusions. Bias modulators, circulators, and connecting cables are not included in these values.

Table 7. Projected Size and Weight of the Circulators for the X-Band Diode Amplifiers

<table>
<thead>
<tr>
<th>Amplifier Power, W</th>
<th>Length, in.</th>
<th>Width, in.</th>
<th>Height, in.</th>
<th>Volume, in.³</th>
<th>Weight, oz</th>
</tr>
</thead>
<tbody>
<tr>
<td>50</td>
<td>5.1</td>
<td>1.10</td>
<td>0.50</td>
<td>2.81</td>
<td>6</td>
</tr>
<tr>
<td>100</td>
<td>7.1</td>
<td>1.10</td>
<td>0.50</td>
<td>3.91</td>
<td>8</td>
</tr>
<tr>
<td>200</td>
<td>7.1</td>
<td>1.10</td>
<td>0.50</td>
<td>3.91</td>
<td>8</td>
</tr>
<tr>
<td>500</td>
<td>8.4</td>
<td>1.40</td>
<td>0.50</td>
<td>5.88</td>
<td>11</td>
</tr>
</tbody>
</table>

Dimensions include physical projections of the connectors.
<table>
<thead>
<tr>
<th>Component</th>
<th>Volume, in.³</th>
<th>Weight, oz</th>
</tr>
</thead>
<tbody>
<tr>
<td>2-W FET amplifier</td>
<td>3.8</td>
<td>8.0</td>
</tr>
<tr>
<td>First stage (SDA)</td>
<td>1.0</td>
<td>0.5</td>
</tr>
<tr>
<td>Second stage (TDA)</td>
<td>1.0</td>
<td>0.5</td>
</tr>
<tr>
<td>Circulator</td>
<td>2.8</td>
<td>6.0</td>
</tr>
<tr>
<td>Bias modulators</td>
<td>0.8</td>
<td>1.3</td>
</tr>
<tr>
<td>Capacitors</td>
<td>0.8</td>
<td>1.3</td>
</tr>
<tr>
<td><strong>Totals</strong></td>
<td><strong>10.2</strong></td>
<td><strong>17.6</strong></td>
</tr>
</tbody>
</table>

Table 9. Projected Volume and Weight of the 100-W Power Amplifier

<table>
<thead>
<tr>
<th>Component</th>
<th>Volume, in.³</th>
<th>Weight, oz</th>
</tr>
</thead>
<tbody>
<tr>
<td>2-W FET amplifier</td>
<td>3.8</td>
<td>8.0</td>
</tr>
<tr>
<td>First stage (SDA)</td>
<td>1.0</td>
<td>0.5</td>
</tr>
<tr>
<td>Second stage (SDA)</td>
<td>1.0</td>
<td>0.5</td>
</tr>
<tr>
<td>Third stage (4-PAC)</td>
<td>6.3</td>
<td>5.3</td>
</tr>
<tr>
<td>Circulator</td>
<td>3.9</td>
<td>8.0</td>
</tr>
<tr>
<td>Bias modulators</td>
<td>2.0</td>
<td>3.0</td>
</tr>
<tr>
<td>Capacitors</td>
<td>2.0</td>
<td>3.0</td>
</tr>
<tr>
<td>Connecting cables</td>
<td>1.0</td>
<td>1.0</td>
</tr>
<tr>
<td><strong>Totals</strong></td>
<td><strong>21.0</strong></td>
<td><strong>28.3</strong></td>
</tr>
</tbody>
</table>
### Table 10. Projected Volume and Weight of the 200-W Power Amplifier

<table>
<thead>
<tr>
<th>Component</th>
<th>Volume, in.³</th>
<th>Weight, oz</th>
</tr>
</thead>
<tbody>
<tr>
<td>FET amplifier</td>
<td>3.8</td>
<td>8.0</td>
</tr>
<tr>
<td>First stage (SDA)</td>
<td>1.0</td>
<td>0.5</td>
</tr>
<tr>
<td>Second stage (TDA)</td>
<td>1.0</td>
<td>0.5</td>
</tr>
<tr>
<td>Third stage (8-PAC)</td>
<td>6.3</td>
<td>5.3</td>
</tr>
<tr>
<td>Circulator</td>
<td>3.9</td>
<td>8.0</td>
</tr>
<tr>
<td>Bias modulators</td>
<td>3.6</td>
<td>6.0</td>
</tr>
<tr>
<td>Capacitors</td>
<td>3.6</td>
<td>6.0</td>
</tr>
<tr>
<td>Connecting cables</td>
<td>1.0</td>
<td>2.0</td>
</tr>
<tr>
<td><strong>Totals</strong></td>
<td><strong>24.2</strong></td>
<td><strong>36.3</strong></td>
</tr>
</tbody>
</table>

### Table 11. Projected Volume and Weight of the 500-W Power Amplifier

<table>
<thead>
<tr>
<th>Component</th>
<th>Volume, in.³</th>
<th>Weight, oz</th>
</tr>
</thead>
<tbody>
<tr>
<td>FET amplifier</td>
<td>3.8</td>
<td>8.0</td>
</tr>
<tr>
<td>First stage (S³A)</td>
<td>1.0</td>
<td>0.5</td>
</tr>
<tr>
<td>Second stage (TDA)</td>
<td>1.0</td>
<td>0.5</td>
</tr>
<tr>
<td>Third stage (4-PAC)</td>
<td>6.3</td>
<td>5.3</td>
</tr>
<tr>
<td>Fourth stage (16-PAC)</td>
<td>6.9</td>
<td>5.8</td>
</tr>
<tr>
<td>Circulator</td>
<td>5.9</td>
<td>11.0</td>
</tr>
<tr>
<td>Bias modulators</td>
<td>7.3</td>
<td>12.0</td>
</tr>
<tr>
<td>Capacitors</td>
<td>7.3</td>
<td>12.0</td>
</tr>
<tr>
<td>Connecting cables</td>
<td>3.0</td>
<td>5.0</td>
</tr>
<tr>
<td><strong>Totals</strong></td>
<td><strong>42.5</strong></td>
<td><strong>60.1</strong></td>
</tr>
</tbody>
</table>
Table 12. Estimated DC Power for the X-Band Power Amplifiers

<table>
<thead>
<tr>
<th>Output Power, W</th>
<th>Supply Voltage, Vdc</th>
<th>Peak Supply Current, A</th>
<th>5-µsec Preheat</th>
<th>10-µsec Preheat</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Average Current, mA</td>
<td>Average Power, W</td>
</tr>
<tr>
<td>50 W</td>
<td>165</td>
<td>6.4</td>
<td>12</td>
<td>1.98</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>3.5</td>
<td>88</td>
<td>1.31</td>
</tr>
<tr>
<td></td>
<td>-15</td>
<td>0.3</td>
<td>8</td>
<td>0.11</td>
</tr>
<tr>
<td>Total</td>
<td></td>
<td></td>
<td>3.40</td>
<td></td>
</tr>
<tr>
<td>100 W</td>
<td>165</td>
<td>13.9</td>
<td>25</td>
<td>4.20</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>3.5</td>
<td>88</td>
<td>1.31</td>
</tr>
<tr>
<td></td>
<td>-15</td>
<td>0.3</td>
<td>8</td>
<td>0.11</td>
</tr>
<tr>
<td>Total</td>
<td></td>
<td></td>
<td>5.62</td>
<td></td>
</tr>
<tr>
<td>200 W</td>
<td>165</td>
<td>26.4</td>
<td>49</td>
<td>8.08</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>3.5</td>
<td>88</td>
<td>1.31</td>
</tr>
<tr>
<td></td>
<td>-15</td>
<td>0.3</td>
<td>8</td>
<td>0.11</td>
</tr>
<tr>
<td>Total</td>
<td></td>
<td></td>
<td>9.50</td>
<td></td>
</tr>
<tr>
<td>500 W</td>
<td>165</td>
<td>53.9</td>
<td>108</td>
<td>17.82</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>3.5</td>
<td>88</td>
<td>1.31</td>
</tr>
<tr>
<td></td>
<td>-15</td>
<td>0.3</td>
<td>8</td>
<td>0.11</td>
</tr>
<tr>
<td>Total</td>
<td></td>
<td></td>
<td>19.24</td>
<td></td>
</tr>
</tbody>
</table>
includes applying the rated operating current to each diode for 5 to 10 \(\mu\)sec prior to each rf pulse for pre-pulse junction heating.

D. RELIABILITY AND GRACEFUL DEGRADATION

The solid-state devices in the proposed amplifier designs are operated well below their rated capability to assure moderate operating junction temperatures for long-life operation. For example, the ND84010-6K diode rated at 40 W peak output power is operated at less than 25 W peak in three of the proposed designs. (In the 500-W amplifier design, the maximum power output per diode is 29 W peak.) At the rated output, the diode junction temperature rise above the ambient is 130°C. Operation at 25 W reduces the rise to 105°C. This increases the mean time to failure (MTTF) of the diodes by a factor of 5.5. At an ambient temperature of 75°C, the diode junction temperature is 180°C, which corresponds to an extrapolated MTTF of \(1.6 \times 10^9\) hr \((1.8 \times 10^5\) years) for each diode.

The multi-diode resonant-cavity combiner stages in the amplifiers provide for the gradual, or graceful, degradation of power output as diodes fail. Considering \(N\) to be the number of diodes in the combiner, each diode provides \(1/N\) of the combined output. Should a diode fail, the total output will be reduced by \(\approx 2N\), or twice the normal output of the device. Using the 8-diode resonant-cavity combiner in the 200 W amplifier as an example, each of the 8 diodes contributes one-eighth, or about 25 W, to the combined output of 200 W. Assuming a diode fails, the output power will be reduced by about one-quarter of the total output, or 50 W.

Should a modulator channel fail, the effect on power output will be the same as a diode failure. That is, the power from a diode combiner of \(N\)-diodes will be reduced by a factor of \(2/N\).

As discussed previously, should a GaAs in any balanced stage of the 2-W driver amplifier fail, a 0.5-W amplifier output power is assured.
E. INTRA-PULSE PHASE CHARACTERISTICS

The phase-shift modulation to be used in the pulsed X-band power amplifier requires the uncompensated intra-pulse phase variation to be less than 20°. Any linear phase variation with time that occurs during every pulse can be fully compensated through the signal-processing system. Nonlinear and random variations in phase would not be compensated.

Tests of X-band IMPATT diodes of similar construction (i.e., silicon, double-drift-region design) indicate that the nonlinear intra-pulse phase component is well within the 20° specification. The tests were made using a three-stage, 100-W peak power output amplifier operating at 10 GHz using a 3.2-μsec pulse width. The design consisted of an SDA driving a 4-PAC, which in turn was driving a 16-PAC output stage. The diode used throughout was the Hewlett Packard 5082-0710. The intra-pulse phase variation through the three stages and over a 3.2-μsec pulse was 68° at a 100-W peak output power. The nonlinear component was less than 5°. Pulse-to-pulse phase variations were smaller than 1°. This intra-pulse phase variation is representative of the magnitude expected to be present in the proposed three-stage amplifiers. The 500-W amplifier requires a fourth stage and can be expected to have about one-third more nonlinear phase variation than the three-stage designs, or a total of about 7°.

The nonlinear intra-pulse phase variations for the proposed IMPATT-diode amplifiers are expected to be well within the 20° maximum specified.

F. CONCLUSIONS AND RECOMMENDATIONS

The requirements for an X-band power amplifier for a spacecraft radar altimeter can be met using solid-state devices. The power amplifier would use IMPATT diodes and operate at peak output powers of 50 W or greater using a frequency-shift key modulation of 4-μsec pulses. A GaAs FET driver amplifier with 33-dB power gain and 2-W peak output
power would drive the IMPATT-diode stages. It is practical to build amplifiers for this application with peak powers as high as 500 W. The choice must be concerned principally with eater size, weight, and primary power consumption, which are traded for S/N improvement.

The GaAs FETs and IMPATT diodes best suited to this application are manufactured by NEC. The devices are designed for high-reliability space applications. Although neither the FETs nor the diodes have yet been qualified, no qualification problems are anticipated. The initial qualification program is expected to take about six months. The delivery of qualification-tested devices is expected to take an additional nine to twelve months.

A quote for designing the 2-W GaAs-FET driver/amplifier has been received from Microwave Power Ventures (MPD), a company specializing in custom and production transistor power amplifiers. MPD has previously delivered space-qualified transistor power amplifiers under JPL contracts.

Microwave Semiconductor Corp. (MSC) was sought as an alternate source for the 2-W GaAs FET driver. They are not interested in a small quantity, custom amplifier design. MSC uses their own GaAs FETs in their designs. And although the MSC FETs perform well, the devices are flip-chip mounted, which would prevent or complicate final or pre-cap visual inspection of the device metalization. Since this visual inspection must be resolved for the space qualification of these FETs, qualification of the MSC FETs could take considerably longer than would be required for the NEC FETs.

The proposed X-band IMPATT-diode amplifiers represent designs that utilize previously developed diode amplifier stages. The 4-, 8-, and 16-diode stages use resonant-cavity combiners, which afford reliability through graceful degradation of output power as diodes fail. The single-diode and twin-diode amplifier stages do not afford graceful degradation. If graceful degradation is absolutely necessary in all stages, multiple-diode resonant-cavity combiners could be used throughout the amplifier. But this would considerably increase the size, weight, and power consumption of the amplifiers.
The prototype X-band IMPATT diode power amplifier development should be preceded by two preliminary 12- to 15-month development efforts:

- A diode evaluation to include the design and development of the SDA and TDA stages.
- The pulse bias modulator circuit.

The new NEC 18- and 40-W IMPATT diodes have not been evaluated for this application. We recommend that the basic single-diode and twin-diode amplifier circuits for the diodes be developed. The power gain, power output, efficiency, stability, intra-pulse phase variations, peak operating junction temperature, and operational ruggedness of the diodes will be evaluated.

Existing pulse bias modulators are capable of controlling about 200 W of dc power over 2-μsec pulse widths. For this application, the pulse bias modulator must control 400 W of dc power over a 4-μsec pulse width, requiring circuit redesign and performance evaluation. In addition, the development of circuitry for the bias pre-heat and protective modulator shut down (should the diode fail) must be considered.
SECTION 3
NEW TECHNOLOGY

The following new technology is being reported. "Multistage Solid-State X-Band IMPATT Amplifier," K.J. Russell and O. Pitzalis, Section 2 of this report, July 26, 1979.
**MICROWAVE POWER SERIES**

**NE4200**

**NE4201**  1.5 WATTS, 8dB & 30% EFFICIENCY  
**NE4203**  3.0 WATTS, 5dB & 25% EFFICIENCY  
**NEM4205**  5.0 WATTS, 4dB & 25% EFFICIENCY

**FEATURES**

- ADVANCED SET* TECHNOLOGY  
- POWER TO 5 WATTS AT 4.2GHz  
- TITANIUM-PLATINUM-GOLD METALLIZATION FOR HIGH RELIABILITY  
- MIL HERMETICALLY SEALED PACKAGES  
- LOW OPERATING VOLTAGES $V_{CC}=20V$

- INDUSTRIAL, MILITARY AND SPACE APPLICATIONS  
- INTERNALLY MATCHED FOR SUPERIOR PERFORMANCE  
- LOW OPERATING JUNCTION TEMPERATURES  
- PACKAGED OR CHIP

**DESCRIPTION**

The NE4200 Series are hermetically sealed S-Band NPN power transistors which operate Class C up to 4.2GHz with output powers from 1 to 5 watts. This performance is made possible by NEC's new Stepped Electrode Transistor (SET) technology which provides high gain, efficiency and power at reliability levels unattainable with conventional state-of-the-art devices. Standard devices are common base but other biasing arrangements and packages are available on special request.

While the 5 watt device requires an internal matching network (IMN), it is optional on the 1 and 3 watt devices. Computer-aided design techniques are used to optimize device performance, input-output match, low power consumption and other electrical parameters. The Series eliminates the metal migration problem by using NEC's famous Pt-Si/Ti/Pt/Au system rather than conventional aluminum or tungsten-gold metallization. This unique system provides several orders or magnitude better reliability than conventional metallization systems, even at rated values. The Series is designed to meet the reliability requirements from industrial to military and space applications. Even the standard Grade D Industrial devices are manufactured and screened to levels of reliability unique to standard parts. Reliability is achieved from the highest grade materials, tightly controlled production processes and many years of world renown experience. Our devices offer the engineer the very best in performance, ruggedness and reliability.

*Patent pending*
NE4200 MICROWAVE POWER SERIES

ABSOLUTE MAXIMUM RATINGS (T&deg;C=25)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>CHARACTERISTIC</th>
<th>UNITS</th>
<th>NE4201</th>
<th>NEM4201</th>
<th>NE4203</th>
<th>NEM4203</th>
<th>NEM4205</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCBO</td>
<td>Collector-Base Voltage</td>
<td>V</td>
<td>40</td>
<td>40</td>
<td>40</td>
<td>40</td>
<td>40</td>
</tr>
<tr>
<td>VCER</td>
<td>Collector-Emitter Voltage (PBE=1001)</td>
<td>V</td>
<td>40</td>
<td>40</td>
<td>40</td>
<td>40</td>
<td>40</td>
</tr>
<tr>
<td>VEBO</td>
<td>Emitter-Base Voltage</td>
<td>V</td>
<td>3.5</td>
<td>3.5</td>
<td>3.5</td>
<td>3.5</td>
<td>3.5</td>
</tr>
<tr>
<td>IC</td>
<td>Collector Current</td>
<td>A</td>
<td>0.6</td>
<td>0.6</td>
<td>1.2</td>
<td>1.2</td>
<td>2.4</td>
</tr>
<tr>
<td>RTH(J-J)</td>
<td>Thermal Resistance</td>
<td>°C/W</td>
<td>20</td>
<td>20</td>
<td>10</td>
<td>10</td>
<td>6</td>
</tr>
<tr>
<td>PT</td>
<td>Total Device Dissipation</td>
<td>W</td>
<td>8.7</td>
<td>8.7</td>
<td>17.5</td>
<td>17.5</td>
<td>20</td>
</tr>
<tr>
<td>TJ</td>
<td>Operation Junction Temperature</td>
<td>°C</td>
<td>200</td>
<td>200</td>
<td>200</td>
<td>200</td>
<td>200</td>
</tr>
<tr>
<td>Tstg</td>
<td>Storage Temperature</td>
<td>°C</td>
<td>-65~+200</td>
<td>-65~+200</td>
<td>-65~+200</td>
<td>-65~+200</td>
<td>-65~+200</td>
</tr>
</tbody>
</table>

PHYSICAL DIMENSIONS (Units in mm)

1. EMITTER
2. BASE
3. COLLECTOR

TEST CIRCUIT FOR POWER MEASUREMENT
### PERFORMANCE SPECIFICATIONS (\(T_a=25^\circ C\))

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETERS AND CONDITIONS</th>
<th>UNITS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{OP})</td>
<td>Operating Voltage</td>
<td>V</td>
<td>20</td>
<td>20</td>
<td>20</td>
<td>20</td>
<td>20</td>
<td>20</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(P_{OUT})</td>
<td>Output Power at (V_{CC} = 20V, f = 4.2\ GHz)</td>
<td>dBm</td>
<td>31</td>
<td>32</td>
<td>31.5</td>
<td>34</td>
<td>35</td>
<td>34</td>
<td>35</td>
<td>36</td>
<td>37</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(%)</td>
<td>Collector Efficiency at (V_{CC} = 20V, f = 4.2\ GHz)</td>
<td>dBm</td>
<td>25</td>
<td>30</td>
<td>20</td>
<td>25</td>
<td>25</td>
<td>30</td>
<td>20</td>
<td>25</td>
<td>20</td>
<td>25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(I_{CBO})</td>
<td>Collector Cutoff Current at (V_{CB} = 20V)</td>
<td>mA</td>
<td>0.25</td>
<td>0.25</td>
<td>0.5</td>
<td>0.5</td>
<td>1.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(h_{FE})</td>
<td>Forward Current Gain at (V_{CE} = 10V, I_C = 100\ mA)</td>
<td>at (V_{CC} = 3V, I_C = 800\ mA)</td>
<td>at (V_{CC} = 10V, I_C = 200\ mA)</td>
<td>at (V_{CC} = 3V, I_C = 1.2A)</td>
<td>at (V_{CC} = 3V, I_C = 2.4A)</td>
<td>15</td>
<td>40</td>
<td>120</td>
<td>15</td>
<td>40</td>
<td>120</td>
<td>15</td>
<td>40</td>
<td>120</td>
</tr>
<tr>
<td>(C_{CB})</td>
<td>Output Capacitance at (V_{CB} = 20V) at (f = 0V, f = 1.9\ MHz)</td>
<td>pF</td>
<td>2.6</td>
<td>3.5</td>
<td>4.2</td>
<td>5.5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### TEST CIRCUIT FOR 4.2 GHz OSCILLATOR

![Test Circuit Diagram](image)

### RELIABILITY SCREENING (HSS-32200; MIL-STD-750)

<table>
<thead>
<tr>
<th>GRADE D (Industrial)</th>
<th>GRADE C (Military)</th>
</tr>
</thead>
<tbody>
<tr>
<td>400°C Wafer Bake</td>
<td>400°C Wafer Bake</td>
</tr>
<tr>
<td>100% DC Wafer Probe</td>
<td>100% DC Wafer Probe</td>
</tr>
<tr>
<td>100% Visual Inspection (Chip)</td>
<td>100% Visual Inspection (Chip)</td>
</tr>
<tr>
<td>Pre-cap Inspection (sample basis)</td>
<td>Pre-cap Inspection</td>
</tr>
<tr>
<td>100% High Temperature Storage (200°C-24Hrs)</td>
<td>100% High Temperature Storage (200°C-48Hrs)</td>
</tr>
<tr>
<td>100% Gross Leak Tests</td>
<td>100% Environmental Tests (Heat Cycle, Gross and Fine Leak, Centrifuge, Shock)</td>
</tr>
<tr>
<td>100% Mechanical Shock Tests</td>
<td>100% 168 Hour Power Burn-in at (P_{c,max}) and (T_a=25^\circ C) or (T_{t,max})</td>
</tr>
<tr>
<td>100% Group A Test</td>
<td>100% Group A Test</td>
</tr>
</tbody>
</table>

### TYPICAL OUTPUT CAPACITANCE VS. COLLECTOR TO BASE VOLTAGE \((V_{BE}=0V, f=1.0MHz)\)

![Typical Output Capacitance Graph](image)
PERFORMANCE CHARACTERISTICS (Tq=25°C, CLASS C, GROUNDED BASE)

TYPICAL OUTPUT POWER AND COLLECTOR EFFICIENCY VS. FREQUENCY AT VCC=20V

TYPICAL OUTPUT POWER VS. BANDWIDTH AT VCC=20V AND PIN=24dBm

TYPICAL OUTPUT POWER AND COLLECTOR EFFICIENCY VS. SUPPLY VOLTAGE AT 4.2GHz

TYPICAL OUTPUT POWER AND COLLECTOR EFFICIENCY VS. INPUT POWER AT 4.2GHz AND VARIOUS SUPPLY VOLTAGES

TYPICAL INPUT AND LOAD IMPEDANCE
(f=4.2GHz, PIN=24dBm, VCC=20V, ZOUT=50Ω)

Matching Network ZIN
Matching Network ZCL

50Ω
TYPICAL EFFICIENCY AND POWER OUTPUT AT VCC=20V

FREQUENCY, f (GHz)

COLLECTOR EFFICIENCY, \( \eta_c \)

OUTPUT POWER, \( P_{OUT} \) (dBm)

P_HIGH = 24dBm

P_HIGH = 26dBm

TYPICAL POWER OUTPUT VS. BANDWIDTH (VCC=20V, PIN=24dBm)

FREQUENCY, f (GHz)

INPUT POWER, \( P_{IN} \) (dBm)

TYPICAL EFFICIENCY AND POWER OUTPUT VS. INPUT POWER AT 4.2GHz

INPUT POWER, \( P_{IN} \) (dBm)

COLLECTOR EFFICIENCY, \( \eta_c \)

TYPICAL EFFICIENCY AND POWER OUTPUT VS. SUPPLY VOLTAGE AT 4.2GHz

SUPPLY VOLTAGE, \( V_{CC} \) (V)

COLLECTOR EFFICIENCY, \( \eta_c \)

TYPICAL INPUT AND LOAD IMPEDANCES (VCC=20V, PIN=24dBm, Z_OUT=50\Omega)

MATCHING NETWORK
NE4203 MICROWAVE POWER STEPPED ELECTRODE TRANSISTOR

PERFORMANCE CHARACTERISTICS (T_{ΘB}=25°C, CLASS C, GROUNDED BASE)

TYPICAL OUTPUT POWER AND COLLECTOR EFFICIENCY VS. FREQUENCY AT V_{CC}=20V

TYPICAL OUTPUT POWER VS. BANDWIDTH AT V_{CC}=20V AND P_{IN}=30dBm

TYPICAL OUTPUT POWER AND COLLECTOR EFFICIENCY VS. SUPPLY VOLTAGE AT 4.2GHz AND VARIOUS POWER INPUTS

TYPICAL OUTPUT POWER AND COLLECTOR EFFICIENCY VS. INPUT POWER AT 4.2GHz

TYPICAL INPUT AND LOAD IMPEDANCES
f=4.2GHz (P_{IN}=30dBm, V_{CC}=20V, Z_{OUT}=50Ω)
NEM4203 MICROWAVE POWER STEPPED ELECTRODE TRANSISTOR

PERFORMANCE CHARACTERISTICS (T_a=25°C, CLASS C, GROUNDED BASE)

TYPICAL EFFICIENCY AND OUTPUT POWER VS. FREQUENCY AT V_CC=20V

TYPICAL POWER OUTPUT AND BANDWIDTH AT TWO DIFFERENT CENTER FREQUENCIES (V_CC=20V, P_IN=30dBm)

TYPICAL EFFICIENCY AND OUTPUT POWER VS. SUPPLY VOLTAGE AT 4.2GHz

TYPICAL EFFICIENCY AND OUTPUT POWER VS. INPUT POWER AT 4.2GHz

TYPICAL INPUT AND LOAD IMPEDANCES (V_CC=20V, P_IN=30dBm, Z_OUT=50Ω)

MATCHING NETWORKS
**NEM4205 MICROWAVE POWER STEPPED ELECTRODE TRANSISTOR**

**PERFORMANCE CHARACTERISTICS (\(h_{fe}=25\)C, CLASS C, GROUNDED BASE)**

**TYPICAL OUTPUT POWER VS. BANDWIDTH AT \(V_{CC}=20\)V AND \(P_{IN}=33\)dBm**

**TYPICAL OUTPUT POWER AND COLLECTOR EFFICIENCY VS. FREQUENCY AT \(V_{CC}=20\)V**

**TYPICAL OUTPUT POWER AND COLLECTOR EFFICIENCY VS. INPUT POWER AT 4.2GHz**

**TYPICAL OUTPUT POWER AND COLLECTOR EFFICIENCY VS. SUPPLY VOLTAGE AT 4.2GHz**

**TYPICAL INPUT AND LOAD IMPEDANCE**

\(f=4.2\)GHz, \(P_{IN}=33\)dBm, \(V_{CC}=20\)V, \(Z_{OUT}=50\)\(\Omega\)

**Typical Input and Load Impedance Diagram**

\(Z_{IN}\) and \(Z_{CL}\) matching network.
APPLICATIONS

PC BOARD LAYOUTS FOR 4.2 GHz AMPLIFIER APPLICATIONS

DIMENSIONS IN MILLIMETERS

CIRCUIT LAYOUTS FOR 4.2 GHz OSCILLATOR APPLICATIONS

(#755 PACKAGE)

The frequency of oscillation is determined by the length of L₁. The maximum power output is determined by the shape of L₂, spacing between and heights of L₁ and L₂. The following precautions should be observed:

1. The measurement of the oscillator power output should start at a low bias condition and gradually increase to the operating condition to prevent possible destruction of the transistor.
2. The oscillators must have the metal covers attached for proper measurement.

COMPONENTS

<table>
<thead>
<tr>
<th>NE4201</th>
<th>NE4203</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Transistor</td>
<td>1. Transistor</td>
</tr>
<tr>
<td>2. L₁: 11x5mm Silver Plated</td>
<td>2. L₁: 11x5mm Silver Plated</td>
</tr>
<tr>
<td>3. L₂: 11x5mm Silver Plated</td>
<td>3. L₂: 11x5mm Silver Plated</td>
</tr>
<tr>
<td>4. RFC</td>
<td>4. RFC</td>
</tr>
<tr>
<td>5. Feed-thru Cap</td>
<td>5. Feed-thru Cap</td>
</tr>
<tr>
<td>6. OSM-M</td>
<td>6. OSM-M</td>
</tr>
</tbody>
</table>

OSCILLATOR DIMENSIONS (mm)

<table>
<thead>
<tr>
<th>NE4201</th>
<th>NE4203</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>38</td>
</tr>
<tr>
<td>B</td>
<td>19</td>
</tr>
<tr>
<td>C</td>
<td>19</td>
</tr>
<tr>
<td>D</td>
<td>10</td>
</tr>
<tr>
<td>E</td>
<td>10</td>
</tr>
<tr>
<td>F</td>
<td>10</td>
</tr>
<tr>
<td>G</td>
<td>25</td>
</tr>
<tr>
<td>H</td>
<td>9</td>
</tr>
<tr>
<td>I</td>
<td>9</td>
</tr>
<tr>
<td>J</td>
<td>15</td>
</tr>
<tr>
<td>K</td>
<td>14</td>
</tr>
<tr>
<td>L</td>
<td>30</td>
</tr>
<tr>
<td>M</td>
<td>10</td>
</tr>
<tr>
<td>N</td>
<td>16</td>
</tr>
<tr>
<td>O</td>
<td>6</td>
</tr>
<tr>
<td>P</td>
<td>4</td>
</tr>
</tbody>
</table>

CONSTRUCTION
The Stepped Electrode Transistor (SET) structure was developed to primarily reduce the base-collector capacitance and base resistance by realizing a virtual "zero-gap" between the emitter junction and base metallization. In conventional processes, the distance between electrodes is limited by the alignment tolerance of various masks used for the emitter and base diffusion contact window masking and final etching. Even the most sophisticated masking and alignment techniques presently used are limited to about 1µm electrode spacing under the best laboratory conditions, but more typically about 1.5µm on a production basis.

The figure compares NEC's new patented SET structure to that of a conventional device. As indicated, each emitter electrode is built up on a truncated mesa of polysilicon with an over-hanging edge for the emitter metallization. The spacing between the emitter junction and base metallization is reduced to 0.3-0.4µm. The entire process is accomplished without a metal etch and has eliminated the requirement for separate contact windows.

The new transistors use a double epitaxial structure with the top layer much thinner than the bottom layer. The collector depletion layer "reaches through" the first layer with normal collector biasing. This results in a greater safe-operating area. The base diffusion area is formed in the conventional manner, followed by the disposition of a layer of arsenic doped poly-crystalline silicon and then a layer of undoped polysilicon. Using the fact that As doped polysilicon (As DOPOS) has a higher rate of etching than undoped polysilicon, the resulting truncated electrode structure is formed, using the silicon dioxide film as a self-aligning etching mask.

Various emitter ballasting techniques are used to improve temperature uniformity and sharing between and within each base area. Conventional techniques use thin-film or diffused resistors in series with each emitter electrode. As a localized non-uniformity forces more current to be drawn to a given electrode, the increased voltage drops across its ballast resistor and effectively de-biases that electrode, reducing its current, resulting in a more uniform distribution of current and heat. The new SET structure performs this task inherently with high current and with no fear of migration. Diffused resistors also have the drawback of providing feed-back between the emitter and the collector when used in common-based configurations.

The new SET emitter structure of polycrystalline silicon is a far superior way of distributing emitter current. It reduces the need for separate emitter ballasting resistors, and in some cases, eliminates them entirely. This results in SET devices operating at lower junction temperatures than conventional devices; ergo, much better reliability.

Another noteworthy technique also used is in the reduction of the MOS capacitance formed by the electrode pads. The MOS capacitance acts as feedback capacitance and lowers the high frequency characteristics. To reduce this, NEC has introduced an insulating film of low-dielectric constant porous silicon dioxide under the base and emitter pads. This technique reduces the parasitic capacitance of the pads by 50%. This also allows for better, less complicated internal matching which was previously responsible for the loss of as much as 1 to 2dB power gain in conventional power devices.

To optimize device and circuit characteristics for input-output, match and lowest power consumption and other electrical parameters, internal matching networks (IMN) are employed. IMNs can be tailored by computer aid design techniques to fit customer's band-width performance requirements.

The networks are incorporated in a new Be0 hermetically sealed stripe line package designed to withstand the rigors of space qualification. Specifically, IMN is designed to allow for greater bandwidth, higher efficiency, lower junction temperatures and higher reliability.

Data subject to change without notice.
Features

HIGH P<sub>1dB</sub> LINEAR POWER
23 dBm Typical at 2 GHz
22 dBm Typical at 4 GHz

HIGH P<sub>1dB</sub> GAIN
13 dB Typical at 2 GHz
7.5 dB Typical at 4 GHz

LOW DISTORTION

HIGH POWER-ADDED EFFICIENCY

MATCHING CONDITIONS INDEPENDENT
OF OUTPUT POWER

INFINITE SWR TOLERANCE ABOVE 2 GHz

RUGGED HERMETIC PACKAGE

Description/Applications

The HXTR-5101 is an NPN bipolar transistor designed for high output power and gain up to 5 GHz. To achieve excellent uniformity and reliability, the manufacturing process utilizes ion implantation, self-alignment techniques and Ti/Pt/Au metallization. The chip has a dielectric scratch protection over its active area and Ta<sub>2</sub>N ballast resistors for ruggedness.

The superior gain, power, and distortion performance of the HXTR-5101 commend it for applications in radar, ECM, space, and commercial and military telecommunications. The HXTR-5101 features both guaranteed power output and associated gain at 1 dB gain compression.

The HXTR-5101 is supplied in the HPAC-100, a metal/ceramic hermetic package, and is capable of meeting the environmental requirements of MIL-S-19500 and the test requirements of MIL-STD-750/883.
### Electrical Specifications at $T_{\text{CASE}} = 25^\circ\text{C}$

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>$BV_{\text{CEO}}$</td>
<td>Collector-Base Breakdown Voltage at $I_C = 3\text{mA}$</td>
<td>3001.1*</td>
<td>V</td>
<td>40</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$BV_{\text{CE}}$</td>
<td>Collector-Emitter Breakdown Voltage at $I_C = 15\text{mA}$</td>
<td>3011.1*</td>
<td>V</td>
<td>24</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$BV_{\text{EBO}}$</td>
<td>Emitter-Base Breakdown Voltage at $I_B = 30\mu\text{A}$</td>
<td>3025.1*</td>
<td>V</td>
<td>3.3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$IE_\text{BO}$</td>
<td>Emitter-Base Leakage Current at $V_{\text{EB}} = 2\text{V}$</td>
<td>3061.1</td>
<td>$\mu\text{A}$</td>
<td></td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>$ICES$</td>
<td>Collector-Emitter Leakage Current at $V_{\text{CE}} = 32\text{V}$</td>
<td>3041.1</td>
<td>nA</td>
<td></td>
<td>200</td>
<td></td>
</tr>
<tr>
<td>$ICBO$</td>
<td>Collector-Base Leakage Current at $V_{\text{CB}} = 20\text{V}$</td>
<td>3036.1</td>
<td>nA</td>
<td></td>
<td>100</td>
<td></td>
</tr>
<tr>
<td>$h\text{FE}$</td>
<td>Forward Current Transfer Ratio at $V_{\text{CE}} = 18\text{V}$, $I_C = 30\text{mA}$</td>
<td>3076.1*</td>
<td></td>
<td>15</td>
<td>40</td>
<td>75</td>
</tr>
<tr>
<td>$P_{\text{1dB}}$</td>
<td>Power Output at 1dB Gain Compression</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 2\text{GHz}$</td>
<td>dBm</td>
<td></td>
<td>21</td>
<td>22</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 4\text{GHz}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$G_{\text{1dB}}$</td>
<td>Associated 1dB Compressed Gain</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 2\text{GHz}$</td>
<td>dB</td>
<td></td>
<td>6.5</td>
<td>13</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 4\text{GHz}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$P_{\text{SAT}}$</td>
<td>Saturated Power Output (8dB Gain)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 2\text{GHz}$</td>
<td>dBm</td>
<td></td>
<td>25.5</td>
<td>25</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 4\text{GHz}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$\eta$</td>
<td>Power-Added Efficiency at 1dB Compression</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 2\text{GHz}$</td>
<td></td>
<td></td>
<td>35</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 4\text{GHz}$</td>
<td></td>
<td></td>
<td>24</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IMD</td>
<td>Third Order Intermodulation Distortion</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 2\text{GHz}$</td>
<td>dB</td>
<td></td>
<td>-30</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f = 4\text{GHz}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*300µsec wide pulse measurement at ≤2% duty cycle.

### Maximum Ratings at $T_{\text{CASE}} = 25^\circ\text{C}$

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Limits</th>
</tr>
</thead>
<tbody>
<tr>
<td>$VCBO$</td>
<td>Collector to Base Voltage</td>
<td>40V</td>
</tr>
<tr>
<td>$V_{\text{CEO}}$</td>
<td>Collector to Emitter Voltage</td>
<td>22V</td>
</tr>
<tr>
<td>$VEBO$</td>
<td>Emitter to Base Voltage</td>
<td>3.3V</td>
</tr>
<tr>
<td>$I_C$</td>
<td>D.C. Collector Current</td>
<td>50mA</td>
</tr>
<tr>
<td>$P_T$</td>
<td>Total Device Dissipation*</td>
<td>700mW</td>
</tr>
<tr>
<td>$T_J$</td>
<td>Junction Temperature</td>
<td>200°C</td>
</tr>
<tr>
<td>$T_{\text{STG}}$</td>
<td>Storage Temperature</td>
<td>-85°C to +200°C</td>
</tr>
</tbody>
</table>

*See Figure 1 for derating conditions.

![Figure 1. Maximum Power Dissipation Curve for $\theta_{ja} = 260^\circ\text{C/W}, T_{\text{MAX}} = 200^\circ\text{C}$](image-url)
Figure 2. Typical $G_{\text{max}}$, Maximum Stable Gain ($G_{\text{ms}}$), and $S_{21\text{E}}$ vs. Frequency for $V_{CE} = 18\text{V}, I_C = 30\text{mA}$.

Figure 3. Typical $S_{21\text{E}}$ vs. Current at 2 and 4GHz.

Figure 4. Typical $P_{\text{1dB}}$ Linear Power and Associated 1dB Compressed Gain vs. Frequency at $V_{CE} = 18\text{V}, I_C = 30\text{mA}$.

Figure 5. Typical $P_{\text{1dB}}$ Linear Power and Associated 1dB Compressed Gain vs. Current at $V_{CE} = 12$ and $18\text{V}$ at 4GHz.

Figure 6. Typical Noise Figure ($F_{\text{min}}$) and Associated Gain ($G_a$) when tuned for Minimum Noise vs. Frequency at $V_{CE} = 18\text{V}, I_C = 10\text{mA}$. Typical Noise Figure ($F_p$) when tuned for Max $P_{\text{1dB}}$ at $V_{CE} = 18\text{V}, I_C = 30\text{mA}$.

Figure 7. Typical Two Tone 3rd Order Intermodulation Distortion at 4GHz for a frequency separation of 5MHz at $V_{CE} = 18\text{V}, I_C = 30\text{mA}$.
**Figure 8.** Typical Collector-Base Capacitance (emitter guarded) vs. Collector-Base Voltage, at 1 MHz.

**Typical S-Parameters** \( V_{CE} = 18V, I_c = 30mA \)

<table>
<thead>
<tr>
<th>Freq. (GHz)</th>
<th>( S_{11} ) Mag.</th>
<th>( S_{11} ) Ang.</th>
<th>( S_{21} ) Mag.</th>
<th>( S_{21} ) Ang.</th>
<th>( S_{12} ) Mag.</th>
<th>( S_{12} ) Ang.</th>
<th>( S_{22} ) Mag.</th>
<th>( S_{22} ) Ang.</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.100</td>
<td>0.80</td>
<td>-10</td>
<td>20.6</td>
<td>10.7</td>
<td>165</td>
<td>-37</td>
<td>0.01</td>
<td>77</td>
</tr>
<tr>
<td>0.200</td>
<td>0.78</td>
<td>-37</td>
<td>20.1</td>
<td>10.2</td>
<td>154</td>
<td>-31</td>
<td>0.02</td>
<td>67</td>
</tr>
<tr>
<td>0.300</td>
<td>0.75</td>
<td>-53</td>
<td>19.5</td>
<td>9.44</td>
<td>143</td>
<td>-28</td>
<td>0.03</td>
<td>60</td>
</tr>
<tr>
<td>0.400</td>
<td>0.72</td>
<td>-68</td>
<td>18.7</td>
<td>8.63</td>
<td>133</td>
<td>-27</td>
<td>0.04</td>
<td>53</td>
</tr>
<tr>
<td>0.500</td>
<td>0.68</td>
<td>-81</td>
<td>17.9</td>
<td>7.67</td>
<td>124</td>
<td>-26</td>
<td>0.05</td>
<td>47</td>
</tr>
<tr>
<td>0.600</td>
<td>0.66</td>
<td>-92</td>
<td>17.0</td>
<td>7.15</td>
<td>117</td>
<td>-25</td>
<td>0.06</td>
<td>42</td>
</tr>
<tr>
<td>0.700</td>
<td>0.64</td>
<td>-102</td>
<td>16.2</td>
<td>6.52</td>
<td>110</td>
<td>-24</td>
<td>0.06</td>
<td>39</td>
</tr>
<tr>
<td>0.800</td>
<td>0.62</td>
<td>-111</td>
<td>15.5</td>
<td>5.96</td>
<td>104</td>
<td>-23</td>
<td>0.06</td>
<td>36</td>
</tr>
<tr>
<td>0.900</td>
<td>0.61</td>
<td>-119</td>
<td>14.8</td>
<td>5.49</td>
<td>99</td>
<td>-23</td>
<td>0.06</td>
<td>33</td>
</tr>
<tr>
<td>1.000</td>
<td>0.60</td>
<td>-126</td>
<td>14.1</td>
<td>5.08</td>
<td>94</td>
<td>-23</td>
<td>0.06</td>
<td>31</td>
</tr>
<tr>
<td>1.500</td>
<td>0.56</td>
<td>-151</td>
<td>11.2</td>
<td>3.64</td>
<td>75</td>
<td>-23</td>
<td>0.07</td>
<td>25</td>
</tr>
<tr>
<td>2.000</td>
<td>0.55</td>
<td>-169</td>
<td>8.9</td>
<td>2.80</td>
<td>59</td>
<td>-22</td>
<td>0.08</td>
<td>22</td>
</tr>
<tr>
<td>2.500</td>
<td>0.56</td>
<td>-179</td>
<td>7.2</td>
<td>2.29</td>
<td>45</td>
<td>-21</td>
<td>0.08</td>
<td>21</td>
</tr>
<tr>
<td>3.000</td>
<td>0.55</td>
<td>-188</td>
<td>5.7</td>
<td>1.93</td>
<td>33</td>
<td>-21</td>
<td>0.09</td>
<td>21</td>
</tr>
<tr>
<td>3.500</td>
<td>0.55</td>
<td>-198</td>
<td>4.5</td>
<td>1.69</td>
<td>21</td>
<td>-20</td>
<td>0.09</td>
<td>20</td>
</tr>
<tr>
<td>4.000</td>
<td>0.54</td>
<td>-208</td>
<td>3.5</td>
<td>1.50</td>
<td>10</td>
<td>-19</td>
<td>0.10</td>
<td>19</td>
</tr>
<tr>
<td>4.500</td>
<td>0.54</td>
<td>-217</td>
<td>2.5</td>
<td>1.33</td>
<td>0</td>
<td>-19</td>
<td>0.11</td>
<td>18</td>
</tr>
<tr>
<td>5.000</td>
<td>0.52</td>
<td>-226</td>
<td>1.6</td>
<td>1.21</td>
<td>-11</td>
<td>-18</td>
<td>0.12</td>
<td>16</td>
</tr>
<tr>
<td>5.500</td>
<td>0.54</td>
<td>-235</td>
<td>1.0</td>
<td>1.12</td>
<td>-23</td>
<td>-17</td>
<td>0.13</td>
<td>14</td>
</tr>
<tr>
<td>6.000</td>
<td>0.54</td>
<td>-244</td>
<td>0.9</td>
<td>1.01</td>
<td>-32</td>
<td>-17</td>
<td>0.14</td>
<td>11</td>
</tr>
</tbody>
</table>

**Figure 9.** Typical \( \Gamma_{ML} \), \( \Gamma_{ML} \), (calculated from the average S-parameters) in the 2 to 6GHz frequency range, for \( V_{CE} = 18V, I_c = 30mA \).

**Typical S-Parameters** \( V_{CE} = 15V, I_c = 15mA \)

<table>
<thead>
<tr>
<th>Freq. (GHz)</th>
<th>( S_{11} ) Mag.</th>
<th>( S_{11} ) Ang.</th>
<th>( S_{21} ) Mag.</th>
<th>( S_{21} ) Ang.</th>
<th>( S_{12} ) Mag.</th>
<th>( S_{12} ) Ang.</th>
<th>( S_{22} ) Mag.</th>
<th>( S_{22} ) Ang.</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.100</td>
<td>0.80</td>
<td>-18</td>
<td>19.4</td>
<td>9.35</td>
<td>166</td>
<td>-37</td>
<td>0.01</td>
<td>78</td>
</tr>
<tr>
<td>0.200</td>
<td>0.78</td>
<td>-35</td>
<td>18.1</td>
<td>9.07</td>
<td>155</td>
<td>-31</td>
<td>0.02</td>
<td>69</td>
</tr>
<tr>
<td>0.300</td>
<td>0.76</td>
<td>-50</td>
<td>18.5</td>
<td>8.44</td>
<td>145</td>
<td>-28</td>
<td>0.03</td>
<td>61</td>
</tr>
<tr>
<td>0.400</td>
<td>0.73</td>
<td>-64</td>
<td>17.8</td>
<td>7.79</td>
<td>135</td>
<td>-26</td>
<td>0.04</td>
<td>55</td>
</tr>
<tr>
<td>0.500</td>
<td>0.69</td>
<td>-77</td>
<td>17.1</td>
<td>7.16</td>
<td>127</td>
<td>-25</td>
<td>0.05</td>
<td>49</td>
</tr>
<tr>
<td>0.600</td>
<td>0.67</td>
<td>-90</td>
<td>16.3</td>
<td>6.56</td>
<td>119</td>
<td>-24</td>
<td>0.06</td>
<td>44</td>
</tr>
<tr>
<td>0.700</td>
<td>0.64</td>
<td>-97</td>
<td>15.5</td>
<td>6.02</td>
<td>113</td>
<td>-23</td>
<td>0.06</td>
<td>40</td>
</tr>
<tr>
<td>0.800</td>
<td>0.62</td>
<td>-107</td>
<td>14.8</td>
<td>5.54</td>
<td>107</td>
<td>-23</td>
<td>0.06</td>
<td>37</td>
</tr>
<tr>
<td>0.900</td>
<td>0.60</td>
<td>-115</td>
<td>14.2</td>
<td>5.13</td>
<td>101</td>
<td>-23</td>
<td>0.07</td>
<td>34</td>
</tr>
<tr>
<td>1.00</td>
<td>0.60</td>
<td>-127</td>
<td>13.5</td>
<td>4.76</td>
<td>96</td>
<td>-23</td>
<td>0.07</td>
<td>32</td>
</tr>
<tr>
<td>1.50</td>
<td>0.57</td>
<td>-141</td>
<td>10.8</td>
<td>3.47</td>
<td>76</td>
<td>-22</td>
<td>0.08</td>
<td>24</td>
</tr>
<tr>
<td>2.00</td>
<td>0.55</td>
<td>-166</td>
<td>8.6</td>
<td>2.69</td>
<td>60</td>
<td>-21</td>
<td>0.08</td>
<td>21</td>
</tr>
<tr>
<td>2.50</td>
<td>0.55</td>
<td>-176</td>
<td>6.9</td>
<td>2.21</td>
<td>46</td>
<td>-21</td>
<td>0.09</td>
<td>19</td>
</tr>
<tr>
<td>3.00</td>
<td>0.55</td>
<td>-187</td>
<td>5.1</td>
<td>1.84</td>
<td>32</td>
<td>-20</td>
<td>0.11</td>
<td>18</td>
</tr>
<tr>
<td>3.50</td>
<td>0.56</td>
<td>-198</td>
<td>4.3</td>
<td>1.65</td>
<td>21</td>
<td>-20</td>
<td>0.10</td>
<td>18</td>
</tr>
<tr>
<td>4.00</td>
<td>0.53</td>
<td>-211</td>
<td>3.3</td>
<td>1.47</td>
<td>10</td>
<td>-19</td>
<td>0.11</td>
<td>17</td>
</tr>
<tr>
<td>4.50</td>
<td>0.53</td>
<td>-224</td>
<td>2.3</td>
<td>1.30</td>
<td>0</td>
<td>-19</td>
<td>0.11</td>
<td>17</td>
</tr>
<tr>
<td>5.00</td>
<td>0.50</td>
<td>-235</td>
<td>1.5</td>
<td>1.18</td>
<td>-10</td>
<td>-18</td>
<td>0.12</td>
<td>15</td>
</tr>
<tr>
<td>5.50</td>
<td>0.50</td>
<td>-246</td>
<td>1.0</td>
<td>1.01</td>
<td>-22</td>
<td>-17</td>
<td>0.13</td>
<td>13</td>
</tr>
</tbody>
</table>

For more information call your local HP Sales Office or (East) (301) 948-6370 — (Midwest) (312) 255-9860 — (South) (404) 955-1500 — (West) (213) 877-1399. Or write: Hewlett-Packard Components, 640 Page Mill Road, Palo Alto, California 94304. In Europe, Hewlett-Packard GmbH, P.O. Box 250, Herrenberger Str. 110, D-7030 Beilbingen, West Germany. In Japan, YHP, 3-29-21, Takanodai Higashi, Suginami-Ku, Tokyo, 168.

Printed in U.S.A.

Data Subject to Change 5952-9860 (6/78)
FEATURES
- HIGH LINEAR POWER
- LOW DISTORTION
- HIGH RELIABILITY
- HIGH POWER-ADDED EFFICIENCY
- HIGH BREAKDOWN VOLTAGE
- RECESSED GATE
- MIL HERMETIC PACKAGES

DESCRIPTION AND APPLICATIONS
The NE869 Series of power GaAs FET's employ the latest advances in semiconductor technology. A unique recessed gate structure provides the FET's with high breakdown and operating voltages which in turn provide high power, gain and efficiency. The chips are capable of operating with drain voltages up to 13V. The Series use the NE869100 as a building block to achieve a variety of ratings. The engineer can choose his particular power ratings by having multiple chips included in a single hermetically sealed package. The Series provide excellent performance for use in K-Band amplifier and oscillator applications from industrial to hi-rel space.

PERFORMANCE SPECIFICATIONS (T₀=+25°C)

<table>
<thead>
<tr>
<th>NE PART NUMBER</th>
<th>NE869099*</th>
<th>NE869199*</th>
<th>NE869299*</th>
<th>NE869499*</th>
</tr>
</thead>
<tbody>
<tr>
<td>NE PART NUMBER</td>
<td>99</td>
<td>99</td>
<td>99</td>
<td>99</td>
</tr>
<tr>
<td>NE869099*</td>
<td>99</td>
<td>99</td>
<td>99</td>
<td>99</td>
</tr>
<tr>
<td>NE869199*</td>
<td>99</td>
<td>99</td>
<td>99</td>
<td>99</td>
</tr>
<tr>
<td>NE869299*</td>
<td>99</td>
<td>99</td>
<td>99</td>
<td>99</td>
</tr>
<tr>
<td>NE869499*</td>
<td>99</td>
<td>99</td>
<td>99</td>
<td>99</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETERS AND CONDITIONS</th>
<th>UNITS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_DSS</td>
<td>Drain Current at V_DS = 3V</td>
<td>mA</td>
<td>80</td>
<td>120</td>
<td>160</td>
<td>160</td>
<td>220</td>
<td>280</td>
<td>320</td>
<td>450</td>
<td>600</td>
</tr>
<tr>
<td>V_P</td>
<td>Pinch-off Voltage</td>
<td>V</td>
<td>-3.5</td>
<td>-5.5</td>
<td>-3.5</td>
<td>-5.5</td>
<td>-3.5</td>
<td>-5.5</td>
<td>-3.5</td>
<td>-5.5</td>
<td>-3.5</td>
</tr>
<tr>
<td>g_m</td>
<td>Transconductance</td>
<td>mΩ</td>
<td>15</td>
<td>20</td>
<td>25</td>
<td>40</td>
<td>55</td>
<td>80</td>
<td>110</td>
<td>160</td>
<td></td>
</tr>
<tr>
<td>P_OUT</td>
<td>Power Output</td>
<td>W</td>
<td>0.10</td>
<td>0.26</td>
<td>0.50</td>
<td></td>
<td></td>
<td></td>
<td>1.00</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P_SAT</td>
<td>Saturated Power Output</td>
<td>W</td>
<td>0.25</td>
<td>0.44</td>
<td>0.87</td>
<td></td>
<td></td>
<td></td>
<td>1.74</td>
<td></td>
<td></td>
</tr>
<tr>
<td>G_P</td>
<td>Linear Power Gain</td>
<td>dB</td>
<td>8.0</td>
<td>7.0</td>
<td>6.5</td>
<td></td>
<td></td>
<td></td>
<td>6.5</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Available in chip form.
NE869, K-BAND GaAs POWER FET SERIES

ABSOLUTE MAXIMUM RATINGS (T_a=25°C)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>CHARACTERISTICS</th>
<th>UNITS</th>
<th>NE869099*</th>
<th>NE869199*</th>
<th>NE869299*</th>
<th>NE869499*</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_DS</td>
<td>Drain to Source Voltage</td>
<td>V</td>
<td>20</td>
<td>20</td>
<td>20</td>
<td>20</td>
</tr>
<tr>
<td>V_GS</td>
<td>Gate to Source Voltage</td>
<td>V</td>
<td>-12</td>
<td>-12</td>
<td>-12</td>
<td>-12</td>
</tr>
<tr>
<td>I_DS</td>
<td>Drain to Source Current</td>
<td>mA</td>
<td>160</td>
<td>280</td>
<td>600</td>
<td>1200</td>
</tr>
<tr>
<td>R_th(C-A)</td>
<td>Thermal Resistance</td>
<td>°C/W</td>
<td>120</td>
<td>100</td>
<td>60</td>
<td>30</td>
</tr>
<tr>
<td>P_T</td>
<td>Total Power Dissipation (T_a = 25°C)</td>
<td>W</td>
<td>1.25</td>
<td>1.5</td>
<td>2.5</td>
<td>5.0</td>
</tr>
<tr>
<td>T_{ch}</td>
<td>Channel Temperature</td>
<td>°C</td>
<td>175</td>
<td>175</td>
<td>175</td>
<td>175</td>
</tr>
<tr>
<td>T_{stg}</td>
<td>Storage Temperature</td>
<td>°C</td>
<td>-65 ~ +175</td>
<td>-65 ~ +175</td>
<td>-65 ~ +175</td>
<td>-65 ~ +175</td>
</tr>
</tbody>
</table>

*Available in chip form.

PHYSICAL DIMENSIONS

CHIP* (Units in µm)

99 PACKAGE (Units in mm)

*One chip containing two cells (NE869200)

RELIABILITY SCREENING (HES-32325-02)

GRADE D (Industrial) 200-1200 Failures in 10^7 Device Hours (FIT)
100% DC Wafer Probe
Pre-Cap Inspection (sample basis)
100% Gross Leak Test
100% Mechanical Shock Test
100% Group A Tests

GRADE C (Military) 50-300 Failures in 10^7 Device Hours (FIT)
100% DC Wafer Probe
100% Pre-Cap Inspection
100% Vacuum Bake (180°C - 1 hr)
100% Gross Leak Test
100% High Temperature Storage (125°C - 24 hrs)
100% Environmental Tests
100% Power Burn-in at P_{max} [T_{ch} = 125°C, T_a = 100°C - 168 hrs]
100% Group A Tests

TEST CIRCUIT (Units in cm)

11 GHz TEST CIRCUIT FOR THE NE8694
NE869, K-BAND GaAs POWER FET SERIES

TEST CIRCUIT  Continued (Units in cm)

11 GHz TEST CIRCUIT FOR THE NE8692

14 GHz TEST CIRCUIT FOR THE NE8692

PERFORMANCE CHARACTERISTICS (T_A = 25°C)

TYPICAL OUTPUT POWER VS INPUT POWER FOR THE NE8690

TYPICAL OUTPUT POWER AND EFFICIENCY VS INPUT POWER FOR THE NE8691

TYPICAL OUTPUT POWER AND EFFICIENCY VS INPUT POWER FOR THE NE8692

TYPICAL OUTPUT POWER VS FREQUENCY FOR THE NE8692
**NE869, K-BAND GaAs POWER FET SERIES**

**PERFORMANCE CHARACTERISTICS** $\left(T_a = 25^\circ C\right)$

**TYPICAL OUTPUT POWER AND EFFICIENCY VS INPUT POWER FOR THE NE8694**

**TYPICAL OUTPUT POWER VS FREQUENCY FOR THE NE8694**

**HANDLING PRECAUTIONS**

**DIE ATTACHMENT**

The backs of the NE869000, NE869100, NE869200 and NE869400 are metallized with about 1.5 microns of pure gold. Attachment can be accomplished with either Au-Ge (59x10$^5$) or Au-Sn (29x10$^5$) preforms. The particular method used would depend upon the bonding technique used and what the maximum temperatures the chip-substrate assembly would be exposed to. NEC uses Au-Ge preforms because the package is capped and sealed with Au-Sn. The thermal resistance of the NE869000 is 115$^\circ C/W$, 95$^\circ C/W$ for the NE869100, 65$^\circ C/W$ for the NE869200 and 25$^\circ C/W$ for the NE869400, so gold or silver epoxy is used, care should be taken to minimize the total resistance.

**BONDING**

When the chip is connected to the substrate, it must be done in such a manner that maximizes the chip’s performance while not degrading its reliability. Since lead inductance effects the performance dramatically, it is recommended that the gate and drain bonding wires be half-hard gold wire (3-8% elongation) less than or equal to 30 microns in diameter. The lengths should be as short as possible. The source should be connected with either gold tape (ribbon) or mesh.

Bonding should be accomplished with a wedge tip with a taper of approximately 15%. Die attach and bonding time should be kept to a minimum, thus the FET chips should be the last components to be bonded on the circuit. As a general rule, the bonding operation should be kept within a 300$^\circ C$ - 10 minute curve. If longer periods are required, the temperature should be lowered.

**EQUIPMENT**

The user must operate in a clean, dry environment. The chip channel is glassivated for mechanical protection only and does not preclude the necessity of a clean environment.

The bonding equipment should be periodically checked for sources of surge voltage and should be properly grounded at all times. In fact, all test and handling equipment should be grounded to minimize the possibilities for static discharge.
**PRELIMINARY DATA SHEET**

**HIGH PULSED POWER SILICON DOUBLE DRIFT IMPATT DIODES**

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Power (W)</th>
<th>Frequency (GHz)</th>
<th>Efficiency (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>ND80196-1T</td>
<td>1.0</td>
<td>96</td>
<td>4.0</td>
</tr>
<tr>
<td>ND80535-1P</td>
<td>5.0</td>
<td>35</td>
<td>5.0</td>
</tr>
<tr>
<td>ND81015-5H</td>
<td>13.0</td>
<td>15</td>
<td>9.0</td>
</tr>
<tr>
<td>ND81510-5H</td>
<td>18.0</td>
<td>10</td>
<td>10.0</td>
</tr>
<tr>
<td>ND84010-6K</td>
<td>40.0</td>
<td>10</td>
<td>10.0</td>
</tr>
</tbody>
</table>

**FEATURES**

- HIGH PULSED POWER
- HIGH EFFICIENCY
- DIAMOND HEAT SINKS
- HIGH RELIABILITY

**DESCRIPTION AND APPLICATIONS**

The NEC ND8 Si DDR Pulsed IMPATT (Impact Ionization Avalanche Transit Time) diode Series offer high pulsed power at frequencies up to 96 GHz for industrial and military applications. The Series use a double drift region arranged in a ring structure, consisting of $p^+nn^+$ and $n^+pp^+$ type elements with a common avalanche junction. The wider pulsed diodes use diamond heat sinks which allow for more efficient heat dissipation. This results in lower junction temperatures and longer life.

NEC can presently provide pulsed power levels up to 80 watts at 4 GHz and 1.0 watts at 96 GHz. Customer requirements and specifications can be tailored to the design limits shown below. The ND 8 Si DDR Pulsed IMPATT applications include missile guidance systems, lightweight man-pack radar and active phased array radar.

**ABSOLUTE MAXIMUM RATINGS**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETERS</th>
<th>UNITS</th>
<th>RATINGS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$P_d$</td>
<td>Power Dissipation</td>
<td>W</td>
<td>$(250-T_J)/R_{th(J-C)}$</td>
</tr>
<tr>
<td>$T_J$</td>
<td>Junction Temperature</td>
<td>°C</td>
<td>250</td>
</tr>
<tr>
<td>$T_{stg}$</td>
<td>Storage Temperature</td>
<td>°C</td>
<td>$-65 \sim +250$</td>
</tr>
</tbody>
</table>

**DESIGN CAPABILITIES**

![Design Capabilities Graph](image-url)
## ND8 Si DDR PULSED IMPATT SERIES

### PERFORMANCE SPECIFICATIONS ($T_J$=25°C, FOR S-BAND APPLICATIONS)

<table>
<thead>
<tr>
<th>ND PART NUMBER</th>
<th>ND80196</th>
<th>ND80535</th>
<th>ND81315</th>
<th>ND81510</th>
<th>ND84010</th>
</tr>
</thead>
<tbody>
<tr>
<td>PACKAGE CODE</td>
<td>1T</td>
<td>1P</td>
<td>5H</td>
<td>5H</td>
<td>6K</td>
</tr>
<tr>
<td>PARAMETERS AND CONDITIONS</td>
<td>UNITS</td>
<td>MIN</td>
<td>TYP</td>
<td>MAX</td>
<td>MIN</td>
</tr>
<tr>
<td>$V_{BR}$</td>
<td>Breakdown Voltage $I_R=1$mA</td>
<td>V</td>
<td>15</td>
<td>44</td>
<td>75</td>
</tr>
<tr>
<td>$V_F$</td>
<td>Forward Voltage $I_F=300$mA</td>
<td>V</td>
<td>1.15</td>
<td>0.98</td>
<td>0.95</td>
</tr>
<tr>
<td>$V_{op}$</td>
<td>Pulsed Operating Voltage</td>
<td>V</td>
<td>18</td>
<td>55</td>
<td>100</td>
</tr>
<tr>
<td>$I_{op}$</td>
<td>Pulsed Operating Current</td>
<td>A</td>
<td>1.4</td>
<td>1.8</td>
<td>1.3</td>
</tr>
<tr>
<td>$P_p$</td>
<td>Peak Output Power at $f=10$ GHz, $PW=1$ μsec, $DC=10%$</td>
<td>W</td>
<td>1</td>
<td>5.0</td>
<td>13</td>
</tr>
<tr>
<td></td>
<td>$f=15$ GHz, $PW=1$ μsec, $DC=10%$</td>
<td></td>
<td></td>
<td></td>
<td>5.0</td>
</tr>
<tr>
<td></td>
<td>$f=35$ GHz, $PW=100$ nsec, $DC=1%$</td>
<td></td>
<td></td>
<td></td>
<td>10</td>
</tr>
<tr>
<td></td>
<td>$f=96$ GHz, $PW=100$ nsec, $DC=1%$</td>
<td></td>
<td></td>
<td></td>
<td>4.0</td>
</tr>
<tr>
<td>$\eta$</td>
<td>Efficiency at $f=10$ GHz, $PW=1$ μsec, $DC=10%$</td>
<td>%</td>
<td>10</td>
<td>5.0</td>
<td>10</td>
</tr>
<tr>
<td></td>
<td>$f=15$ GHz, $PW=1$ μsec, $DC=10%$</td>
<td></td>
<td></td>
<td></td>
<td>5.0</td>
</tr>
<tr>
<td></td>
<td>$f=35$ GHz, $PW=100$ nsec, $DC=1%$</td>
<td></td>
<td></td>
<td></td>
<td>4.0</td>
</tr>
<tr>
<td></td>
<td>$f=96$ GHz, $PW=100$ nsec, $DC=1%$</td>
<td></td>
<td></td>
<td></td>
<td>4.0</td>
</tr>
<tr>
<td>$\Delta T_{AVM}$</td>
<td>Junction Temperature Rise (AVE)</td>
<td>°C</td>
<td>80</td>
<td>120</td>
<td>125</td>
</tr>
<tr>
<td>$R_{th} (l-c)$</td>
<td>Thermal Resistance</td>
<td>°C/W</td>
<td>5.0</td>
<td>4.5</td>
<td>2.5</td>
</tr>
<tr>
<td>$C_J$</td>
<td>Junction Capacitance at $V_B=1$V</td>
<td>pF</td>
<td>1.0</td>
<td>1.1</td>
<td>2.2</td>
</tr>
</tbody>
</table>

**NOTES:**
1. $P_p = \frac{P_{AVG}}{DC}$
2. $\Delta T_{AVM} = (V_{op} + I_{op} - P_{OUT}) \times (R_{th} (l-c) + R_{th} (c-a)) (DC) \times R_{th} (c-a) = 1.5°C/W$

### PHYSICAL DIMENSIONS (Units in mm)

#### 1P PACKAGE

- CERAMIC
- 3-48UNC-2A (HEAT SINK)

#### 1T PACKAGE

- CERAMIC
- 3-48UNC-2A (HEAT SINK)

#### 5H PACKAGE

- CERAMIC

#### 6K PACKAGE

- CERAMIC
- DIA. 2.9

- $C_C = 0.4 \text{ pF}$
PERFORMANCE CHARACTERISTICS (Tq = 25°C)

TYPICAL PEAK POWER OUTPUT VS. PULSED OPERATING CURRENT FOR THE
ND84010-6K AT 10 GHz

TYPICAL PEAK OUTPUT POWER VS. PULSED OPERATING CURRENT FOR
ND81510-5H AT 10 GHz

TYPICAL PEAK OUTPUT POWER VS. PULSED OPERATING CURRENT FOR
ND81015-5H AT 15 GHz

TYPICAL AVERAGE JUNCTION TEMPERATURE RISE VS. PEAK OUTPUT POWER FOR THE
ND84010-6K AT 10 GHz

TYPICAL AVERAGE JUNCTION TEMPERATURE RISE VS. PEAK OUTPUT POWER FOR THE
ND81510-5H AT 10 GHz

TYPICAL AVERAGE JUNCTION TEMPERATURE RISE VS. PEAK OUTPUT POWER FOR THE
ND81015-5H AT 15 GHz
ND8 Si DDR PULSED IMPATT SERIES

PERFORMANCE CHARACTERISTICS ($T_a = 25^\circ C$)

**TYPICAL PEAK OUTPUT VS. PULSED OPERATING CURRENT FOR THE ND805351P AT 35 GHz**

**TYPICAL PEAK OUTPUT POWER VS. PULSED OPERATING CURRENT FOR THE ND801961T AT 96 GHz**