MODERATE TEMPERATURE DETECTOR DEVELOPMENT

by

J.W. Marciniec, R.J. Briggs and A.K. Sood

FINAL TECHNICAL REPORT

Contract NAS9-1525C

National Aeronautics and Space Administration
Lyndon B. Johnson Space Center
Houston, Texas 77058

DECEMBER 1981
MODERATE TEMPERATURE DETECTOR DEVELOPMENT

by

J.W. Marciniec, R.J. Briggs, and A.K. Sood

Final Technical Report

Contract NAS9-15250

National Aeronautics and Space Administration
Lyndon B. Johnson Space Center
Houston, Texas  77058

December, 1981
FOREWORD AND ACKNOWLEDGEMENTS

This is the final technical report for Contract NAS9-15250, Modification SS, entitled "Moderate Temperature Detector Development, Phase IV." The work was performed at the Honeywell Electro-Optics Operations in Lexington, Massachusetts during the period from September, 1979 through May, 1980.

The NASA Technical Monitor for this program was Mr. J.R. Woodfill.

The principal investigator for Honeywell was Mr. J.W. Marciniec and the program manager was Dr. A.K. Sood. Device processing was carried out by Jane Hamel and device testing was done by Robert Minich.

The authors acknowledge the technical contributions of Mr. S.P. Tobin and Dr. P.H. Zimmermann.
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>SECTION</th>
<th>TITLE</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>INTRODUCTION</td>
<td>1</td>
</tr>
<tr>
<td>1.1</td>
<td>BACKGROUND</td>
<td>1</td>
</tr>
<tr>
<td>1.2</td>
<td>SUMMARY OF THE PREVIOUS PROGRAM</td>
<td>1</td>
</tr>
<tr>
<td>1.3</td>
<td>GOAL AND OBJECTIVE OF THIS PROGRAM</td>
<td>3</td>
</tr>
<tr>
<td>2</td>
<td>THEORETICAL CONSIDERATIONS FOR P-SIDE BACKSIDE REFLECTING CONTACT</td>
<td>4</td>
</tr>
<tr>
<td>2.1</td>
<td>PHOTODIODE PERFORMANCE CHARACTERIZATION</td>
<td>4</td>
</tr>
<tr>
<td>2.2</td>
<td>PHOTODIODE DIFFUSION AND G-R CURRENTS</td>
<td>5</td>
</tr>
<tr>
<td>2.3</td>
<td>BACKSIDE FORMATION APPROACHES</td>
<td>8</td>
</tr>
<tr>
<td>2.3.1</td>
<td>Anodization</td>
<td>9</td>
</tr>
<tr>
<td>2.3.2</td>
<td>Phosphorus Implantation</td>
<td>9</td>
</tr>
<tr>
<td>2.3.3</td>
<td>Graded Bandgap Concept</td>
<td>9</td>
</tr>
<tr>
<td>3</td>
<td>EXPERIMENTAL</td>
<td>11</td>
</tr>
<tr>
<td>3.1</td>
<td>FABRICATION PROCEDURES FOR DEVICES WITH BACKSIDE REFLECTING CONTACTS</td>
<td>11</td>
</tr>
<tr>
<td>3.2</td>
<td>DEVICE CHARACTERIZATION</td>
<td>15</td>
</tr>
<tr>
<td>4</td>
<td>SUMMARY AND CONCLUSIONS</td>
<td>37</td>
</tr>
<tr>
<td></td>
<td>REFERENCES</td>
<td>39</td>
</tr>
<tr>
<td>NUMBER</td>
<td>TITLE</td>
<td>PAGE</td>
</tr>
<tr>
<td>--------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>1</td>
<td>SUMMARY OF WAFERS USED FOR DIODE FABRICATION</td>
<td>15</td>
</tr>
<tr>
<td>2</td>
<td>SUMMARY OF $S_0$ FOR TWO ARRAYS FROM WAFER 90579 S75-55(111)-5 USING TWO MODELING TECHNIQUES. $T = 80$ K</td>
<td>20</td>
</tr>
<tr>
<td>3</td>
<td>SUMMARY OF PERFORMANCE DATA FOR ARRAYS FABRICATED FROM WAFER 90579 S75-55(111)-5</td>
<td>23</td>
</tr>
<tr>
<td>4</td>
<td>CALCULATED AND MEASURED $R_0$ FOR DEVICES FABRICATED FROM WAFER 90579 S75-55(111)-5. $T = 80$ K</td>
<td>24</td>
</tr>
<tr>
<td>5</td>
<td>SUMMARY OF DEVICE DATA FOR 3 ARRAYS OF DIFFERENT THICKNESSES FROM WAFER 90579 S75-55(111)-5</td>
<td>36</td>
</tr>
<tr>
<td>FIGURE</td>
<td>TITLE</td>
<td>PAGE</td>
</tr>
<tr>
<td>--------</td>
<td>-------</td>
<td>------</td>
</tr>
<tr>
<td>1</td>
<td>The Effect on $R_0A$ for Various Types of Boundaries Within a Diffusion Length of the Space Charge Region as Described by Equation 3.</td>
<td>7</td>
</tr>
<tr>
<td>2</td>
<td>$n^+$ on p Hg$<em>{0.8}$Cd$</em>{0.2}$Te Junction Photodiode Fabrication Steps.</td>
<td>13</td>
</tr>
<tr>
<td>3</td>
<td>Schematic of NASA/JSC Test Array</td>
<td>14</td>
</tr>
<tr>
<td>4</td>
<td>$R_0$ vs 1000/T Measurements for Array 90579 S75-55 (111)-5B 3B.</td>
<td>16</td>
</tr>
<tr>
<td>5</td>
<td>$R_0$ vs 1000/T Measurements for Array 90579 S57-55 (111)-5C 3B.</td>
<td>17</td>
</tr>
<tr>
<td>6</td>
<td>$R_0$ vs 1000/T Measurements for Array 90579 S75-55 (111)-5D 4A.</td>
<td>18</td>
</tr>
<tr>
<td>7</td>
<td>Forward and Reverse Current-Voltage Modeling for Diode 90579 S75(111)-5C-3B, el #4.</td>
<td>21</td>
</tr>
<tr>
<td>8</td>
<td>Forward and Reverse Current-Voltage Modeling for Diode 90579 S75-55(111)-5D 4A, el #12.</td>
<td>22</td>
</tr>
<tr>
<td>9</td>
<td>C-V Characteristic for ZnS/Hg$_{1-x}$Cd$_x$Te Interface for Diodes with Good Performance</td>
<td>25</td>
</tr>
<tr>
<td>10</td>
<td>C-V Characteristic for ZnS/Hg$_{1-x}$Cd$_x$Te Interface for Diodes with Good Performance</td>
<td>26</td>
</tr>
<tr>
<td>11</td>
<td>C-V Characteristic for ZnS/Hg$_{1-x}$Cd$_x$Te Interface for Diodes with Poor Performance</td>
<td>28</td>
</tr>
<tr>
<td>12</td>
<td>Line Scan for Diffusion Length Measurement for Diode 90579 S75-55(111)-5B 3B, el #2.</td>
<td>30</td>
</tr>
<tr>
<td>13</td>
<td>Line Scan for Diffusion Length Measurement for Diode 90579 S75-55(111)-5C 3B, el #12.</td>
<td>31</td>
</tr>
<tr>
<td>14</td>
<td>Line Scan for Diffusion Length Measurement for Diode 90579 S75-55(111)-6 D4, el #5.</td>
<td>32</td>
</tr>
<tr>
<td>15</td>
<td>Zero Bias Impedance ($R_0$) Versus Cutoff Wavelength ($\lambda_{c0}$) Showing both Experimental Data and Diffusion Limited Theoretical Curve.</td>
<td>33</td>
</tr>
<tr>
<td>16</td>
<td>$R_0$ vs $d/L_e$ for Three Arrays from Wafer 90579 S75-55 (111)-5.</td>
<td>35</td>
</tr>
</tbody>
</table>
SECTION 1
INTRODUCTION

1.1 BACKGROUND

Detection of infrared radiation in the 8 to 12-micrometer spectral band has found widespread application during the past two decades for a variety of space, military and industrial applications. The atmospheric transmission window at 8 to 12 micrometers combined with the occurrence at approximately 10 micrometers of the peak in the spectral power distribution for emission from a 300 K blackbody radiator, have made this band important for collection of thermal information about the earth from a satellite.

For satellite-based applications, the operating temperature of the detector is of critical importance. For multi-spectral sensors, the visible channels may be operated at ambient temperature and the channels in the 1.5 to 2.5-micrometer spectral region may be operated at 193-250 K. However, detectors for the 8 to 14-micrometer channel require cooling to 60-90 K. On the one hand, as the operating temperature is increased, the detector sensitivity decreases rapidly. On the other hand, severe size, power and weight constraints for space operation dictate as high an operating temperature as possible. Thus, development of infrared detectors which are capable of operating at elevated temperatures with adequate sensitivity has substantial payoff in terms of sensor weight, cost, and lifetime.

1.2 SUMMARY OF THE PREVIOUS PROGRAM

An earlier theoretical and analytical program was carried out to define the most promising technical approach for development of 8 to 12-micrometer infrared quantum detectors operating at elevated temperatures. In achieving this objective, three tasks were undertaken:
• Determine the theoretical limit to performance of both thermal and quantum detectors for 8 to 12-micrometer infrared detection.

• Identify candidate detector materials and determine material parameters.

• Determine the present status of both quantum and thermal detectors, isolate the parameters limiting performance, and assess the feasibility of achieving performance at the theoretical limit.

Details of this study have been presented in the final report for the NASA/JSC Phase I Program. The fundamental conclusion reached in the analysis of signal and noise in quantum detectors was that the ultimate limit to detectivity in a quantum detector depended only on the wavelength, temperature, and material index of refraction $n$. This ultimate limit could be met only if radiative, rather than Auger, recombination was the dominant recombination process. Thus, in evaluating semiconductor material classes for fundamental potential to achieve the theoretical limit to $D^*$, the following criteria should be used:

• Auger recombination should be weak or negligible relative to radiative recombination.

• If above requirement is satisfied, then the material should have the lowest possible index of refraction.

The best suited material based on these criteria is $\text{Hg}_0,\text{Cd}_{0.2}\text{Te}$. For $\text{Hg}_0,\text{Cd}_{0.2}\text{Te}$ Auger recombination is dominant in nondegenerate n-type and lightly doped p-type. In heavily doped p-type radiative recombination is dominant up to 190 K. Thus, p-type $(\text{Hg, Cd})\text{Te}$ appears to be the best candidate on a theoretical limit to $D^*$ for elevated temperature operation.

It was also determined that the best device design for $(\text{Hg, Cd})\text{Te}$ for elevated temperature operation is $n^+$ on p. The factors limiting the $R_0A$ product are the p-side lifetime $\tau_e$ and $L_e$ (minority carrier diffusion
length) for a given base carrier concentration. Further improvement in $R_0A$ could be realized by using the "electrically reflecting backside contact" which could be achieved by fabricating $n^+\text{-}p^+\text{-}p^+$ structures.

The $n^+\text{-}p^+\text{-}p^+$ configuration consists of a thin (less than 0.5 μm) ion implanted $n^+$-region on a $p$-layer which has a thickness on the order of or less than a minority-carrier diffusion length. On the opposite side of this $p$-layer is a thin ion implanted $p^+$-region which forms a $p^+\text{-}p$ "high-low" junction. Nearly all absorption of the incident infrared radiation occurs within the $p$-layer. For wavelengths appreciably less than the cutoff wavelength, the absorption coefficient is above 1000 cm$^{-1}$. Hence, the $p$-region in $n^+\text{-}p$ structure need not be thicker than roughly 10 micrometers to absorb most of the radiation, as any additional thickness of the base region would contribute to noise current. So to maximize the $S/N$ ratio for a detector, the $p$-region should be as thin as possible while still thick enough to absorb most of the radiation. Of course, if it is then thinner than a diffusion length, which it usually will be, the back contact is within "range" of the junction as a possible source of carriers to be extracted by the junction.

A $p^+\text{-}p$ (or $n^+\text{-}n$) contact can be thought of as an electrical reflector of minority carriers. This is because there is a potential barrier to the flow of minority carriers at such a contact, and minority carriers hitting the barrier are "reflected". In contrast, a purely metallic contact, at which the quasi-fermi levels in the semiconductor come together, acts as a sink for minority carriers.

### 1.3 GOAL AND OBJECTIVE OF THIS PROGRAM

The objective of this phase of the program was to refine the basic technology developed in Phase II and III of this program for application in fabricating $n^+\text{-}p^+\text{-}p^+$ junction photodiodes. Since the operating temperature ranges between 100-145 K, and the photodiodes are diffusion current limited at these temperatures, the bulk of the task was to develop techniques needed for fabricating a $p^+\text{-}p^+$ junction, or any other approach which is capable of producing low surface recombination velocities at the back surface.
SECTION 2
THEORETICAL CONSIDERATIONS FOR P-SIDE BACKSIDE
REFLECTING CONTACT

2.1 PHOTODIODE PERFORMANCE CHARACTERIZATION

The performance of a detector is usually characterized by its detectivity $D^*_λ$, which is the signal to noise ratio normalized to unit area and unit incident power. It can be expressed by

$$D^*_λ = \frac{R_i \sqrt{A}}{i_{\text{EQ}}}$$

where $R_i$ is the current responsivity, $A = A_0 p \tau$ is the optical area, and $i_{\text{EQ}}$ is the equivalent noise current density. The responsivity is determined by the quantum efficiency $n$ and wavelength $\lambda$, and is given by

$$R_i = \frac{nq^*λ}{hc}$$

where $h$, $c$, and $q$ have their standard values.

The noise sources contributing to the equivalent noise current density are Johnson noise due to the junction resistance $R_0$, background induced noise current, and $1/f$ noise $i_f$, and the noise associated with the buffer amplifier. These give

$$i_{\text{EQ}}^2 = 2nq^2 \phi B A + \frac{4kT}{R_0} + i_{1/f}^2 + i_{n}^2 \text{ (amp)}$$

where $\phi_B$ is the background flux and $k$ is Boltzmann's constant.
2.2 PHOTODIODE DIFFUSION AND G-R CURRENTS

Currents resulting from several mechanisms may limit $n^+$ on p photodiode performance for any given temperature and cutoff wavelength. Although the forward and reverse currents cancel for the mechanism at zero bias, the associated noise does not. At higher temperatures performance may be limited either by diffusion of thermally generated current, bulk space charge region G-R current, or surface G-R current. This section demonstrates how to distinguish the three currents using their characteristic temperature and voltage dependences.

At higher temperatures the dominant current arises from diffusion of thermally generated electrons from the p-side of the junction and thermally generated holes from the n-side to the junction. This so-called diffusion current is proportional to the number of minority carriers on each side of the junction. Since the volume from which diffusion current may arise is much larger on the p-side than on the n-side and the number of minority carriers is much larger, the diffusion currents for $n^+$ on p photodiodes are almost all from the p-side. The diffusion current $I_D$ and zero bias impedance $R_0$ can be expressed in the planar approximation as:

$$ I_D = I_{SAT} \left( e^{\frac{qV}{kT}} - 1 \right) $$

$$ I_{SAT} = A \left( \frac{n_i^2}{N_A} \right) \frac{kT \mu_e}{L_e} $$

$$ R_0 \text{ (diff)} = \frac{kT}{qI_{SAT}} $$

where $A_j$ = junction area

$n_i$ = intrinsic carrier concentration

$N_A$ = acceptor concentration

$L_e$ = minority carrier electron diffusion length

$\mu_e$ = minority carrier electron mobility

$\tau_e$ = minority carrier lifetime
A second current mechanism results from thermal generation and recombination (G-R) of electron-hole pairs in the region of the junction between the n and p sides which is depleted of both types of minority carriers. This so-called space charge G-R current is proportional to the intrinsic carrier concentration $n_i$. This G-R current and associated limitation to $R_0$ are given by:

$$I_{GR} = I_{OGR} \frac{2 \sinh(qV/2kT)}{\sqrt{1 - V/V_{b1}}} f(b) \quad (7)$$

$$R_{G-R} = \frac{kT}{qI_{OGR}} f(b) \quad (8)$$

where

$$b = e^{-qV/2kT} \cosh c_i \quad (9)$$

$$f(b) = \int_0^1 \frac{du}{1 + 2bu + u^2} \quad (10)$$

Also

$$I_{OGR} = \frac{nWA}{\tau_0} J_k \frac{kT}{V_{b1}} \quad (11)$$

or

$$I_{OGR} = \frac{nSWP}{\tau_0} \frac{kT}{V_{b1}} \quad (12)$$

for depletion layer or surface G-R, respectively. Here $V_{b1}$ is the depletion built-in voltage, $W_0$ is the depletion width at zero bias, $\tau_0 = \tau_{no} \tau_{po}$ is the effective depletion layer lifetime, $P_J$ is the junction perimeter, and $S_0$ is the surface recombination velocity inside the depletion region where it intersects the semiconductor surface. For the most effective G-R center, at zero bias $b = \cosh c_i = 1$ and $f(b) = 1$. 

\[ \]
Figure 1. The Effect on $R_oA$ for Various Types of Boundaries Within a Diffusion Length of the Space Charge Region as Described by Equation 3
The temperature dependences of both current mechanisms are almost entirely due to the intrinsic carrier concentration. Since $R_0A$ (diff) $\alpha n_i^{-2}$ and $P_0A$ (G-R) $\alpha n_i^{-1}$, performance should be limited by diffusion currents at higher temperature and at somewhat lower temperatures by generation-recombination currents.

For thin diodes having p-side thickness and about the same order of magnitude as $L_e$, Equations (5) and (6) give:

\[
R_0A_{\text{thin}} = \frac{N}{q n_i^2} \frac{L}{\mu e} \frac{1 + \frac{B \tanh (d/L_e)}{B + \tanh (d/L_e)}} (13)
\]

where $B = S_p T_e / L_e$ for p-side surface recombination velocity $S_p$.

Notice that if $B \ll 1$ the last term reduces to $\coth (d/L_e)$, if $B \gg 1$ the last term reduces to $\tanh (d/L_e)$, and if $B = 1$ the last term is unity. The consequences of this last term are illustrated in Figure 1 for several values of $B$. As can be seen in the figure improvements in $R_0A$ by device thinning require $B \ll 1$; if $B$ is greater than one, in fact, reduction in $R_0A$ will result by device thinning. If the desired condition of $B = 0$ is obtained, then Equation 13 is given by the form usually presented:

\[
R_0A_{\text{thin}} = \frac{N}{q n_i^2} \frac{L}{\mu e} \coth (d/L_e) (14)
\]

which again reduces to the thick diode equation for $d \gg L_e$.

### 2.3 Backside Formation Approaches

Three approaches of forming the so called p-side reflecting boundary ($B << 1$ in Figure 1) have been considered:

- surface depletion by anodization ($n^+\text{-}p^-\text{-}p^-$ structure)
- surface accumulation by implantation ($n^+\text{-}p^-\text{-}p^+$ structure)
- bandgap increase ($n^+\text{-}p\text{-}p^+\text{ heterojunction}$)
2.3.1 Anodization

Anodization was reported by Beck and Sanborn\(^7\) to strongly accumulate the surface of n-type, \(x = 0.3\) and \(x = 0.4\) Hg\(_{1-x}\)Cd\(_x\)Te and to invert the surface of p-type Hg\(_{0.7}\)Cd\(_{0.3}\)Te as determined from MIS C-V characteristics. Similar results were reported from Hg\(_{0.8}\)Cd\(_{0.2}\)Te on Army Contract DAAG46-74-C-0142. When applied onto the back side the inverted p surface will result in a space charge region under the surface, similar to that at the p+n junction. This space charge region will be depleted of minority carriers and should act as a boundary for the diffusion. The associated recombination velocity \(S_p\) for the interface should be low because the surface preparation is a low temperature equilibrium process and because the interface has been removed somewhat from the surface. The feasibility of obtaining the thin diode diffusion advantage using this technique of anodization should be determined before pursuing any of the other approaches.

2.3.2 Phosphorus Implantation

Use of phosphorus implantation to form the p\(^+\)-p hi-lo junction and boron implantation to form the n\(^+\)p junction has been reported during earlier phases of this program. Data for \(R_0\) at 145 K for linear a-rays of the n\(^+\)-p-p\(^+\) photodiodes with tapered variation in thickness of the p-region were reported to fit

\[
R_0A = (R_0A)_0 \coth (d/L_e)
\]

for \(L_e = 25\) \(\mu\)m and \((R_0A)_0\) chosen for each array to fit the data. The values of \((R_0A)_0\) are all lower than the best values reported for n\(^+\)p photodiodes formed on thick p-regions.

2.3.3 Graded Bandgap Concept

The graded bandgap transition between a p-type Hg\(_{0.7}\)Cd\(_{0.3}\)Te LPE layer and its CdTe substrate was used to form the p-side reflecting boundary by
Lanir et al. for the case of boron implanted n+ on p photodiodes. An EBIC line scan perpendicular to the junction yielded a minority carrier diffusion length of 60 μm and was interpreted to have a value of β for Equation (3) of about 0.05 at 80 K and 210 K. Similar results would be expected if the bandgap of bulk material were increased somewhat near the surface. Preliminary low temperature Cd interdiffusion experiments to increase the bandgap near the surface for bulk Hg_{0.8}Cd_{0.2}Te are being attempted on another program.
3.1 FABRICATION PROCEDURES FOR DEVICES WITH BACKSIDE REFLECTING CONTACTS

As indicated in the preceding theoretical discussion, if a backside reflecting contact is incorporated into a device, creating an n⁺-p-p⁺ structure, and the bulk p-region is thinned to less than a diffusion length \( L_p \), the diffusion current will be decreased. This will then appear as an increase in the zero bias impedance (\( R_0 \)) of the device. This effect is only applicable in the diffusion limited regime.

The backside treatment chosen for use on this program was the anodic oxide, for reasons indicated in Section 2. Prior to anodic oxide growth on the (111)-oriented (Hg,Cd)Te wafer, an etch was performed to determine the A (metal) and B (Te) faces of the wafer. All diodes were formed by boron ion implantation on the A face. This has been seen to yield devices with lower leakage characteristics than those formed on the B face.\(^9\)

After the revealing etch, the B face was polished and etched to remove any damage from previous processing steps. Following a thorough cleaning procedure, the sample was anodized using a constant current source in a 10% 0.1 M KOH in ethylene glycol anodizing solution. The final oxide thickness was approximately 900 Å. In order to protect the oxide from damage during further processing steps, the oxide was coated with a ZnS layer approximately 3000 Å thick.

In order to investigate the effect of bulk p-region thickness on the diode \( R_0 \), devices of varying thickness were fabricated from each wafer processed. This was accomplished by cutting the wafer into four or five pieces, and epoxying each piece onto a separate Si carrier substrate. The samples were then polished and etched to different p-region thicknesses. Following the polishing procedure, the samples were all etched in Br:CH₃OH to remove the
polishing damage. The front surfaces were passivated with sputtered ZnS, and then implanted with boron ions at 100 keV to a level of $1 \times 10^{14}$ ions/cm$^2$, through a photoresist mask. A post implantation damage anneal was carried out at 150°C for 2 hours. Following this, the top p-side contact of evaporated gold was applied and an additional insulating layer of ZnS was sputtered. Contact holes were then etched and indium metallization evaporated for contact to the n-side and gold wire bonding. A schematic of this process is shown in Figure 2. An important part of this procedure is that all sections of the wafer received critical process steps (i.e., ZnS passivation, ion implantation, post-implantation anneal) together. This helped to ensure no variations from sample to sample due to process-induced effects. Thus, the result of different bulk p-region thicknesses could be better identified.

The array configuration for the diodes fabricated on this program is shown in Figure 3. This configuration allowed many tests to be performed to evaluate the device properties such as the (Hg,Cd)Te/ZnS interface properties and minority carrier diffusion length. To evaluate the (Hg,Cd)Te/ZnS surface properties, four metal-insulator-semiconductor (MIS) structures were formed on each array. These allowed C-V measurements to be made which provided information on the quality of the interface. The data were then correlated with device performance (e.g., $R_O$ and reverse leakage current). Minority carrier diffusion length measurements could be accurately made due to the 4 mil spacing between the diode active regions. This prevented any electrical interaction between the elements in the event of long minority carrier diffusion lengths. The results of these measurements, as well as other tests conducted, will be presented in the next section.

A summary of the wafers used for diode fabrication on this program is shown in Table 1. These wafers were chosen because of the magnitude of their base acceptor concentration ($N_A$). Since the diffusion limited performance of $R_O$ increases approximately in direct proportion to base acceptor concentration, the likelihood of the onset of tunneling currents also greatly increases. From previous experience, $N_A = 1-2 \times 10^{15}$ cm$^{-3}$ is a reasonable compromise.
Figure 2. $n^+$ on $p$ Hg$_{0.9}$Cd$_{0.2}$Te Junction Photodiode Fabrication Steps

- Polish and etch
- Mount on carrier substrate
- Polish to final thickness; etch
- Passivate surface with ZnS
- Form $n^+$ region via boron ion implantation
- Evaporate $p$-side contact
- Add additional ZnS
- Etch contact holes
- Evaporate In contact metallization
Figure 3. Schematic of NASA/JSC Test Array
Table 1. SUMMARY OF WAFERS USED FOR DIODE FABRICATION

<table>
<thead>
<tr>
<th>WAFER</th>
<th>( \lambda_{CO} (80K) ) (( \mu m ))</th>
<th>( \lambda_{CO} (145K) ) (( \mu m ))</th>
<th>( N_A (cm^{-3}) )</th>
</tr>
</thead>
<tbody>
<tr>
<td>90579 S27-47(111)-6</td>
<td>11.4</td>
<td>9.4</td>
<td>( 1.4 \times 10^{16} )</td>
</tr>
<tr>
<td>90579 S27-47(111)-4</td>
<td>10.7</td>
<td>9.0</td>
<td>( 1.4 \times 10^{16} )</td>
</tr>
<tr>
<td>90579 S75-55(111)-5</td>
<td>11.8</td>
<td>9.6</td>
<td>( 1.8 \times 10^{16} )</td>
</tr>
<tr>
<td>30779 S60-85(111)-5</td>
<td>11.0</td>
<td>9.1</td>
<td>( 1.1 \times 10^{16} )</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>((4 \times 10^{15} \text{ cm}^{-3} \text{ Cu}))</td>
</tr>
<tr>
<td>30779 S60-85(111)-11</td>
<td>11.6</td>
<td>9.5</td>
<td>( 1.3 \times 10^{16} )</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>((4 \times 10^{15} \text{ cm}^{-3} \text{ Cu}))</td>
</tr>
</tbody>
</table>

3.2 DEVICE CHARACTERIZATION

We will now present the results of measurements carried out on the devices fabricated on this program. All the devices to be discussed had an anodic oxide grown on the back surface in the manner indicated in the previous section, and were thinned to various p-region thicknesses.

Initially, the devices were characterized by measuring the zero bias impedance \((R_0)\) as a function of temperature. As was seen in Section 2.2, this allows the limiting current mechanisms to be determined. Using the expressions from Section 2.2, the \(R_0\) vs. reciprocal temperature data were modeled. Results from arrays fabricated on wafer 90579 S75-55(111)-5 are presented in Figures 4 through 6. The diodes are clearly diffusion limited above \(T = 100K\), at which point the g-r contribution begins to cause a deviation from the diffusion limit. The theoretical diffusion limit is indicated on each graph. The diffusion length of minority electrons ranges from 10 to 20 \(\mu m\) as determined from the model fit; direct measurements of diffusion length will be discussed shortly.
Figure 4. $R_o$ vs $1000/T$ Measurements for Array 90579 S75-55 (111)-58 3B
Figure 5. $R_0$ vs 1000/T Measurements for Array 90579 S75-55(111)-5C 3B
Figure 6. $R_0$ vs $1000/T$ Measurements for Array 90579 S75-55(111)-5D 4A
By combining Equations 8 and 11, it can be seen that the $R_0$ is sensitive to the effective depletion layer lifetime, $\tau_0$:

$$R_0 \text{ (G-R)} = \frac{V_{bi} \tau_0}{q n W A f(b)}$$

(16)

The values of $\tau_0$ obtained from the subject arrays range from 2 to 5 ns at 80 K. If the currents are due to surface G-R this lifetime could also be interpreted as an effective surface recombination velocity in the depletion region (not to be confused with the surface recombination velocity in the field region between diodes), by eliminating $I_{0GR}$ from Equations 11 and 12:

$$S_0 = \frac{A_j}{P_j \cdot \tau_0}$$

(17)

where $P_j$ is the junction perimeter. This then could be used as a figure of merit for the surface quality. The deviation from the model fit observed at low temperatures ($T < 80$ K) is probably due to the onset of a surface leakage current component or a tunneling current component.

Before the subject of $R_0$ is left, a word should be said about the procedure for measuring $R_0$ at higher temperatures. As the cutoff wavelength increases, the diffusion limit is reduced, which can lead to problems in interpreting the high temperature ($T > 125$ K) $R_0$ data. This occurs as the magnitude of the $R_0$ becomes comparable to the series resistance. If the series resistance is not well known, it is necessary to find the $R_0$ by other means. Since at these higher temperatures the diode performance is limited by diffusion current, we can use expressions 4 and 6 to describe the current and associated $R_0$. Thus by measuring the saturation current of the diode at high temperatures from I-V characteristics, the diffusion limited $R_0$ can be calculated. Figures 4 through 6 demonstrate the agreement obtained between the diffusion limited predicted by theory and the data when this procedure is used.
In addition to characterizing the temperature dependence of $R_O$, detailed current voltage (I-V) measurements were carried out and the data modeled. Equations 4 and 7 were used to model the data, and results are shown in Figures 7 and 8 for the arrays whose temperature dependence of $R_O$ are presented in Figures 4 and 5. An important result of this modeling was the calculation of a value for the "zero bias G-R current" $I_{GR}$ (see Equation 7). Solving Equation 12 for $S_0$ yields:

$$S_0 = \frac{I_{GR} V_{bi}}{n_i kT W_0 P}$$

Thus, using $I_{GR}$ obtained from the I-V modeling, we obtained a surface recombination velocity in the depletion region, if the G-R currents are surface related. As can be seen in Figures 7 and 8, the model fits the data between $\pm 50$ mV and $-60$ mV. The slight deviation of the model from the data for $V < -40$ mV in Figure 7 is due to an additional current component, possibly tunneling. This fit is obtained by including series resistance ($R_s$) from 100-175Ω in the forward characteristic. The values of $I_{GR}$ obtained lead to $S_0$ values ranging from $1.5 - 3.5 \times 10^5$ cm/s. When compared with the $S_0$ values obtained from $R_O$ vs 1/T modeling shown in Figure 5 and 6, we find reasonable agreement. These results are summarized in Table 2.

**Table 2. SUMMARY OF $S_0$ FOR TWO ARRAYS FROM WAFER 90579 S75-55(111)-5 USING TWO MODELING TECHNIQUES. T = 80 K**

<table>
<thead>
<tr>
<th>Diode #</th>
<th>$S_0$ (R$_O$ Modeling, cm/s)</th>
<th>$S_0$ (I-V Modeling, cm/s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5C 3B #4</td>
<td>$6.3 \times 10^5$</td>
<td>$3.5 \times 10^5$</td>
</tr>
<tr>
<td>5D 4A #12</td>
<td>$5.0 \times 10^5$</td>
<td>$1.5 \times 10^5$</td>
</tr>
</tbody>
</table>

Using either $R_O$ or I-V analysis techniques to determine $S_0$ yielded values of $S_0$ ranging from $5 \times 10^5$ to $12.5 \times 10^5$ cm/s. This indicates varying amounts of G-R current. At $T = 145$ K, where the devices are clearly diffusion limited, the $R_O$ values are comparable. At $T = 80$ K, however, the...
$I = I_s \left( e^{\frac{qV}{kT}} - 1 \right) + \frac{I_0 e^{\frac{qV/2}{kT}} - e^{\frac{-qV/2}{kT}}}{\sqrt{1-V/V_{bi}}} \cdot f(b)$

$T = 80 \text{ K}$
$R_0 = 170 \text{ KQ}$
$\lambda_0 (80 \text{ K}) = 2.3 \mu \text{m}$
$R_s = 175 \Omega$
$I_s = 23.5 \text{ nA}$
$I_0 = 13.2 \text{ nA}$
$cosh \theta = 1$
$s_0 = 3.5 \times 10^5 \text{ cm/s}$

**Fig 7.** Forward and Reverse Current-Voltage Modeling for Diode 90579 575-55(111)-5C-3B, el #4
\[ I = I_s \left( e^{\frac{qV}{kT}} - 1 \right) + \frac{I_o e^{\frac{qV}{2kT}} - qV/2kT}{\sqrt{1 - V/V_{bi}}} \cdot f(b) \]

- \( T = 80 \text{ K} \)
- \( R_o = 725 \text{ K} \Omega \)
- \( \lambda_{co} (80 \text{ K}) = 8.6 \text{ \( \mu \)m} \)
- \( R_s = 100 \Omega \)
- \( I_s = 6.6 \text{ nA} \)
- \( I_o = 3.5 \text{ nA} \)
- \( \cosh \varepsilon = 1 \)
- \( S_o = 1.5 \times 10^5 \text{ cm/s} \)

**Figure 8.** Forward and Reverse Current-Voltage Modeling for Diode 90579 S75-55(111)-50 4A, el #12
$R_o$ values show some deviation from each other. Since the devices are almost completely G-R limited at this temperature, variations in the G-R current are influencing the $R_o$. Now, if the G-R current originated in the bulk, we would expect similar low temperature results from one device to another, in much the same manner that the bulk diffusion limited performances were similar. Therefore, the variations in G-R current are probably from generation-recombination at the surface in the surface depletion region, and $S_o$ can indeed be related to the surface quality. These results are summarized in Table 3 below.

## Table 3. SUMMARY OF PERFORMANCE DATA FOR ARRAYS FABRICATED FROM WAFER 90579 S75-55(111)-5

<table>
<thead>
<tr>
<th>ARRAY</th>
<th>$\lambda_{co}$ (80 K) (µm)</th>
<th>$R_o$ (145 K) (Ω)</th>
<th>$R_o$ (80 K) (Ω)</th>
<th>$S_o$ (80 K) (cm/s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5B-3B</td>
<td>9.3</td>
<td>118</td>
<td>1.35 x 10^5</td>
<td>1.25 x 10^6</td>
</tr>
<tr>
<td>5C-3B</td>
<td>9.3</td>
<td>115</td>
<td>1.07 x 10^5</td>
<td>6.25 x 10^5</td>
</tr>
<tr>
<td>5D-4A</td>
<td>8.7</td>
<td>114</td>
<td>2.05 x 10^5</td>
<td>5.00 x 10^5</td>
</tr>
</tbody>
</table>

The best value of $S_o$ seen on devices fabricated on this program was $S_o = 1.5 \times 10^5$ cm/s, and was seen to correlate with the quality of the device processing. Samples which had values of $S_o$ from $1 - 10 \times 10^6$ cm/s were found to have had problems during processing, such as mechanical damage and chemical residues on the surface. Reduction in these processing problems has allowed devices with $S_o \leq 1 \times 10^{15}$ cm/s to be fabricated more routinely.

The I-V model was also used to calculate the $R_o$ of a diode by summing in parallel the contributions from the diffusion limited and G-R limited $R_o$'s, i.e.,

$$R_o (tot)^{-1} = R_o (diff)^{-1} + R_o (G-R)^{-1}$$  \hspace{1cm} (19)

The expressions for $R_o (diff)$ and $R_o (G-R)$ employed in this analysis are:

$$R_o (diff) = \frac{kT}{qI_{SAT}}$$  \hspace{1cm} (6)
The results of calculations carried out in this manner are summarized in Table 4 for the two diodes listed earlier. The values for \( I_s \) and \( I_{0GR} \) were obtained from the modeling procedure, and are seen to result in excellent agreement with the measured values.

Table 4. CALCULATED AND MEASURED \( R_0 \) FOR DEVICES FABRICATED FROM WAFER 90579 S75-55(111)-5. \( T = 80 \, K \)

<table>
<thead>
<tr>
<th>DIODE #</th>
<th>( R_0 ) (diff) (( \Omega ))</th>
<th>( R_0 ) (G-R) (( \Omega ))</th>
<th>( R_0 ) (tot) (( \Omega ))</th>
<th>( R_0 ) (meas) (( \Omega ))</th>
</tr>
</thead>
<tbody>
<tr>
<td>5C 3B #4</td>
<td>293 K</td>
<td>522 K</td>
<td>188 K</td>
<td>170 K</td>
</tr>
<tr>
<td>5D 4A #12</td>
<td>1.05M</td>
<td>1.97M</td>
<td>683 K</td>
<td>725 K</td>
</tr>
</tbody>
</table>

Although these devices will be operated at \( T = 150 \, K \), where their performance is limited by bulk diffusion current, surface quality must be maintained to ensure reproducible performance. In order to monitor the quality of the final \( \text{Hg}_0.6\text{Cd}_0.3\text{Te}/\text{ZnS} \) interface, Metal-Insulator-Semiconductor (MIS) structures were incorporated onto each diode array, as indicated in Figure 3. Figures 9 and 10 present capacitance-voltage (C-V) results from two MIS structures. Immediately evident is what appears to be low-frequency type behavior, which indicates significant minority carrier generation at the HCT/ZnS interface. However, closer examination of the data suggests that the interface is departing slightly from the low frequency limit and is behaving in an intermediate frequency manner. The slight increase of the MIS conductance (\( G \)) in inversion (positive gate voltages) as compared to its value in accumulation (negative gate voltages) shows this departure away from low frequency type behavior. This departure indicates a minority carrier generation rate less than that observed in the low frequency limit. Also note the position of the
Figure 9. C-V Characteristic for ZnS/ \text{Hg}_{1-x}\text{Cd}_{x}\text{Te} Interface for Diodes with Good Performance
Figure 10. C-V Characteristic for ZnS/\text{Hgl}_{1-x}\text{Cd}_x\text{Te} Interface for Diodes with Good Performance
C-V curve with respect to the zero gate voltage. This position indicates a surface potential which is near flatband. Previous work carried out at Honeywell has shown that optimum device performance is obtained when the surface potential produces a surface condition which is near flatband or slightly depleted. This means that these devices have been processed in a manner which produces acceptable surface conditions.

As an example of the usefulness of MIS evaluation of surface conditions, Figure 11 presents C-V data for a sample which encountered problems during fabrication. During the deposition of the insulating ZnS layer, vacuum integrity problems developed in the sputtering system. The MIS C-V data obtained from this sample drastically depart from ideal behavior. The diode data show resistor like behavior, even at low temperatures, where series resistance is not a problem. In view of the very non-ideal MIS C-V characteristics, this resistive behavior is probably due to surface shunting.

Knowledge of the minority carrier diffusion length (L_e) is necessary for proper analysis of the data obtained from thin, backside contact diodes, because

\[
\frac{R_0A}{R_0A_\infty} = \coth \left( \frac{d}{L_e} \right),
\]

where d is the bulk region thickness, \( R_0A \) is measured for a device with \( d \ll L_e \), and \( R_0A_\infty \) is measured for a device with \( d \gg L_e \). To measure the minority carrier diffusion length, the output of a 500 K blackbody was focused to a 1 mil spot and positioned on the detector array. As the spot passed over the diode into the surrounding bulk material, the photoinduced current was measured. Since the diffusion length is defined as the distance over which the electron concentration drops to 1/e of its initial value, we can relate the measured signal to the diffusion length, i.e.,

\[
I \propto e^{-x/L_e}
\]
Figure 11. C-V Characteristic for ZnS/ Hg$_{1-x}$Cd$_x$Te Interface for Diodes with Poor Performance
Thus by measuring the current a few mils away from the junction, a value for $L_e$ was obtained from the relation:

$$L_e = \frac{x_2 - x_1}{\ln(I(x_2)/I(x_1))}$$

(22)

where $x_1$ and $x_2$ are two positions of the spot outside the junction area, and $I(x_1)$ and $I(x_2)$ are the signal currents measured at these points. This method of measuring the diffusion length establishes a lower limit for $L_e$. If surface recombination effects are substantial a certain percentage of the electrons could recombine at the surface before being collected by the junction. This would appear as a decrease in current for a given point, and hence as a decrease in measured $L_e$.

Diffusion length values obtained by this technique are shown in Figures 12 through 14. The expression for diffusion length is given by:

$$L_e = \sqrt{\frac{\mu_e \tau_e kT}{q}}$$

(23)

indicating that the diffusion length will vary with $T^{0.5}$, and the temperature dependences of $\mu_e^{0.5}$ will also contribute. Recent work carried out at Honeywell has shown that, in the temperature range $80 < T < 150$ K, $L_e$ varies only slightly.\(^{11}\) This is due to the combined effect of the temperature dependences of $\mu_e$ and $\tau_e$. Therefore, it is not surprising to see the agreement in $L_e$ for the data in Figures 12 and 13 at $T = 80$ K with Figure 14 at $T = 120$ K. Even though the devices are not diffusion current limited at $T = 80$ K, the photogenerated current produced in the diffusion length measurement is still collected by diffusion of the electrons. Thus, the data obtained at $T = 80$ K will be valid for use in determining the effect of thinning the bulk region of the diode in conjunction with a back surface treatment.

In order to determine the effect of the back surface preparation procedure, data at $T = 145$ K will now be considered. As was shown earlier, at this temperature the diodes are diffusion limited. In Figure 15 are shown the $R_o$ (145 K) vs $\lambda_{co}$ (80 K) data for arrays with four different thicknesses,
Figure 12. Line Scan for Diffusion Length Measurement for Diode 90579 S75-55(111)-58 3B, el #2
Figure 13. Line Scan for Diffusion Length Measurement for Diode 90579 S75-55(111)-5C 3B, el #12

$90579/75-55(111)/5C-3B$

ELEMENT # 12

$T = 80 \text{ K}$

SPOT SIZE = 0.001"
Figure 14. Line Scan for Diffusion Length Measurement for Diode 90579 S75-55(111)-6 D4, el #5
Figure 15. Zero Bias Impedance ($R_0$) Versus Cutoff Wavelength ($\lambda_{CO}$) Showing both Experimental Data and Diffusion Limited Theoretical Curve.
with each array having different cutoff wavelength. These arrays were all fabricated simultaneously on the same substrate, and the variation in cutoff wavelength was due to substantial compositional gradients. In order to normalize the data with respect to cutoff wavelength, the reciprocal of $n_i^{-2}$ at 145 K is plotted vs cutoff wavelength.

Since the devices are diffusion limited, their $R_o$ values will be proportional to $n_i^{-2}$. Thus, a comparison between the magnitude of $R_o$ can be conveniently carried out. As can be seen in Figure 15, the data from all but one of the arrays follow the $n_i^{-2}$ curve, indicating no deviation from bulk diffusion limited behavior. Listed in Figure 15 are the thicknesses of the arrays. The measured diffusion length for array #6 D4 was $L_e = 15$ μm. If we assume that this is the diffusion length for the other arrays, also, we see that an increase of 20% over the "infinitely thick" diode is the maximum that can be expected (cf. Equation 20). Had there been some advantages from the back surface, array #6B1 would have exceeded the "thick" diffusion limited by 13%, and array #6A3 would have had a 20% increase. It is conceivable that the decrease in performance for array #6A3 was due to excess charge generation at the back surface, and diffusion of these charges to the junction causing a decrease in the measured $R_o$. That this is not the full explanation can be seen by the following analysis. The data for array #6A3 are approximately 60% below the diffusion limit suggested by the other arrays. Thus, $R_o A/R_o A_\infty^{-0.6}$ (cf. Equation 20). The ratio of $d/L_e = 1.2$. Using Figure 1 (which plots $(R_o A/R_o A_\infty)$ vs $d/L_e$ with surface condition as a parameter), $\beta$ would have to be greater than infinity to describe the data in terms of deleterious back surface effects. Even an ohmic contact ($\beta = -\infty$) would not describe the deviation observed. Thus, this departure from the bulk diffusion limit cannot be caused solely by a poor back surface, but is likely due to large variation in the material properties, i.e. shorter lifetime and electron diffusion length. These variations in material properties as well as thicknesses of the p-side being large compared with electron diffusion length did not allow proper assessment of the effect the anodic oxidation of the back surface has on the device performance.
The compositional uniformity for wafer 90579 S75-55(111)-5 was quite good. Therefore, a plot such as that shown in Figure 15 was not necessary for data comparison. To normalize the measured data of array #50-4A to those of array #56-3B and #5C-3B, a factor of .62 is used. This accounts for the change in measured cutoff wavelength (through $n_1^{-2}$). Although the plot in Figure 16 seems to indicate an increase in $R_0$ as the $d/L_e$ ratio is decreased, the normal experimental error and lack of smaller $d/L_e$ ratios prevented a firm conclusion regarding the benefit of the back surface preparation from being reached. The data are listed in Table 5.

![Graph showing $R_0$ vs $d/L_e$ for three arrays from wafer 90579 S75-55(111)-5.](image)

Figure 16. $R_0$ vs $d/L_e$ for Three Arrays from Wafer 90579 S75-55(111)-5
Table 5. SUMMARY OF DEVICE DATA FOR 3 ARRAYS OF DIFFERENT THICKNESSES FROM WAFER 90579 S75-55(111)-5

<table>
<thead>
<tr>
<th>DIODE</th>
<th>$\lambda_{co}$ (80 K)</th>
<th>d (μm)</th>
<th>$L_e$ (μm)</th>
<th>$\frac{d}{\coth L_e}$</th>
<th>$R_o$ (145, Norm)</th>
<th>$R_o$ (theo)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5B 3B #1</td>
<td>9.3</td>
<td>20</td>
<td>18.1</td>
<td>1.19</td>
<td>138</td>
<td>133</td>
</tr>
<tr>
<td>5C 3B #10</td>
<td>9.3</td>
<td>40</td>
<td>22</td>
<td>1.05</td>
<td>115</td>
<td>117.6</td>
</tr>
<tr>
<td>5D 4A #12</td>
<td>8.6</td>
<td>53</td>
<td>10*</td>
<td>5.3</td>
<td>112</td>
<td>112</td>
</tr>
</tbody>
</table>

*L_e obtained from model fit.
SECTION 4
SUMMARY AND CONCLUSIONS

The major conclusions arrived at upon completion of the program can be summarized as follows:

- Variable thickness diodes were fabricated with a back surface anodic oxide to investigate the effect of this back surface preparation on the diffusion limited zero bias impedance ($R_0$). It was expected that this preparation would result in an increase in the diffusion limited $R_0$, but no unambiguous increase in $R_0$ was observed. This was due to the short minority carrier diffusion lengths in the fabricated diodes. As seen in Equation 14 and Figure 1, for a significant increase in $R_0$ to occur, the relation $d/L_e < 0.5$ must be satisfied. Since this condition was not met, it was not possible to determine whether or not the anodic oxide preparation was having an effect on the diodes' performance. This does not rule out anodic oxidation as a viable back surface preparation for providing a backside reflecting contact, and further work with thinner diodes or material having longer minority carrier diffusion lengths is necessary to precisely determine the results of the treatment.

- An I-V modeling technique was refined to thoroughly model the I-V characteristics of the diodes, and thus gain an understanding of the origin of the current mechanisms comprising the junction current. This technique allowed the separation of the diffusion and G-R contributions to the junction current, and successfully explained the I-V characteristics of these photodiodes. Using the zero bias G-R current ($I_{GR}$) obtained from the model, values for the surface recombination
velocity in the depletion region ($S_0$) were obtained. This information was used to monitor surface quality, and hence led to improvements in the device performance.

- By implementing better surface damage removal techniques, depletion region surface recombination velocities of $S_0 \approx 1 \times 10^5$ cm/s were obtained, representing an improvement of over an order of magnitude above previous results. This is an important step towards fabricating photodiodes with high performance and greater uniformity.
REFERENCES


10. Work performed on AMMRC Contract DAAG46-79-C-0037, P00002.