General Disclaimer

One or more of the Following Statements may affect this Document

- This document has been reproduced from the best copy furnished by the organizational source. It is being released in the interest of making available as much information as possible.

- This document may contain data, which exceeds the sheet parameters. It was furnished in this condition by the organizational source and is the best copy available.

- This document may contain tone-on-tone or color graphs, charts and/or pictures, which have been reproduced in black and white.

- This document is paginated as submitted by the original source.

- Portions of this document are not fully legible due to the historical nature of some of the material. However, it is the best reproduction available from the original submission.

Produced by the NASA Center for Aerospace Information (CASI)
ANNUAL REPORT
PHOTOVOLTAIC MODULE BYPASS
DIODE ENCAPSULATION

Prepared Under JPL Contract 956254

GENERAL ELECTRIC
ADVANCED ENERGY PROGRAMS DEPARTMENT
P.O. Box 527
King of Prussia, PA 19406
ANNUAL REPORT

Photovoltaic Module Bypass
Diode Encapsulation

Prepared Under JPL Contract 956254
N.F. Shepard, Jr., Program Manager

The JPL Flat-Plate Solar Array Project is sponsored by the U.S. Department of Energy and forms part of the Solar Photovoltaic Conversion Program to initiate a major effort toward the development of flat-plate solar arrays. This work was performed for the Jet Propulsion Laboratory, California Institute of Technology by agreement between NASA and DOE.

GENERAL ELECTRIC
ADVANCED ENERGY PROGRAMS DEPARTMENT
P.O. Box 527
King of Prussia, PA 19406
ACKNOWLEDGEMENT

The following General Electric Company employees have made significant contributions to the content of this study in the areas indicated.

N.F. Shepard, Jr.  
Program Manager and  
Principal Technical  
Contributor

R. Landes  
Survey of Diode Types

J. Parker  
Thermal Analysis of  
Encapsulated Bypass Diode

A. J. Yerman  
Diode Thermal Resistance  
Measurements

D. M. Mullings  
Encapsulated Bypass Diode  
Costing Analysis

T. S. Chao  
Bypass Diode Reliability  
Assessment

Mr. R. S. Sugimura was the JPL Project Manager. His guidance and helpful suggestions are gratefully acknowledged.
ABSTRACT

The design and processing techniques necessary to incorporate bypass diodes within the module encapsulant are presented in this annual report. A comprehensive survey of available pad-mounted PN junction and Schottky diodes led to the selection of Semicon PN junction diode cells for this application. Diode junction-to-heat spreader thermal resistance measurements, performed on a variety of mounted diode chip types and sizes, have yielded values which are consistently below 1°C per watt, but show some instability when thermally cycled over the temperature range from -40 to 150°C.

Based on the results of a detailed thermal analysis, which covered the range of bypass currents from 2 to 20 amperes, three representative experimental modules, each incorporating integral bypass diode/heat spreader assemblies of various sizes, were designed and fabricated. Thermal testing of these modules has enabled the formulation of a recommended heat spreader plate sizing relationship. The production cost of three encapsulated bypass diode/heat spreader assemblies were compared with similarly rated externally-mounted packaged diodes.

An assessment of bypass diode reliability, which relies heavily on rectifying diode failure rate data, leads to the general conclusion that, when proper designed and installed, these devices will improve the overall reliability of a terrestrial array over a 20 year design lifetime.
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>SUMMARY 1-1</td>
</tr>
<tr>
<td>2</td>
<td>INTRODUCTION 2-1</td>
</tr>
<tr>
<td>3</td>
<td>TECHNICAL DISCUSSION 3-1</td>
</tr>
<tr>
<td>3.1</td>
<td>Bypass Diode Functional Requirements 3-1</td>
</tr>
<tr>
<td>3.2</td>
<td>Available Diode Chip Types 3-5</td>
</tr>
<tr>
<td>3.3</td>
<td>Diode Performance Characteristics 3-18</td>
</tr>
<tr>
<td>3.3.1</td>
<td>Current-voltage Characteristics 3-18</td>
</tr>
<tr>
<td>3.3.2</td>
<td>Thermal Resistance 3-19</td>
</tr>
<tr>
<td>3.3.3</td>
<td>Solderability 3-21</td>
</tr>
<tr>
<td>3.3.4</td>
<td>Joint Integrity Testing 3-24</td>
</tr>
<tr>
<td>3.4</td>
<td>Diode Packaging Considerations 3-27</td>
</tr>
<tr>
<td>3.4.1</td>
<td>General Requirements 3-27</td>
</tr>
<tr>
<td>3.4.2</td>
<td>Encapsulant Materials 3-27</td>
</tr>
<tr>
<td>3.4.3</td>
<td>Diode/Heat Spreader Configuration 3-28</td>
</tr>
<tr>
<td>3.4.3.1</td>
<td>General Description 3-28</td>
</tr>
<tr>
<td>3.4.3.2</td>
<td>Cathode Heat Spreader Plate 3-29</td>
</tr>
<tr>
<td>3.4.3.3</td>
<td>Anode Lead 3-31</td>
</tr>
<tr>
<td>3.4.3.4</td>
<td>Insulating Tapes 3-31</td>
</tr>
<tr>
<td>3.4.4</td>
<td>Lamination Stack-up 3-32</td>
</tr>
<tr>
<td>3.4.5</td>
<td>Encapsulation Test Specimens 3-33</td>
</tr>
<tr>
<td>3.5</td>
<td>Thermal Analysis 3-36</td>
</tr>
<tr>
<td>3.6</td>
<td>Experimental Module Design 3-40</td>
</tr>
<tr>
<td>3.6.1</td>
<td>Configuration 3-40</td>
</tr>
<tr>
<td>3.6.2</td>
<td>Test Results 3-45</td>
</tr>
<tr>
<td>3.7</td>
<td>Cost Comparison of Bypass Diode Encapsulation Approaches 3-45</td>
</tr>
<tr>
<td>3.7.1</td>
<td>Cost Analysis of Encapsulated Bypass Diode/Heat Spreader Assembly 3-48</td>
</tr>
<tr>
<td>3.7.1.1</td>
<td>Assumptions and Costing Methodology 3-48</td>
</tr>
<tr>
<td>3.7.1.2</td>
<td>Details of Process Flow 3-51</td>
</tr>
<tr>
<td>3.7.1.3</td>
<td>Direct Labor Estimates 3-53</td>
</tr>
<tr>
<td>3.7.1.4</td>
<td>Production Cost Summary 3-53</td>
</tr>
<tr>
<td>3.7.2</td>
<td>Cost of Conventional Diodes and Diode Enclosures 3-60</td>
</tr>
<tr>
<td>3.7.3</td>
<td>Cost Comparison 3-65</td>
</tr>
<tr>
<td>3.8</td>
<td>Parallel Bypass Diode Load Sharing Considerations 3-67</td>
</tr>
<tr>
<td>3.8.1</td>
<td>Problem Statement 3-67</td>
</tr>
<tr>
<td>3.8.2</td>
<td>Circuit Analysis 3-69</td>
</tr>
<tr>
<td>3.8.2.1</td>
<td>Modelling of Diode Characteristics 3-69</td>
</tr>
<tr>
<td>3.8.2.2</td>
<td>Parallel-Connected Diodes of the Same Type 3-72</td>
</tr>
<tr>
<td>3.8.2.3</td>
<td>Parallel-Connected Diodes of Different Types 3-79</td>
</tr>
</tbody>
</table>
### TABLE OF CONTENTS (CONT'D)

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.9 Bypass Diode Reliability Considerations</td>
<td>3-82</td>
</tr>
<tr>
<td>3.9.1 Problem Statement</td>
<td>3-82</td>
</tr>
<tr>
<td>3.9.2 Bypass Diode Operating Conditions</td>
<td>3-83</td>
</tr>
<tr>
<td>3.9.3 Rectifying Diode Reliability</td>
<td>3-84</td>
</tr>
<tr>
<td>3.9.4 Assessment of Bypass Diode Reliability</td>
<td>3-94</td>
</tr>
<tr>
<td>3.10 Diode Cell Thermal Cycle Testing</td>
<td>3-97</td>
</tr>
</tbody>
</table>

4 CONCLUSIONS AND RECOMMENDATIONS 4-1

APPENDIX A Thermal Resistance Measurements of Pad-Mounted Diode Chips A-1

APPENDIX B Drawings of Bypass Diode Assembly B-1
# LIST OF ILLUSTRATIONS

<table>
<thead>
<tr>
<th>Figure</th>
<th>Illustration Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1-1</td>
<td>Diode/Heat Spreader Configuration</td>
<td>1-2</td>
</tr>
<tr>
<td>1-2</td>
<td>Typical Glass Superstrate Lamination Stack-up with Encapsulated Bypass Diode</td>
<td>1-2</td>
</tr>
<tr>
<td>1-3</td>
<td>Recommended Encapsulated Diode Heat Spreader Plate Size Based on Limited Experimental Data</td>
<td>1-3</td>
</tr>
<tr>
<td>2-1</td>
<td>Master Program Schedule</td>
<td>2-3</td>
</tr>
<tr>
<td>3-1</td>
<td>Alternative Module-to-Module Interconnection Approaches</td>
<td>3-2</td>
</tr>
<tr>
<td>3-2</td>
<td>Typical Array Source Circuit Diagram with Modules Having Multiple Internal Bypass Diodes</td>
<td>3-4</td>
</tr>
<tr>
<td>3-3</td>
<td>Typical Array Source Circuit Diagram with Modules Having a Single Internal Bypass Diode</td>
<td>3-6</td>
</tr>
<tr>
<td>3-4</td>
<td>Typical Diode Cell Packaging Configuration</td>
<td>3-7</td>
</tr>
<tr>
<td>3-5</td>
<td>Forward Current - Voltage Characteristics of Mounted Diode Chips</td>
<td>3-19</td>
</tr>
<tr>
<td>3-6</td>
<td>Typical Thermal Resistance Test Articles</td>
<td>3-20</td>
</tr>
<tr>
<td>3-7</td>
<td>Inert Atmosphere Soldering Unit</td>
<td>3-22</td>
</tr>
<tr>
<td>3-8</td>
<td>Diode/Heat Sink Unit Mounted on Heater Plate of Inert Atmosphere Soldering Unit</td>
<td>3-22</td>
</tr>
<tr>
<td>3-9</td>
<td>Anode Lead Pull Test</td>
<td>3-25</td>
</tr>
<tr>
<td>3-10</td>
<td>Diode Chip/Cathode Plate Shear Test</td>
<td>3-25</td>
</tr>
<tr>
<td>3-11</td>
<td>Diode/Heat Spreader Configuration</td>
<td>3-29</td>
</tr>
<tr>
<td>3-12</td>
<td>Typical Glass Superstrate Lamination Stack-up with Encapsulated Bypass Diode</td>
<td>3-33</td>
</tr>
<tr>
<td>3-13</td>
<td>Typical Encapsulation Test Specimen (Rear View with Rear Cover Sheet Removed)</td>
<td>3-34</td>
</tr>
<tr>
<td>3-14</td>
<td>Assembly Steps for the Fabrication of the Encapsulation Test Specimens</td>
<td>3-35</td>
</tr>
<tr>
<td>3-15</td>
<td>Bypass Diode Thermal Model for a 4 Inch Square Heat Spreader Plate</td>
<td>3-37</td>
</tr>
<tr>
<td>3-16</td>
<td>Diode Temperature Rise Above Ambient with No Internal Diode Dissipation as a Function of Total Insolation and Ambient Temperature</td>
<td>3-38</td>
</tr>
<tr>
<td>3-17</td>
<td>Diode Junction Temperature Rise as a Function of Heat Spreader Area and Heat Dissipation</td>
<td>3-39</td>
</tr>
<tr>
<td>3-18</td>
<td>Maximum Heat Spreader Plate Temperature Rise Above Solar Cell Temperature</td>
<td>3-41</td>
</tr>
<tr>
<td>3-19</td>
<td>Square Plate Area Required to Limit the EVA Temperature to 130°C</td>
<td>3-41</td>
</tr>
<tr>
<td>3-20</td>
<td>Experimental Module Electrical Circuit Configuration</td>
<td>3-43</td>
</tr>
<tr>
<td>3-21</td>
<td>Configuration of 6 Amp Experimental Module</td>
<td>3-43</td>
</tr>
<tr>
<td>3-22</td>
<td>Configuration of 12 Amp Experimental Module</td>
<td>3-44</td>
</tr>
<tr>
<td>3-23</td>
<td>Configuration of 18 Amp Experimental Module</td>
<td>3-44</td>
</tr>
<tr>
<td>3-24</td>
<td>Comparison of Analytical and Experimental Results</td>
<td>3-47</td>
</tr>
<tr>
<td>3-25</td>
<td>Comparison of Heat Spreader Plate Area Requirements Between Analytical and Experimental Results</td>
<td>3-47</td>
</tr>
<tr>
<td>3-26</td>
<td>Configuration of Diode/Heat Spreader Assembly</td>
<td>3-49</td>
</tr>
<tr>
<td>3-27</td>
<td>Assembly Flow Diagram</td>
<td>3-52</td>
</tr>
</tbody>
</table>
# LIST OF ILLUSTRATIONS

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3-28</td>
<td>Estimated FOB Factory Price of the Encapsulated Bypass/Heat Spreader Assemblies</td>
<td>3-59</td>
</tr>
<tr>
<td>3-29</td>
<td>AMP, Inc. Axial Lead Diode Connector</td>
<td>3-61</td>
</tr>
<tr>
<td>3-30</td>
<td>AMP, Inc. Junction Box with Plastic Cover</td>
<td>3-62</td>
</tr>
<tr>
<td>3-31</td>
<td>AMP, Inc. Junction Box with Heat Sink Cover</td>
<td>3-53</td>
</tr>
<tr>
<td>3-32</td>
<td>Selling Price for Packaged Diodes and Diode Enclosures</td>
<td>3-63</td>
</tr>
<tr>
<td>3-33</td>
<td>Parallel Interconnection of Photovoltaic Modules</td>
<td>3-68</td>
</tr>
<tr>
<td>3-34</td>
<td>Definition of Current Sharing Between a Pair of Parallel Bypass Diodes</td>
<td>3-68</td>
</tr>
<tr>
<td>3-35</td>
<td>Forward Current-Voltage Characteristic for a Typical PN Junction Diode</td>
<td>3-70</td>
</tr>
<tr>
<td>3-36</td>
<td>Forward Current-Voltage Characteristic for a Typical Schottky Junction Diode</td>
<td>3-71</td>
</tr>
<tr>
<td>3-37</td>
<td>Current Sharing Between a Pair of PN Junction Bypass Diodes</td>
<td>3-73</td>
</tr>
<tr>
<td>3-38</td>
<td>Illustration of Current Sharing with Differing Diode Junction Temperatures</td>
<td>3-74</td>
</tr>
<tr>
<td>3-39</td>
<td>Current Sharing Between a Pair of PN Junction Bypass Diodes with Series Resistance in the Bypass Paths</td>
<td>3-76</td>
</tr>
<tr>
<td>3-40</td>
<td>Illustration of Current sharing with Series Resistance in the Bypass Paths</td>
<td>3-77</td>
</tr>
<tr>
<td>3-41</td>
<td>The Thermal Resistance of Two Types of Bypass Diode Installations</td>
<td>3-79</td>
</tr>
<tr>
<td>3-42</td>
<td>Parallel Interconnection of Photovoltaic Modules</td>
<td>3-80</td>
</tr>
<tr>
<td>3-43</td>
<td>Current Sharing Between Parallel PN Junction and Schottky Diodes</td>
<td>3-81</td>
</tr>
<tr>
<td>3-44</td>
<td>Semiconductor Failure Rate As a Function of Time</td>
<td>3-86</td>
</tr>
<tr>
<td>3-45</td>
<td>Accelerated Testing Options</td>
<td>3-87</td>
</tr>
<tr>
<td>3-46</td>
<td>Failure Rate for a Typical Rectifying Diode</td>
<td>3-88</td>
</tr>
<tr>
<td>3-47</td>
<td>MIL-S-19500 TX-Type Diode Burn-in Test Definition</td>
<td>3-89</td>
</tr>
<tr>
<td>3-48</td>
<td>Typical Silicon PN Junction Diode Temperature</td>
<td>3-94</td>
</tr>
<tr>
<td>3-49</td>
<td>Derating Curves</td>
<td></td>
</tr>
<tr>
<td>3-50</td>
<td>Failure Rate of a Silicon Rectifying Diode Using the MIL-HDBK-217D Methodology</td>
<td></td>
</tr>
<tr>
<td>3-51</td>
<td>Thermal Cycle Test Apparatus</td>
<td>3-98</td>
</tr>
<tr>
<td>3-52</td>
<td>Typical Thermal Cycle Temperature Profile</td>
<td>3-99</td>
</tr>
<tr>
<td>3-53</td>
<td>Thermal Resistance Measurement Equipment</td>
<td>3-100</td>
</tr>
<tr>
<td>4-1</td>
<td>Recommended Encapsulated Diode Heat Spreader Plate Size Based on Limited Experimental Data</td>
<td></td>
</tr>
<tr>
<td>Table</td>
<td>Description</td>
<td>Page</td>
</tr>
<tr>
<td>-------</td>
<td>-------------</td>
<td>------</td>
</tr>
<tr>
<td>3-1</td>
<td>Potential Diode Chip Suppliers</td>
<td>3-7</td>
</tr>
<tr>
<td>3-2</td>
<td>Characteristics of General Instrument Diode Chips</td>
<td>3-9</td>
</tr>
<tr>
<td>3-3</td>
<td>Characteristics of International Rectifier Diode Chips</td>
<td>3-10</td>
</tr>
<tr>
<td>3-4</td>
<td>Characteristics of M/ACON Diode Chips</td>
<td>3-11</td>
</tr>
<tr>
<td>3-5</td>
<td>Characteristics of Motorola Diode Chips</td>
<td>3-12</td>
</tr>
<tr>
<td>3-6</td>
<td>Characteristics of Semicon Diode Chips</td>
<td>3-13</td>
</tr>
<tr>
<td>3-7</td>
<td>Characteristics of TRW Power Semiconductor Diode Chips</td>
<td>3-14</td>
</tr>
<tr>
<td>3-8</td>
<td>Characteristics of Unitrode Diode Chips</td>
<td>3-15</td>
</tr>
<tr>
<td>3-9</td>
<td>Characteristics of Varo Diode Chips</td>
<td>3-16</td>
</tr>
<tr>
<td>3-10</td>
<td>Mounted Diode Chip Unit Prices (1982 $/Device) Based on a Quantity of 1000 Units</td>
<td>3-17</td>
</tr>
<tr>
<td>3-11</td>
<td>Mounted Diode Chips Received as Samples for Evaluation</td>
<td>3-17</td>
</tr>
<tr>
<td>3-12</td>
<td>Comparison of Diode Chip Thermal Resistance Values</td>
<td>3-20</td>
</tr>
<tr>
<td>3-13</td>
<td>Anode Pull Test Results</td>
<td>3-26</td>
</tr>
<tr>
<td>3-14</td>
<td>Properties of Candidate Heat Spreader Plate Materials</td>
<td>3-30</td>
</tr>
<tr>
<td>3-15</td>
<td>Design Characteristics of the Encapsulation Test Specimens</td>
<td>3-34</td>
</tr>
<tr>
<td>3-16</td>
<td>Design Characteristics of Experimental Modules</td>
<td>3-42</td>
</tr>
<tr>
<td>3-17</td>
<td>Experimental Module Thermal Test Results</td>
<td>3-46</td>
</tr>
<tr>
<td>3-18</td>
<td>Diode/Heat Spreader Assembly Design Parameters</td>
<td>3-50</td>
</tr>
<tr>
<td>3-19</td>
<td>Number of Bypass Diodes Required as a Function of Module Area</td>
<td>3-50</td>
</tr>
<tr>
<td>3-20</td>
<td>Direct Labor Estimate for the 6 Ampere Assemblies</td>
<td>3-54</td>
</tr>
<tr>
<td>3-21</td>
<td>Direct Labor Estimate for the 12 Ampere Assemblies</td>
<td>3-55</td>
</tr>
<tr>
<td>3-22</td>
<td>Direct Labor Estimate for the 18 Ampere Assemblies</td>
<td>3-56</td>
</tr>
<tr>
<td>3-23</td>
<td>Summary of Direct Labor Requirements</td>
<td>3-57</td>
</tr>
<tr>
<td>3-24</td>
<td>Direct Labor Costs</td>
<td>3-57</td>
</tr>
<tr>
<td>3-25</td>
<td>Material Cost Summary for the 6 Ampere Assembly (1983 $/Unit)</td>
<td>3-58</td>
</tr>
<tr>
<td>3-26</td>
<td>Material Cost Summary for the 12 Ampere Assembly (1983 $/Unit)</td>
<td>3-58</td>
</tr>
<tr>
<td>3-27</td>
<td>Material Cost Summary for the 18 Ampere Assembly (1983 $/Unit)</td>
<td>3-59</td>
</tr>
<tr>
<td>3-28</td>
<td>Selling Price (1983 $) of Packaged Diodes in AMP, Inc. Plastic Enclosures</td>
<td>3-64</td>
</tr>
<tr>
<td>3-29</td>
<td>Price Comparison Between Bypass Diode Integration Approaches (1983 $/m² of module area)</td>
<td>3-66</td>
</tr>
<tr>
<td>3-30</td>
<td>Curve Fitting Coefficients for the Schottky Diode</td>
<td>3-72</td>
</tr>
<tr>
<td>3-31</td>
<td>Summary of Bypass Circuit Power Dissipation</td>
<td>3-78</td>
</tr>
<tr>
<td>3-32</td>
<td>Formulation of the Annual Average Reverse Bias Bypass Diode Temperature</td>
<td>3-85</td>
</tr>
<tr>
<td>3-33</td>
<td>Multiplying Factors for Part Failure Rate Models</td>
<td>3-91</td>
</tr>
<tr>
<td>3-34</td>
<td>MIL-HDBK-217D Silicon Diode Derating Conditions</td>
<td>3-92</td>
</tr>
<tr>
<td>3-35</td>
<td>The Evaluation of Multiplying Factors for General Purpose Silicon Diodes</td>
<td>3-93</td>
</tr>
<tr>
<td>3-36</td>
<td>Thermal Resistance Measurements Before and After Temperature Cycling</td>
<td>3-101</td>
</tr>
</tbody>
</table>
SECTION 1
SUMMARY
SECTION 1
SUMMARY

The integration of bypass diodes within photovoltaic modules may be necessary to limit the potential for reverse voltage "hot-spot" heating if the individual modules are evaluated to the requirements of proposed product standards for flat-plate photovoltaic modules and panels. In such cases, where the use of module bypass diodes is indicated, the mechanical and electrical integration of these diodes within the module encapsulation system is a viable design solution which offers many advantages over conventionally packaged diode mounting methods. A diode/heat spreader plate assembly of the configuration shown in Figure 1-1, where the pad-mounted diode chip is soldered to the center of a square copper plate, can be conveniently laminated within the module encapsulation system as shown in Figure 1-2. This arrangement, with the diode/heat spreader plate assembly positioned behind the solar cell circuit, results in a negligible increase in encapsulant volume with no increase in module frontal area. The module encapsulation system also functions to electrically isolate the diode installation.

A comprehensive survey of available pad-mounted PN junction and Schottky diodes resulted in the selection of Semicon PN junction diode cells for this application. The use of Schottky devices in internal module bypass circuits was ruled-out because of higher level array circuit design considerations which are discussed in Section 3.1.

The results of diode junction-to-heat spreader thermal resistance measurements were used in a multi-node thermal model to predict the diode junction temperature as a function of copper heat spreader plate size and diode heat dissipation. A 130°C ethylene vinyl acetate temperature limitation was used to establish the criterion for determining the required plate size for a specified bypass current.
Figure 1-1. Diode/Heat Spreader Configuration

Figure 1-2. Typical Glass Superstrate Lamination Stack-up with Encapsulated Bypass Diode
Three module segments, each consisting of twenty-four square solar cells, 100 mm on a side, arranged in different circuit configurations and with different size heat spreaders, were designed and fabricated to function as test specimens for the experimental determination of the heat spreader temperature rise as a function of diode heat dissipation. The data from these characterization tests were used to develop the relationship shown in Figure 1-3. It is recommended that this curve be used as a design guide in the sizing of copper heat spreader plates for encapsulated bypass diode installations.

![Figure 1-3. Recommended Encapsulated Diode Heat Spreader Plate Size Based on Limited Experimental Data](image)

A detailed manufacturing cost comparison of encapsulated bypass diode cells of several current ratings with comparable externally-mounted packaged diodes has revealed no strong cost-related incentive for one approach over another. The decision to package a bypass diode as an integral part of a photovoltaic module, whether externally or internally-mounted, should be made by the module designer based on requirements related exclusively to the ability of the module to survive the "hot spot" heating conditions. Depending on the module circuit configuration, it may be necessary to employ multiple bypass diodes as part of the module design to insure satisfactory performance during this test exposure. This is particularly true for
residential applications where the requirements for dc system voltage and array and module size tend to dictate a relatively large number of series-connected cells per module. In such cases, where the requirement for multiple bypass diodes would require the repeated penetration of the module encapsulant for connections to externally-mounted diodes, it would seem logical to mount the diodes as an integral part of the encapsulation system so that no intermediate penetrations are required.

The use of a single module-mounted bypass diode must be questioned on the basis of intended function since such an application will not enhance the survivability of the module in the hot-spot heating test environment, as defined by the proposed UL standard, and the inclusion of a single bypass diode at the module level may only complicate the array circuit design by introducing problems of current sharing among these individual module diodes if the array circuit designer wishes to employ a parallel-connected group of modules as a circuit element. Under such circumstances current sharing among parallel-connected diodes can be forced by the inclusion of an appropriately selected series resistance value in each bypass path. The magnitude of the voltage drop in each forward conducting bypass path will be significantly increased by the presence of this additional resistance. This, in turn, may cause a disproportionately large decrease in the power output capability of the affected source circuit at the system output voltage which is determined by the maximum power operating point of the unaffected source circuits. This shortcoming can be avoided by the use of an externally-mounted bypass diode which is selected by the array circuit designer and sized to accommodate the bypass current from all parallel-connected modules in the bypass group. Virtually all bypass current will be through this large external diode if its forward voltage drop, when passing this current, is significantly less than the individual module diodes. Such a situation can exist if the large external diode is a Schottky device and the single module diodes are PN junction devices or if multiple, series-connected PN junction devices are used as module bypass diodes with a single large PN junction diode used as the array bypass diode.
The photovoltaic module bypass application is not particularly demanding relative to the conventional rectifying application for power diodes. The operating environment for a photovoltaic module bypass diode is characterized by a prolonged exposure to a low level reverse voltage (~0 vdc during nighttime periods and typically 15 vdc during daytime periods). Under these reverse voltage conditions the diode temperature varies from near the ambient air temperature during nighttime periods to a temperature approximately equal to the module operating temperature during daytime periods. Occasionally the diode may be required to perform its bypass function by conducting a portion of the circuit current in the forward direction. Under these conditions the diode junction temperature could approach the maximum rated value, but the time spent in this mode of operation is probably several orders of magnitude less than the time spent in the reverse voltage operating mode.

Diode failure rate data is available for a rectifying application where the excitation source is a 60 Hz sinusoidal waveform and where failure is defined as a relatively small change in reverse leakage current. The application of this data to the dc blocking operation of a bypass diode leads to the general conclusion that, with proper design, the bypass diode failure rate will be sufficiently low so that their inclusion can be justified on the basis of an overall array reliability improvement over a 20 year design lifetime.

The thermal resistance between the diode junction and the heat spreader is a critical element in the determination of diode junction temperature (and, hence, reliability) under forward conducting conditions. The stability of this thermal resistance with temperature cycling requires further study in the light of the results from a limited thermal cycling exposure test where twelve specimens were cycled 100 times between the extremes of -40 and 150°C. This temperature cycling exposure, which is unquestionably severe in terms of the magnitude of the temperature extremes, resulted in significant increases in the thermal resistance across the soldered interface between the silicon die and the heat spreader. Such changes in thermal resistance are indicative of the propagation of void areas in the solder joint.
SECTION 2
INTRODUCTION
SECTION 2
INTRODUCTION

This research is an outgrowth of the bypass diode integration activity reported in Reference [1], which led to the conclusion that the direct mounting of diode chips onto copper heat spreader plates for lamination within the module encapsulant offers an attractive installation option with the following advantages:

- the thermal resistance from the diode junction-to-heat sink can be somewhat lower with the chip, since the case, which is associated with the packaged diode, has been eliminated and replaced with a relatively large heat spreader plate,
- the mounted chip is much smaller than the packaged diode and therefore its placement in the module is not limited to locations that are large enough to accommodate the rather bulky diode case, and
- the environmental protection and electrical insulation are provided by the module encapsulant.

The original objective of this contract was to research the design and processing techniques necessary to incorporate a bypass diode/heat spreader assembly within the module encapsulant. This objective was broadened, as a result of a subsequent contract modification, to include the more general application of diodes, used in both bypass and blocking modes, to modules in high voltage and high power systems. The program activity is organized into nine major tasks as listed below.

Task 1 - Requirements Definition
Task 2 - Design Synthesis and Development
Task 3 - Component and Module Mock-up Fabrication
Task 4 - Bypass Diode Cost Comparison
Task 5 - Bypass Diode Reliability Considerations
Task 6 - Parallel Bypass Diode Load Sharing Considerations

As illustrated in Figure 2-1, this annual report covers the results of the first seven task activities which were completed as of this reporting date. Under Task 1 the requirements for incorporating PN junction or Schottky diode chips into the module encapsulant system were developed. Available diode chips of both types, rated for forward currents over the range from 2 to 20 amperes, were investigated. Sources of supply were identified and diodes were characterized by mounting configuration, junction temperature limitation, and by forward current-voltage relationship. Functional requirements related to the integration of bypass diodes into a module laminate, including encapsulant temperature limitations, electrical insulation, anode lead attachment and environmental protection, were investigated.

The Task 2 activity addressed the issues related to the design synthesis of the diode/heat spreader assemblies for the forward current range of 2 to 20 amperes. A thermal analysis was performed to permit the selection of the required square copper plate size as a function of diode heat dissipation. Encapsulation considerations included the selection of appropriate insulating materials, anode lead routing, and the integration of the heat spreader with the internal current collecting buses.

Task 3 included the fabrication and test of various bypass diode/heat spreader assembly mock-ups including the encapsulation of these assemblies within simulated modules. As a final verification of the design concept, diode/heat spreader assemblies of six different sizes were encapsulated in three separate modules, each configured with twenty-four square solar cells, 100 mm on a side, to produce short-circuit currents of 3, 12 and 18 amperes.

A comparative cost assessment of the encapsulated bypass diode packaging approach with the more conventional externally-mounted enclosure method was performed under Task 4.
Figure 2-1. Master Program Schedule
The factors affecting the reliability of rectifying diodes used in photovoltaic array bypass applications were addressed as part of Task 5. Available diode failure rate data were assembled and used to estimate the reliability of bypass diodes.

The current sharing in parallel-connected diodes was investigated under Task 6. The circuit analysis performed as part of this activity included the parallel connection of PN junction diodes of the same type as well as a PN junction diode in parallel with a Schottky diode. In all cases the effects of an imposed junction temperature difference and series resistance in the bypass paths were evaluated.

The stability of the solder joint between the diode cell and the heat spreader, which is crucial to the thermal dissipation capability of an encapsulated diode package, was experimental investigated by a limited thermal cycling exposure as defined under Task 7.
SECTION 3

TECHNICAL DISCUSSION
SECTION 3
TECHNICAL DISCUSSION

3.1 BYPASS DIODE FUNCTIONAL REQUIREMENTS

Bypass diodes are often used in photovoltaic array circuits to perform the following functions:

- Provide a parallel path for current around faulty module circuit elements so that the source circuit current capability is not limited by any more than the approximate short-circuit current capability of elements within the bypassed group.
- Limit the reverse voltage that can be developed across the bypassed group to the forward voltage drop of the forward conducting bypass diode. This limits the amount of reverse voltage "hot-spot" heating that can occur within an affected solar cell of the bypassed group.
- Provide a parallel path for current, when connected externally around a module, so that the removal of the module from an illuminated array does not create an arc.

The electrical interconnection of modules to form an array is generally accomplished in one of the two ways diagrammed in Figure 3-1. The first of these methods, called "Parallel-connected Series Strings" in Figure 3-1(a), has been widely used but is characterized by a disproportionately high power loss due to short-circuit current mismatch among the modules within each individual series string. This mismatch loss can be minimized by interconnecting the modules as shown in Figure 3-1(b), referred to as the "Series-connected Parallel Groups" arrangement. With this latter interconnection scheme, where the number of parallel-connected modules is relatively large, the modules can be randomly placed within the array circuit with little impact on the resultant total array short-circuit current capability. However, when bypass diodes are incorporated into a circuit of this configuration it is necessary to carefully evaluate the sizing of these diodes relative to the short-circuit current capability of the entire parallel group. Modules with individual bypass diodes may require the additional protection of a single bypass diode which is connected across each parallel
Figure 3-1. Alternative Module-to-Module Interconnection Approaches
group and sized to carry the total short-circuit current produced by all modules in the parallel group at a voltage drop substantially lower than the individual module bypass diodes.

The driving requirement that forces the module designer to consider the use of bypass diodes is the "hot-spot" endurance test specified in the proposed UL "Standard for Flat Plate Photovoltaic Modules and Panels" [2], which has its origins in a JPL Block V specification [3]. Depending on the module circuit configuration it may be necessary to employ multiple module-mounted bypass diodes to insure satisfactory performance during this test exposure. This is particularly true for residential applications where the requirements for dc system voltage and array and module size tend to dictate a relatively large number of series-connected cells per module. Under such circumstances it is clear that the best solution involves the use of both internal and external diodes in an arrangement of the type illustrated in Figure 3-2. In this case, cross-ties have been used to parallel multiple modules as an element of a source circuit. It is clear that without the external bypass diodes this circuit would be subject to internal diode current overloading in the event of open-circuit failures or shadowing. It is also apparent that the elimination of all internal bypass diodes may compromise the ability of the module to survive the JPL hot-spot endurance test. However, with the arrangement shown, the combined use of both internal and external bypass diodes would seem to resolve all the concerns mentioned above since the forward voltage drop of the external diode, relative to the series-connected drop of the multiple internal diodes will assure that the bypassed current will pass through the external diode which can be sized to accommodate the short-circuit current of the entire source circuit.

When the external diode is used to bypass a relatively large number of series-connected solar cells, as in the case illustrated in Figure 3-2, it is important to assure that the reverse blocking voltage of the external diode is sufficiently high. This consideration would eliminate the Schottky

2. UL 1703, "Standard for Flat-Plate Photovoltaic Modules and Panels" (Draft Document)
Figure 3-2. Typical Array Source Circuit Diagram with Modules Having Multiple Internal Bypass Diodes
diode for applications where more than 26 series-connected solar cells (at 0.75 volts per cell at -20°C) are bypassed by the external diode. This assumes a 40 volt Schottky reverse blocking voltage which is derated by a factor of two. In these cases, the use of a PN junction device for the external diode is indicated. Thus, in the general case where multiple internally bypassed cell groups are cross-tied and externally bypassed, it will be necessary to use a PN junction device for the external diode as well as PN junction devices for the internal module diodes. This latter conclusion stems from the observation that the forward drop of two series-connected internal Schottky diodes may not be greater than the forward voltage of the single external PN junction diode which is the condition required to assure a current through the external bypass path.

The special case illustrated in Figure 3-3 depicts the cross-strapping of modules which each have a single bypassed cell group. In this case, the number of series-connected solar cells in each group will generally be less than 26 due to hot-spot heating considerations and protection of the internal diodes is assured by using a Schottky device for the external diode and a PN junction device for the internal diodes.

Thus, these arguments lead to the conclusion that integral bypass diodes will generally be required to assure compliance with established JPL hot-spot testing specifications and that, when used, these diodes should be PN junction devices to provide the forward voltage drop necessary to permit external diode protection of cross-tied groups.

3.2 AVAILABLE DIODE CHIP TYPES
Potential suppliers of PN junction and Schottky diodes were contacted to determine their interest in supplying diodes in chip form for use in the photovoltaic module bypass application. The manufacturers listed in Table 3-1 currently produce such devices and indicated an interest in selling diode chips with integral mounting pads (to facilitate handling and assembly). These diode cells are generally of two configurations as depicted in Figure 3-4, depending on the diode type. PN junction devices are supplied in a button or pill configuration as shown in Figure 3-4(a) with the silicon die soldered between metallic disks and protected with a circumferential Silastic seal. A high lead solder composition is generally
Figure 3-3. Typical Array Source Circuit Diagram With Modules Having a Single Internal Bypass Diode
### Table 3-1. Potential Diode Chip Suppliers

<table>
<thead>
<tr>
<th>MANUFACTURER</th>
<th>DIODE CHIP TYPE</th>
<th>FORWARD CURRENT RATING (AMPERES)</th>
</tr>
</thead>
<tbody>
<tr>
<td>GENERAL INSTRUMENT</td>
<td>PN JUNCTION</td>
<td>8, 26</td>
</tr>
<tr>
<td>INTERNATIONAL RECTIFIER</td>
<td>SCHOTTKY</td>
<td>10, 30, 60</td>
</tr>
<tr>
<td>M/ACON (FORMERLY MICROWAVE ASSOCIATES)</td>
<td>SCHOTTKY</td>
<td>5, 15, 30, 60</td>
</tr>
<tr>
<td>MOTOROLA</td>
<td>SCHOTTKY</td>
<td>15, 30, 60, 75</td>
</tr>
<tr>
<td>SEMICON</td>
<td>PN JUNCTION</td>
<td>6, 12, 20, 40, 50</td>
</tr>
<tr>
<td></td>
<td>SCHOTTKY</td>
<td>15, 30, 75</td>
</tr>
<tr>
<td>TRW</td>
<td>SCHOTTKY</td>
<td>30, 60</td>
</tr>
<tr>
<td>UNITRODE</td>
<td>SCHOTTKY</td>
<td>8, 30, 60</td>
</tr>
<tr>
<td>VARO</td>
<td>SCHOTTKY</td>
<td>15, 30, 60</td>
</tr>
</tbody>
</table>

---

**Figure 3-4. Typical Diode Cell Packaging Configuration**

- **(a)** PN Junction Device
- **(b)** Schottky Device
used to join these layers since it provides superior joint-fatigue
tolerance. A typical Schottky device package, as shown in Figure 3-4(b),
mounts the die on a molybdenum disk to form the cathode terminal. A smaller
metal disk, or solder mound is attached to the top of the die to form the
anode contact. The edges of the device are unprotected, thus creating the
requirement for careful handling and processing to avoid performance degra-
dation during higher level assembly operations.

Tables 3-2 through 3-9 contain a summary of the device offerings from each
potential supplier including general physical characteristics and pertinent
performance rating parameters. The tabulated values of average forward cur-
rent rating, which are based on 60 Hz half-wave rectified ac operation, can
be conservatively increased by 25 percent for dc operation. Each device is
identified with its associated package type (e.g., D04 or D05) and a repre-
sentative value of junction-to-case thermal resistance is listed based on
this package design. When soldered directly to a flat-plate heat spreader,
the thermal resistance measured between the junction and the heat spreader
could be expected to be lower than the tabulated value for the packaged
diode configuration.

Mounted PN junction chips are available from Semicon and General Instrument
as standard product lines. However, Schottky diode chips are only available
if a production run is underway for packaged units using this die. A mini-
imum order of approximately $500 is usually required by most manufacturers to
start-up a line for a particular Schottky diode chip not in stock. Based on
a survey conducted in June 1982, Motorola provided the shortest response
time for the delivery of a variety of mounted Schottky diode chips. This
same survey yielded the range of mounted chip prices given in Table 3-10 for
an order quantity of 1000 units. These data indicate that mounted Schottky
diode chips can be expected to be approximately double the price of compara-
bly rated PN junction devices.

Sample quantities of available diode chips of both types were requested from
all potential suppliers. Evaluation samples of the types listed in
Table 3-11 were received from four manufacturers. Mounted Schottky diode
chips were readily available from Motorola since they are assembled to the
mounting pads and tested as an initial operation prior to insertion into
Table 3-2. Characteristics of General Instrument Diode Chips

<table>
<thead>
<tr>
<th>DIODE CHIP TYPE</th>
<th>DIMENSIONS</th>
<th>AVERAGE FORWARD CURRENT RATING (BASED ON 60 HZ-AC ON HEAT SINK (AMPS))</th>
<th>MAXIMUM ALLOWABLE JUNCTION TEMPERATURE (°C)</th>
<th>USED IN PACKAGE TYPE (TYP. EXAMPLE)</th>
<th>THERMAL RESISTANCE IN PACKAGE (JUNCTION TO HEAT SINK (°C/WATT))</th>
</tr>
</thead>
<tbody>
<tr>
<td>PN Junction Die</td>
<td>Overall .112 dia Height .158 dia</td>
<td>Nickel plated copper-top and bottom</td>
<td>8 (Button cell PR4-A without attachment to copper heat sink rated at 3 amps)</td>
<td>PR 4-A (3 amp) Button Cell</td>
<td>2.0</td>
</tr>
<tr>
<td>PN Junction Die</td>
<td>Overall .160 dia Height .220 dia</td>
<td>Same as above</td>
<td>25 (Button cell SOZA-A without attachment to copper heat sink rated at 6 amps)</td>
<td>SOZA-A (6 amp) Button Cell</td>
<td>1.2</td>
</tr>
</tbody>
</table>
Table 3-3. Characteristics of International Rectifier Diode Chips

<table>
<thead>
<tr>
<th>DIODE CHIP TYPE</th>
<th>DIMENSIONS</th>
<th>TYPE OF METALLIZED PADS</th>
<th>AVERAGE FORWARD CURRENT RATING (BASED ON 60 HZ-AC) ON HEAT SINK (AMPS)</th>
<th>MAXIMUM ALLOWABLE JUNCTION TEMPERATURE (°C)</th>
<th>IDENTIF. NO.</th>
<th>STYLE</th>
<th>THERMAL RESISTANCE IN PACKAGE (JUNCTION TO HEAT SINK) (°C/WATT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Schottky</td>
<td>Die Top Pad .125 sq. .100 dia, Bottom Pad .180 dia</td>
<td>Nickel plated, molybdenum - top and bottom</td>
<td>10</td>
<td>150°</td>
<td>10TQ030</td>
<td>To 220</td>
<td>5.0</td>
</tr>
<tr>
<td>Schottky</td>
<td>Die Top Pad .175 sq. .150 dia, Bottom Pad .280 dia</td>
<td>Same as above</td>
<td>30</td>
<td>150°</td>
<td>21FQ035</td>
<td>DD4</td>
<td>2.0</td>
</tr>
<tr>
<td>Schottky</td>
<td>Die Top Pad .200 sq. .175 dia, Bottom Pad .250 dia</td>
<td>Same as above</td>
<td>50</td>
<td>150°</td>
<td>51HQ045</td>
<td>DD5</td>
<td>1.0</td>
</tr>
</tbody>
</table>

*175°C Junction Temperature Chips Available (IR Process 830)
Table 3-4. Characteristics of M/ACON* Diode Chips

<table>
<thead>
<tr>
<th>DIODE CHIP TYPE</th>
<th>DIMENSIONS</th>
<th>TYPE OF METALLIZED PADS</th>
<th>AVERAGE FORWARD CURRENT RATING (BASED ON 60 HZ-AC) ON HEAT SINK (AMPS)</th>
<th>MAXIMUM ALLOWABLE JUNCTION TEMPERATURE (°C)</th>
<th>USED IN PACKAGE TYPE (TYP. EXAMPLE)</th>
<th>THERMAL RESISTANCE IN PACKAGE (JUNCTION TO HEAT SINK) (°C/WATT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Schottky</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Die Top Pad</td>
<td>.084 sq.</td>
<td>Lead/Indium/Silver</td>
<td>5</td>
<td>150</td>
<td>MA40520 D04 Axial</td>
<td>8.0</td>
</tr>
<tr>
<td>Ball</td>
<td>.125 dia</td>
<td>solder molybdenum-top</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Die Bottom Pad</td>
<td>.010</td>
<td>Lead/Indium/Silver</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ball</td>
<td>.007</td>
<td>clad molybdenum-bottom</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Schottky</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Die Top Pad</td>
<td>.112 sq.</td>
<td>Same as above</td>
<td>15</td>
<td>150</td>
<td>MA401520 D04</td>
<td>4.0</td>
</tr>
<tr>
<td>Ball</td>
<td>.169 dia</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Die Bottom Pad</td>
<td>.010</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ball</td>
<td>.007</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Schottky</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Die Top Pad</td>
<td>.152 sq.</td>
<td>Lead/Indium/Silver</td>
<td>30</td>
<td>150</td>
<td>SD 41 D04</td>
<td>2.0</td>
</tr>
<tr>
<td>Ball</td>
<td>.125 dia</td>
<td>solder molybdenum-top</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Top Pad</td>
<td>.220 dia</td>
<td>clad molybdenum-bottom</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Schottky</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Die Top Pad</td>
<td>.216 sq.</td>
<td>Same as above</td>
<td>60</td>
<td>150</td>
<td>SD 51 D04</td>
<td>1.0</td>
</tr>
<tr>
<td>Ball</td>
<td>.169 dia</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bottom Pad</td>
<td>.310 dia</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

* Formerly Microwave Associates

3-11

ORIGINAL PAGE IS OF POOR QUALITY
<table>
<thead>
<tr>
<th>DIODE CHIP TYPE</th>
<th>DIMENSIONS</th>
<th>TYPE OF METALLIZED PADS</th>
<th>AVERAGE FORWARD CURRENT RATING (BASED ON 60 HZ-AC) ON HEAT SINK (AMPS)</th>
<th>MAXIMUM ALLOWABLE JUNCTION TEMPERATURE (°C)</th>
<th>USED IN PACKAGE TYPE (TYP. EXAMPLE)</th>
<th>THERMAL RESISTANCE IN PACKAGE (JUNCTION TO HEAT SINK) (°C/WATT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Schottky</td>
<td>Die Top Pad .126 sq. .100 dia</td>
<td>Nickel plated, molybdenum - top and bottom</td>
<td>15</td>
<td>125</td>
<td>MBR 1520 1530 1540</td>
<td>D04</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad .162 dia</td>
<td>.007 .015 .010</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Schottky</td>
<td>Die Top Pad .160 sq. .136 dia</td>
<td>Same as above</td>
<td>30*</td>
<td>125</td>
<td>MBR 3520 35 45 SD 41</td>
<td>D04</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad .230 dia</td>
<td>.007 .015 .010</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Schottky</td>
<td>Die Top Pad .200 sq. .176 dia</td>
<td>Same as above</td>
<td>75</td>
<td>150</td>
<td>MBR 7520 30 35 40 45</td>
<td>D05</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad .206 dia</td>
<td>.007 .015 .010</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

* Chrome Metal Barrier Material
** Platinum Metal Barrier Material
### Table 3-6. Characteristics of Semicon Diode Chips

<table>
<thead>
<tr>
<th>DIODE CHIP TYPE</th>
<th>DIMENSIONS</th>
<th>TYPE OF METALLIZED PADS</th>
<th>RATING CURRENT (BASED ON 50 DEG. F.)</th>
<th>MAXIMUM ALLOWABLE JUNCTION TEMPERATURE (DEG. F.)</th>
<th>PACKAGE TYPE (TYP. EXAMPLE)</th>
<th>THERMAL RESISTANCE IN JUNCTION TO HEAT SINK (DEG. F/WATT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>P/N Junction</td>
<td>Diode</td>
<td>.100 dia</td>
<td>Silver clad aluminum top and bottom</td>
<td>6</td>
<td>175</td>
<td>IN1612A/DA</td>
</tr>
<tr>
<td></td>
<td>Top Pad</td>
<td>.120 dia</td>
<td>Slighting around periphery of die and pads</td>
<td>6</td>
<td>175</td>
<td>IN1612/DA</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad</td>
<td>.120 dia</td>
<td>Slighting around periphery of die and pads</td>
<td>6</td>
<td>175</td>
<td>IN1612/DA</td>
</tr>
<tr>
<td>P/N Junction</td>
<td>Diode</td>
<td>.140 dia</td>
<td>Same as above</td>
<td>12</td>
<td>175</td>
<td>IN2576/DA</td>
</tr>
<tr>
<td></td>
<td>Top Pad</td>
<td>.160 dia</td>
<td>Same as above</td>
<td>12</td>
<td>175</td>
<td>IN2576/DA</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad</td>
<td>.160 dia</td>
<td>Same as above</td>
<td>12</td>
<td>175</td>
<td>IN2576/DA</td>
</tr>
<tr>
<td>P/N Junction</td>
<td>Diode</td>
<td>.220 dia</td>
<td>Same as above</td>
<td>20</td>
<td>175</td>
<td>IN3491/DA</td>
</tr>
<tr>
<td></td>
<td>Top Pad</td>
<td>.250 dia</td>
<td>Same as above</td>
<td>20</td>
<td>175</td>
<td>IN3491/DA</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad</td>
<td>.250 dia</td>
<td>Same as above</td>
<td>20</td>
<td>175</td>
<td>IN3491/DA</td>
</tr>
<tr>
<td>P/N Junction</td>
<td>Diode</td>
<td>.280 dia</td>
<td>Same as above</td>
<td>50</td>
<td>175</td>
<td>IN4458/DA</td>
</tr>
<tr>
<td></td>
<td>Top Pad</td>
<td>.320 dia</td>
<td>Same as above</td>
<td>50</td>
<td>175</td>
<td>IN4458/DA</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad</td>
<td>.320 dia</td>
<td>Same as above</td>
<td>50</td>
<td>175</td>
<td>IN4458/DA</td>
</tr>
<tr>
<td>Schottky</td>
<td>Die</td>
<td>.130 sq.</td>
<td>Silver plated, nickel clad anode-</td>
<td>15*</td>
<td>150</td>
<td>250/360</td>
</tr>
<tr>
<td></td>
<td>Top Pad</td>
<td>.135 dia</td>
<td>bondless top and -bottom</td>
<td>15*</td>
<td>150</td>
<td>250/360</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad</td>
<td>.135 dia</td>
<td>Bondless top and -bottom</td>
<td>15*</td>
<td>150</td>
<td>250/360</td>
</tr>
<tr>
<td>Schottky</td>
<td>Die</td>
<td>.160 sq.</td>
<td>Same as above</td>
<td>30*</td>
<td>150</td>
<td>250/360</td>
</tr>
<tr>
<td></td>
<td>Top Pad</td>
<td>.163 dia</td>
<td>Same as above</td>
<td>30*</td>
<td>150</td>
<td>250/360</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad</td>
<td>.163 dia</td>
<td>Same as above</td>
<td>30*</td>
<td>150</td>
<td>250/360</td>
</tr>
<tr>
<td>Schottky</td>
<td>Die</td>
<td>.210 sq.</td>
<td>Same as above</td>
<td>75*</td>
<td>150</td>
<td>250/360</td>
</tr>
<tr>
<td></td>
<td>Top Pad</td>
<td>.215 dia</td>
<td>Same as above</td>
<td>75*</td>
<td>150</td>
<td>250/360</td>
</tr>
<tr>
<td></td>
<td>Bottom Pad</td>
<td>.215 dia</td>
<td>Same as above</td>
<td>75*</td>
<td>150</td>
<td>250/360</td>
</tr>
</tbody>
</table>

* Junction Metal Barrier Material
Table 3-7. Characteristics of THN Power Semiconductors

<table>
<thead>
<tr>
<th>DIODE CHIP TYPE</th>
<th>THICKNESS (Inches)</th>
<th>SIZE (Inches)</th>
<th>AVERAGE FORWARD CURRENT RATING (AMPS)</th>
<th>TYPE OF METALIZED PADS</th>
<th>THICKNESS RESISTANCE IN_packages (°C/WATT)</th>
<th>THERMAL PACKAGE TYPE (TYP. EXAMPLE)</th>
<th>MULTIPLE JUNCTION TEMPERATURE (°C)</th>
<th>STYLES IDENTIF. NO.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Schottky</td>
<td>.165 sq</td>
<td>.100 dia</td>
<td>30</td>
<td>Lead/Inkum/Sliver clad molybdenum - top and bottom</td>
<td>2</td>
<td>S941</td>
<td>150</td>
<td>0804</td>
</tr>
<tr>
<td></td>
<td>.211 sq</td>
<td>.140 dia</td>
<td>60</td>
<td>Gold/Inkum clad molybdenum on top.</td>
<td>1</td>
<td>S981</td>
<td>150</td>
<td>0805</td>
</tr>
<tr>
<td></td>
<td>Die Top Pad</td>
<td>.240 dia</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Die Bottom Pad</td>
<td>.240 dia</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

* Being redesigned - new unit available approximately Jan., 1983
Table 3-8. Characteristics of Unitrode Diode Chips

<table>
<thead>
<tr>
<th>DIODE CHIP TYPE</th>
<th>DIMENSIONS</th>
<th>AVERAGE FORWARD CURRENT RATING (BASED ON 60 HZ-AC) ON HEAT SINK (AMPS)</th>
<th>MAXIMUM ALLOWABLE JUNCTION TEMPERATURE (°C)</th>
<th>THERMAL RESISTANCE IN PACKAGE (JUNCTION TO HEAT SINK) (°C/WATT)</th>
<th>IDENTIF. NO.</th>
<th>STYLE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Schottky</td>
<td>Die Top Pad Bottom Pad</td>
<td>.113 sq .067 dia .140 dia</td>
<td>.010 .014 .014</td>
<td>Lead/Indium/Silver clad molybdenum - top and bottom</td>
<td>8</td>
<td>150</td>
</tr>
<tr>
<td>Schottky</td>
<td>Die Top Pad Bottom Pad</td>
<td>.167 sq .120 dia .180 dia</td>
<td>.010 .014 .014</td>
<td>Same as above</td>
<td>30</td>
<td>150</td>
</tr>
<tr>
<td>Schottky</td>
<td>Die Top Pad Bottom Pad</td>
<td>.183 sq .140 dia .320 dia</td>
<td>.010 .014 .014</td>
<td>Same as above</td>
<td>60</td>
<td>150</td>
</tr>
</tbody>
</table>

3-15
### Table 3-9. Characteristics of Varo Diode Chips

<table>
<thead>
<tr>
<th>DIODE CHIP TYPE</th>
<th>DIMENSIONS</th>
<th>TYPE OF METALLIZED PADS</th>
<th>AVERAGE FORWARD CURRENT RATING (BASED ON 60 HZ-AC) ON HEAT SINK (AMPS)</th>
<th>MAXIMUM ALLOWABLE JUNCTION TEMPERATURE (°C)</th>
<th>USED IN PACKAGE TYPE (TYP. EXAMPLE)</th>
<th>THERMAL RESISTANCE IN PACKAGE (JUNCTION TO HEAT SINK) (°C/WATT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Schottky</td>
<td>Diameter</td>
<td>.130 sq. .105 dia. .200 dia.</td>
<td>Lead/Tin/Silver clad copper - top and bottom</td>
<td>15</td>
<td>VS001200 1500 1540</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Thickness</td>
<td>.015 .015 .015</td>
<td>Lead/Tin/Silver clad molybdenum - bottom</td>
<td>150</td>
<td>VS001200 1500 1540</td>
<td></td>
</tr>
<tr>
<td>Schottky</td>
<td>Diameter</td>
<td>.160 sq. .140 dia. .285 dia.</td>
<td>Lead/Tin/Silver clad molybdenum - bottom</td>
<td>30</td>
<td>VS003200 3030 3040</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Thickness</td>
<td>.015 .015 .015</td>
<td>Same as above</td>
<td>150</td>
<td>VS003200 3030 3040</td>
<td></td>
</tr>
<tr>
<td>Schottky</td>
<td>Diameter</td>
<td>.200 sq. .175 dia. .285 dia.</td>
<td>Same as above</td>
<td>60</td>
<td>VS005200 5050 5050</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Thickness</td>
<td>.015 .015 .015</td>
<td>Same as above</td>
<td>150</td>
<td>VS005200 5050 5050</td>
<td></td>
</tr>
</tbody>
</table>
Table 3-10. Mounted Diode Chip Unit Prices (1982 $/Device) Based on a Quantity of 1000 Units

<table>
<thead>
<tr>
<th>Diode Type</th>
<th>Forward Current Rating (Amperes)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>12</td>
</tr>
<tr>
<td>PN Junction (V_R = 50V)</td>
<td>0.30-0.50</td>
</tr>
<tr>
<td>Schottky (V_R = 20V)</td>
<td>—</td>
</tr>
</tbody>
</table>

Table 3-11. Mounted Diode Chips Received as Samples for Evaluation

<table>
<thead>
<tr>
<th>Manufacturer</th>
<th>Diode Chip Type</th>
<th>Average Forward Current Rating (Amperes)</th>
</tr>
</thead>
<tbody>
<tr>
<td>General Instrument</td>
<td>PN Junction</td>
<td>8, 25</td>
</tr>
<tr>
<td>M/A-CON</td>
<td>Schottky</td>
<td>30</td>
</tr>
<tr>
<td>Motorola</td>
<td>Schottky</td>
<td>15, 30, 60, 75</td>
</tr>
<tr>
<td>Semicon</td>
<td>PN Junction</td>
<td>6, 12, 20, 40, 50</td>
</tr>
<tr>
<td></td>
<td>Schottky</td>
<td>15, 30, 75</td>
</tr>
</tbody>
</table>

standard package types. Semicon produces a complete line of mounted type PN and Schottky diodes and supplies a market in these special units. General Instruments also produces some mounted PN diodes that are readily available from stock. The Schottky units received from M/A-CON happened to be available from previous orders for packaged units. At the time of the request M/A-CON process lines for these units were not in operation.

Other potential suppliers of mounted chips (i.e., TRW, International Rectifier, Unitrode and Varo) could not provide sample units for one or another of the following reasons: (1) units were not available from stock, (2) no production orders for packaged diodes using the same die were in process at the time of the request, (3) dies were available but the assembly
of the metal pads, which is normally done as part of the packaged diode process run, would require a special set-up costing at least $500.

3.3 DIODE PERFORMANCE CHARACTERISTICS

3.3.1 CURRENT-VOLTAGE CHARACTERISTICS

Reverse and forward characteristics of the sample diodes were evaluated using a Tektronix Curve Tracer, Model 576, and a Pulsed High Current Fixture, Model 176 (100 ampere capacity). All the units met or exceeded their reverse blocking voltage ratings. Schottky chips exhibited blocking voltages from 15 to 50 volts. The PN junction chips, randomly selected from existing stock by the manufacturers, exhibited reverse blocking voltages as high as 1000 volts. The PN junction manufacturing process is usually targeted to yield maximum reverse voltages, with a selection operation used to segregate the units into various voltage levels down to 50 volts. The lower rated reverse voltage units are usually the lowest priced.

Forward current versus forward voltage drop traces were obtained for each unit and recorded using a Polaroid camera attachment to the Tektronix Curve Tracer. All the traces were replotted on a single graph, as presented in Figure 3-5, to permit a comparison of the various manufacturer's offerings. It should be pointed out that the data presented is based on one chip of each type. However, in a few cases, more than one chip of a particular type was tested as a verification that chips from the same manufacturer's lot exhibit closely matched forward characteristics.

Schottky unit forward voltage drops are somewhat less than half that of a PN junction diode in the 2 to 20 ampere range of interest for this program. The data presented in Figure 3-5 was obtained at room temperature with junction temperature rising only slightly during the short duration test current pulse. At the higher operating junction temperatures, the forward voltage drop decreases for both the PN and Schottky diodes.

A comparison of the Semicon and General Instrument PN junction units indicates a close match of forward voltage drops for the range of currents shown. For the Schottky devices, Motorola units exhibit somewhat lower forward voltage drops than the Semicon dies. The 30 ampere M/A-CON Schottky
device yielded the highest voltage drop of any of the Schottky diodes evaluated.

3.3.2 THERMAL RESISTANCE

Representative diodes of both types from two manufacturers were soldered to simulated cathode heat spreader plates to serve as test specimens for the measurement of junction-to-heat spreader thermal resistance as described in Appendix A. As shown in Figure 3-6 these test articles consisted of the pad-mounted chips of the various types soldered to 0.5x1.5x0.032 inch thick nickel-plated copper cathode heat spreader plates with short anode lead straps to accommodate the test equipment. The test results, as summarized in Table 3-12 reveal that the junction-to-heat sink thermal resistance is generally below 1.0°C/watt for all devices with the higher values being associated with the smaller unit sizes. The PN junction diodes exhibited a somewhat more consistent decrease in thermal resistance with increased chip size than the Schottky devices. This can probably be attributed to the
Figure 3-6. Typical Thermal Resistance Test Articles

Table 3-12. Comparison of Diode Chip Thermal Resistance Values

<table>
<thead>
<tr>
<th>MANUFACTURER</th>
<th>DIODE TYPE AND RATING</th>
<th>THERMAL RESISTANCE JUNCTION-TO-SINK (°C/WATT)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>STANDARD PACKAGED UNIT (TYP. PACK. TYPE)</td>
</tr>
<tr>
<td>SEMICON</td>
<td>PN - 12A</td>
<td>2.5 (DO4)</td>
</tr>
<tr>
<td>SEMICON</td>
<td>PN - 20A</td>
<td>1.0 (DO21)</td>
</tr>
<tr>
<td>SEMICON</td>
<td>PN - 40A</td>
<td>1.0 (DO5)</td>
</tr>
<tr>
<td>SEMICON</td>
<td>PN - 50A</td>
<td>1.0 (DO5)</td>
</tr>
<tr>
<td>MOTOROLA</td>
<td>SCHOTTKY - 15A</td>
<td>2.5 (DO4)</td>
</tr>
<tr>
<td>MOTOROLA</td>
<td>SCHOTTKY - 30A</td>
<td>2.0 (DO4)</td>
</tr>
<tr>
<td>MOTOROLA</td>
<td>SCHOTTKY - 60A</td>
<td>1.0 (DO5)</td>
</tr>
<tr>
<td>MOTOROLA</td>
<td>SCHOTTKY - 75A</td>
<td>1.0 (DO5)</td>
</tr>
<tr>
<td>SEMICON</td>
<td>SCHOTTKY - 15A</td>
<td>2.5 (AXIAL)</td>
</tr>
<tr>
<td>SEMICON</td>
<td>SCHOTTKY - 30A</td>
<td>1.5 (DO4)</td>
</tr>
<tr>
<td>SEMICON</td>
<td>SCHOTTKY - 76A</td>
<td>0.66 (DO5)</td>
</tr>
</tbody>
</table>

* Includes the thermal resistance of a grease interface between the cathode plate and the heat sink. The calculated thermal resistance of this interface is 0.3°C/watt based on nominal values for contact area and grease film thickness.
better solder connections to the cathode plate for these devices as compared to the Schottky diodes which proved more difficult to solder. As indicated in the table the measured thermal resistance values were considerably lower than the published values for the standard packaged unit, containing the same chip type and rating.

3.3.3 SOLDERABILITY
The solderability of the mounted diode cell to the cathode heat spreader plate and to the anode lead strap was evaluated by the assembly of numerous samples of the type used for the thermal resistance measurements. The fabrication of these test articles proved to be a valuable vehicle for the development of soldering techniques applicable to joining the diode cell terminals to the cathode heat spreader plate and to the anode lead strap.

An inert atmosphere soldering process was selected to prevent any possible oxidation that could effect the thermal integrity of the cathode solder joint by producing voids in this critical interface. The equipment pictured in Figures 3-7 and 3-8 was used to solder all thermal resistance and pull test articles. The specimen to be soldered was placed on a temperature-controller carbon heater plate and held by a spring loaded clamp containing a thermocouple probe. A glass bell jar enclosure was used to contain a forming gas (15 percent hydrogen and 85 percent nitrogen) atmosphere around the components during the automatic soldering operation. Solder foil preforms with a nominal thickness of 0.003 inches were inserted between the diode chips and the cathode and anode mating components. A Sn62 solder composition (62 percent tin, 36 percent lead and 2 percent silver) was used with silver plated mating surfaces since tin tends to scavange silver from the plated surfaces. Low percentage silver bearing solders overcome this problem since the solubility of silver in tin is approximately 3 percent at the required processing temperature. Sn62 preforms were used with both the Semicon PN junction devices (which have silver-clad aluminum pads) and the Semicon Schottky devices (which have silver-flashed nickel clad molybdenum pads) whether or not the cathode and anode mating components were silver plated. A Sn60 solder composition (60 percent tin and 40 percent lead) was used for all joints not involving silver plated surfaces at either interface.
Figure 3-7. Inert Atmosphere Soldering Unit

Figure 3-8. Diode/Heat Sink Unit Mounted on Heater Plate of Inert Atmosphere Soldering Unit
Soldering temperatures should be 40°C to 70°C higher than the melting point of compositions used (183°C for Sn60 and 179°C for Sn62) to insure proper melting of the solder. The highest temperatures were found necessary with the Schottky diodes that have molybdenum pads. Consequently tin plated mating components can experience tin reflow at temperatures above 232°C, and expose copper surfaces. Therefore, where tin plating is desired because of its excellent solderability and low cost, care must be exercised during processing to insure soldering temperatures below 230°C. For the Schottky devices used as test articles, nickel proved most applicable because of the temperature limits associated with the tin-plate and the higher costs of silver plating. For nickel-plated components, it was found advantageous to lightly burnish the immediate areas to be soldered (including the diode pads, if nickel-plated) using an ordinary pencil eraser to remove any possible oxide films.

When the diode chip pads already had a solder cladding applied to the exposed surface of the pad (e.g., the M/A-CON Schottky molybdenum pads clad with a 92% lead, 5% indium, 2% silver solder) no additional preforms were used. The clad solder should be reflowed at a temperature somewhat above the melting temperature of the applied solder. A M/A-CON Schottky diode was successfully bonded to nickel-plated cathode/anode mating components at a reflow temperature of approximately 330°C. The potential problem with reflow is that the chip is already bonded to the molybdenum pad with the same solder cladding which also refloows and care must be taken to avoid a shift of the chips and molybdenum pad.

In the initial experiments no flux was used in the soldering process since most fluxes start to polymerize at approximately 250°C, harden and become difficult to remove. If flux is left in the vicinity of a semiconductor, migration of chemicals in the flux can take place and detrimentally react with the device. Manufacturers of the pad mounted type diode chips do not use fluxes since high lead solders that melt above 300°C are used to join the pads to the chip. Moreover, the automatic die bonding machines in the semiconductor industry have vacuum tool holding devices that permit controlled movement of the parts being soldered which provides scrubbing action and consequently good solder wetting without the need for a flux. However, the use of a small amount of non-activated flux (e.g. Alpha 100 or
Kester 115) has been found to enhance the solderability particularly with nickel-plated components. Since soldering temperatures are below 250°C no polymerization of the flux should occur and any flux residue can be readily removed with reagent alcohol in an ultrasonic bath.

3.3.4 JOINT INTEGRITY TESTING
A number of soldered test articles were subjected to an anode pull and cathode/chip shear test to determine joint structural integrity. The Instrom tensile tester pictured in Figure 3-9 was used for the anode lead pull tests while the Anza Tech machine shown in Figure 3-10 was used to apply the horizontal force for the diode shear tests.

Results of these tests are presented in Table 3-13. Two units, a Semicon 30 amp Schottky and a Semicon 20 amp PN junction device, failed at less than 1 lb. force while all other specimens exhibited lead strengths comparable to that achieved with similarly sized solar cell interconnector strips. Examination of fractured surfaces of these two units indicated some small voids which are characteristic of incomplete solder wetting of the surfaces. As anticipated, the larger the anode lead solder contact area, the greater the pull force to effect a failure. Two similar sets of Semicon PN junction diodes (20 amp and 50 amp devices), one set with tin-plated and the other with nickel-plated mating components, indicated somewhat superior anode holding strength for the tin-plated units. This probably can be attributed to the fact that flux was not used with these first nickel-plated units thereby reducing the integrity of the solder bond.

All subsequent nickel plated test articles were soldered using non-activated flux. Tinned flat braid and tinned round copper wire anode lead test articles yielded pull test results comparable to the rectangular copper foils. The 0.040" diameter round wire (AWG18) exhibited excellent pull strength (2.5 lbf.) for its size due to the build-up of a solder fillet around a major portion of its periphery.

The chip push (or shear) tests resulted in no bond fractures when the maximum machine capacity of 11 lbf was applied.
Figure 3-9. Anode Lead Pull Test

Figure 3-10. Diode Chip/Cathode Plate Shear Test
<table>
<thead>
<tr>
<th>Manufacturer</th>
<th>Type Of Diode</th>
<th>Avg. Forward Current Rating (Amps)</th>
<th>Copper Anode/ Cathode Plating</th>
<th>Anode Dia. of Mounted Chip (Inches)</th>
<th>Anode Lead Size (Inches)</th>
<th>Vertical Pull Force To Failure Of Anode Lead Solder Joint (lbf)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Semicon</td>
<td>Schottky</td>
<td>30</td>
<td>Silver</td>
<td>.220</td>
<td>.010 Thk x .170 Width</td>
<td>0.74*</td>
</tr>
<tr>
<td>Semicon</td>
<td>Schottky</td>
<td>15</td>
<td>Silver</td>
<td>.140</td>
<td>.010 x .125</td>
<td>2.55</td>
</tr>
<tr>
<td>Motorola</td>
<td>Schottky</td>
<td>60</td>
<td>Nickel Cathode</td>
<td>.136</td>
<td>.020 x .187 Tinned Cu Braid</td>
<td>2.20</td>
</tr>
<tr>
<td>Motorola</td>
<td>Schottky</td>
<td>75</td>
<td>Nickel</td>
<td>.176</td>
<td>.010 x .170</td>
<td>3.15</td>
</tr>
<tr>
<td>Semicon</td>
<td>PN Junction</td>
<td>20</td>
<td>Tin</td>
<td>.140</td>
<td>.010 x .125</td>
<td>1.75</td>
</tr>
<tr>
<td>Semicon</td>
<td>PN Junction</td>
<td>50</td>
<td>Tin</td>
<td>.240</td>
<td>.010 x .170</td>
<td>2.55</td>
</tr>
<tr>
<td>Semicon</td>
<td>PN Junction</td>
<td>20</td>
<td>Nickel</td>
<td>.140</td>
<td>.010 x .125</td>
<td>0.65*</td>
</tr>
<tr>
<td>Semicon</td>
<td>PN Junction</td>
<td>50</td>
<td>Nickel</td>
<td>.240</td>
<td>.010 x .170</td>
<td>1.90</td>
</tr>
<tr>
<td>M/A-Con**</td>
<td>Schottky</td>
<td>30</td>
<td>Nickel</td>
<td>.125</td>
<td>.010 x .125</td>
<td>1.70</td>
</tr>
<tr>
<td>Semicon</td>
<td>PN Junction</td>
<td>12</td>
<td>Nickel Cathode</td>
<td>.120</td>
<td>.020 x .093 Tinned Cu Braid</td>
<td>1.20</td>
</tr>
<tr>
<td>Semicon</td>
<td>PN Junction</td>
<td>12</td>
<td>Silver Cathode</td>
<td>.120</td>
<td>AWG #18 (.040&quot; dia) Tinned Cu Wire</td>
<td>2.50</td>
</tr>
</tbody>
</table>

* Examination Indicated Poor Solder Wetting of Bonded Surfaces

** Reflowed Lead/Indium/Silver Solder Clad to Diode Metallized Pads to Attach to Cathode and Anode Components (330°C Soldering Temp.)
3.4 DIODE PACKAGING CONSIDERATIONS

3.4.1 GENERAL REQUIREMENTS

The dissipation of the heat generated within the small diode chip when conducting the bypass current represents the most difficult design problem involved with the integration of these chips within the module encapsulant. It is also essential that the thickness of the package to be laminated along with the solar cell circuit be kept as small as possible to assure conformance of the rear cover sheet with the minimum use of encapsulant material. These requirements combine to dictate that the diode chip be mounted to a thin heat spreader plate which is fabricated from a material of high thermal conductivity.

In this way it is possible to maintain an acceptably low junction temperature by transferring the heat from this small source through the fin created by the plate and on out into the adjacent solar cell circuit elements where it can be ultimately rejected to the surroundings by radiation and convection. The size of the heat spreader plate required to produce the specified temperature level within the laminate will depend on the diode heat generation as well as on the insolation level, ambient temperature, wind speed and details of the module mounting arrangement. The most logical mounting location for this plate is directly behind the solar cell circuit where the required fin area can be encapsulated without increasing the exposed module area. This mounting arrangement will generally require that the heat spreader plate be electrically insulated from the rear sides of the solar cell circuit, since the plate size and/or mounting location may require the plate to straddle cells of different potentials within the circuit. Similarly it will be necessary to insulate the anode lead from the rear side of the solar cell circuit. The location of the diode/heat spreader plate should consider the ease of making both the anode and cathode connections to the circuit terminations. If positioned properly the heat spreader plate, which is the diode cathode, can also function as the circuit positive termination.

3.4.2 ENCAPSULANT MATERIALS

Existing module design data was reviewed to define typical encapsulant materials, along with the associated construction and processing procedures from the standpoint of identifying the impact on the diode/heat spreader
design. The most commonly used pottants today are silicone rubber (RTV 615 and Sylgard 184), polyvinyl butyral (PVB) and ethylene vinyl acetate (EVA). PVB and EVA are applied as films, while silicone rubber is a casting type material. Silicone rubber syrup is poured into a PV module at room temperature, cured for 6 hours, and then heated to approximately 90°C for an additional hour. Operating temperatures considerably in excess of 150°C are possible with cured silicone rubber without degrading the pottant. EVA film is cured at 150°C for approximately 15 to 20 minutes, but has a lower maximum operating temperature of 130°C, established by the results of a continuous 400 hour test recently completed by Springborn Laboratory [4]. PVB is handled in a similar manner to EVA and is thermoset at approximately the same temperature.

EVA has received the widest acceptance of the pottants described above, and therefore is recommended for use in this program. Since EVA has the lowest maximum operating temperature of the commonly used pottants, successful application of an encapsulated diode/heat spreader with EVA should readily permit its application with the other candidate pottants. Thus, for satisfactory performance in an EVA encapsulated module the diode/heat spreader assembly should not present contact temperatures to the EVA in excess of 130°C. Material selected for insulating the diode/heat spreader must be capable of adherence to the EVA, and in addition, be capable of withstanding the 150°C, 20 minute cure cycle.

3.4.3 DIODE/HEAT SPREADER CONFIGURATION

3.4.3.1 General Description

The diode/heat spreader configuration shown in Figure 3-11 consists of a diode cell soldered to the center of an appropriately-sized cathode heat spreader plate. A narrow copper foil anode lead is soldered to the top of the diode cell and exits to the side with a length as required to reach the point of attachment to the solar cell circuit termination. An insulation tape is attached to the underside of both this foil strip and the heat spreader plate to electrically isolate these elements from the rear side of

4. Telephone conversation with Paul B. Willis, July 28, 1982
the solar cell circuit. The assembly is completed by the installation of a silicone foam tape thermal barrier layers around the diode cell to prevent the EVA encapsulant from contacting the diode body which will be somewhat hotter than the adjacent heat spreader plate. This foam tape barrier, which is configured in two layers to completely surround the diode cell, also functions to ease the conformance of the rear cover sheet during module lamination in that no abrupt changes in thickness are encountered as the rear cover sheet is forced down by the laminator diaphragm.

### 3.4.3.2 Cathode Heat Spreader Plate

The size and thickness of the square cathode heat spreader plate is dependent on the diode heat dissipation requirement as discussed in Section 3.5. Candidate materials for this heat spreader include copper and aluminum with pertinent properties as summarized in Table 3-14. When its superior thermal conductivity is coupled with its better solderability, copper is the preferred material for this application. However, the relatively high cost
Table 3-14. Properties of Candidate Heat Spreader Plate Materials

<table>
<thead>
<tr>
<th>Property</th>
<th>Copper (C10200)</th>
<th>Aluminum (1100-0)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Density (kg/m$^3$)</td>
<td>8940</td>
<td>2710</td>
</tr>
<tr>
<td>Thermal Conductivity at 20°C (W/m K)</td>
<td>391</td>
<td>222</td>
</tr>
<tr>
<td>Electrical Resistivity at 20°C (µohm-cm)</td>
<td>1.72</td>
<td>2.9</td>
</tr>
<tr>
<td>Modulus of Elasticity (GPa)</td>
<td>117.2</td>
<td>68.9</td>
</tr>
<tr>
<td>Tensile Strength (MPa)</td>
<td>248</td>
<td>90</td>
</tr>
<tr>
<td>(Half-hard temper)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Average Coefficient of Thermal Expansion (°C$^{-1}$)</td>
<td>18x10$^{-6}$ (20 to 300°C)</td>
<td>24x10$^{-6}$</td>
</tr>
</tbody>
</table>

of copper clouds this issue and makes the choice between copper and aluminum more difficult. The plating required for each material is an important consideration in this selection process. A tin or nickel plating is required to protect the copper from corrosion and a silver or tin plating is necessary to improve the solderability of the aluminum. The ultimate selection between these two material options is thus a strong function of the plate size and thickness as well as the surface preparation required for corrosion protection or solderability. Copper was used in all experimental work under this contract, but the detailed cost analysis described in 3-30.
Section 3.7 evaluated the cost impact of both potential heat spreader materials.

3.4.3.3 Anode Lead
Copper foil strips are the obvious choice for the anode conductors, but the selection of conductor cross-sectional area for a given bypass current requirement is not as straightforward. Power dissipation per unit of conductor surface area is perhaps the best choice for a sizing criterion since it can be directly related to the conductor temperature in the encapsulant laminate. As the cross-sectional area is reduced the power dissipation per unit of exposed conductor surface area increases causing the conductor temperature to increase for a constant current. This increase in anode lead resistance also causes an increased forward voltage drop which increases the circuit power loss when the diode is required to function as a bypass path. Available solar cell "hot-spot" heating data [5], which relates the localized temperature rise above ambient to the total power density (insolation plus electrical heating) into the hot-spot region, can be used to estimate the rise in temperature for the embedded flat anode lead. Thus, for an assumed 50°C rise above ambient, the solar cell hot-spot temperature data yields an areal power density of 70 mW/cm² as the internal electrical heating load. Assuming a 40°C worst case ambient temperature with a 0.125 inch (3.2 mm) anode strip width and a 35:1 strip width-to-thickness ratio, the resulting permissible conductor current density is 12,000 amperes per in². This value can be used to bound the lower limit of cross-sectional area required to carry a specified bypass current. Lower current densities will reduce the lead power dissipation and voltage drop at the expense of increased copper cost.

3.4.3.4 Insulating Tapes
Candidate materials for the insulation of the side of the cathode heat spreader plate and anode lead strip facing the solar cell circuit include commercially-available electrical insulating pressure-sensitive adhesive tapes

of two types. Film carriers of polyester (130°C continuous rating) and Kapton (180°C continuous rating) are available in a 3.5 mil thick (2 mil film plus 1.5 mil adhesive) tape of various widths. In either case, the 2 mil thick carrier film should provide considerably more dielectric strength than required as well as providing adequate mechanical protection against penetration by burrs on the solar cells or copper connector strips. A polyester tape (CHR No. M99) was selected based on its acceptable temperature rating and lower cost compared to the Kapton film.

A flexible, silicone rubber sponge tape material with pressure-sensitive adhesive on one side (CHR Strip-N-Stick) was selected as the thermal barrier material around the diode cell. This sponge tape is available in 0.5 to 2. inch widths and thicknesses ranging from 0.06 to 0.19 inches which can be quickly cut-to-length and taped over the diode. The material readily conforms under the lamination pressure and provides a smooth transition between the diode and the rear cover sheet. Two stacked layers of 1.0 inch square by 0.06 inch thick tape were used as the thermal barrier around each diode.

3.4.4 LAMINATION STACK-UP
A typical lamination stack-up, including the diode/heat spreader assembly, is shown in Figure 3-12. The bypass diode, with its associated heat dissipation and insulation components, is mounted beneath the solar cell circuit. An intermediate layer of EVA film is used to bond the insulated surface of the heat spreader plate to the rear side of the solar cell circuit. The cathode connection is made by soldering the heat spreader plate to the solar cell circuit positive termination as shown on the right hand side of the figure. The insulated anode lead, which is soldered to the opposite end of the diode cell, exits off to the left hand side of the figure where it will be soldered to the appropriate circuit tap point to complete the bypass path. Another EVA film sheet overlays the diode/heat spreader assembly and the completes the encapsulation system by bonding to the rear cover sheet, which is typically a multiple layer laminate of Tedlar, polyester, aluminum foil and Tedlar. The inner layer of Tedlar is pre-coated with Dupont adhesive No. 68040 to improve the adhesion to the EVA.
Figure 3-12. Typical Glass Superstrate Lamination Stack-up with Encapsulated Bypass Diode

3.4.5 ENCAPSULATION TEST SPECIMENS

Five encapsulation test specimens, with the characteristics described in Table 3-15, were fabricated as a processing verification of the diode/heat spreader assembly and lamination stack-up design concept described above. In each case the specimen consisted of four square solar cells, 100 mm on a side, arranged on a small glass superstrate as shown in Figure 3-13. The size of the heat spreader plate was selected based on the preliminary analysis contained in Reference [1] along with the recently established values of diode-to-heat spreader thermal resistance.

The construction of these specimens is illustrated in Figure 3-14 where the layers of the lamination stack-up are folded-back to reveal the arrangement of components. The only problem experienced during the lamination of these five specimens was the shorting of the diode anode lead to the solar cell
Table 3-15. Design Characteristics of the Encapsulation Test Specimens

<table>
<thead>
<tr>
<th>IDENTIFICATION LETTER</th>
<th>PAD MOUNTED CHIP TYPE</th>
<th>COPPER CATHODE HEAT SPREADER PLATE DIMENSIONS WxLxT (INCHES)</th>
<th>COPPER ANODE LEAD DIMENSIONS WxLxT (INCHES)</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>SEMICON 12 AMP PN JUNCTION</td>
<td>1.5x3x.032</td>
<td>.100x6x.005</td>
</tr>
<tr>
<td>B</td>
<td>SEMICON 20 AMP PN JUNCTION</td>
<td>2x4x.032</td>
<td>.125x6x.005</td>
</tr>
<tr>
<td>C</td>
<td>SEMICON 40 AMP PN JUNCTION</td>
<td>4x4x.032</td>
<td>.125x6x.010</td>
</tr>
<tr>
<td>D</td>
<td>SEMICON 50 AMP PN JUNCTION</td>
<td>4x4x.032</td>
<td>.125x6x.010</td>
</tr>
<tr>
<td>E</td>
<td>MOTOROLA 60 AMP SCHOTTKY</td>
<td>2x4x.032</td>
<td>.125x6x.010</td>
</tr>
</tbody>
</table>

Figure 3-13. Typical Encapsulation Test Specimen
(Rear View with Rear Cover Sheet Removed)
Figure 3-14. Assembly Steps for the Fabrication of the Encapsulation Test Specimens
circuit. This short occurred at point where the anode lead was folded to permit exit at the bottom as shown in Figure 3-13. The extra material thickness at this point was sufficient to force the sheared edge of the copper foil through the insulating tape to make contact with the solar cell metallization. This weak point in the insulation system can be eliminated by using only straight runs of the anode lead with more carefully control of the edge burrs on the copper strip or by the use of multiple insulating layers in the area of a fold in the conductor. In any case the thickness of the insulating tape should be significantly greater than the anticipated height of any burr on the copper strips.

3.5 THERMAL ANALYSIS
A multi-node steady-state thermal analysis was performed using a detailed model of the lamination stack-up with three different heat spreader plate sizes: 1.33, 4, and 12 inches square. The nodal representation for the 4 inches square case is diagrammed in Figure 3-15 where the heat spreader has been divided in nine nodes as identified by numbers 17 through 25. This nodal format is carried through to intervening layer of EVA and into the solar cell circuit layer where four additional larger area nodes are included to more accurately calculate the effects of lateral conduction in this silicon layer.

Boundary conditions and assumptions for this analysis included the following:
1. Adiabatic rear surface to simulate the worst case condition of a module mounted directly to an insulated surface
2. Total insolation level of 0.8 and 1.0 kW/m²
3. Wind speed < 1 m/s
4. Ambient temperatures of 20 and 40°C

These constraints were combined with the three heat spreader plate sizes to produce a matrix of simulation cases covering a wide range of operating conditions. In an effort to summarize these results in a convenient form for later use in diode mount sizing and comparison with test results, a temperature difference approach was adopted to normalize and combine these analytical predictions. With no internal diode heat dissipation the embedded diode temperature rise above ambient is given in Figure 3-16 as a function of ambient temperature and insolation. These predicted temperature
Figure 3-15. Bypass Diode Thermal Model for a 4 Inch Square Heat Spreader Plate
rises above ambient are somewhat larger than might be predicted for a direct-mounted solar cell module, but this is of little consequence since the temperature difference approach used to present the diode temperature rise will permit the use of any appropriate data relating solar cell temperature to insolation and ambient temperature.

Figure 3-17 establishes the relationship between the diode junction temperature rise above the normal steady-state diode temperature with no internal dissipation (also approximately equal to the operating temperature of the solar cells within the module with only solar heating) to the square copper heat spreader plate area and diode heat dissipation. Implicit in these data is a junction-to-heat spreader thermal resistance of 1°C per watt, representing the maximum value measured on development test specimens as reported in Section 3.3.2. A cross-plot of the data contained in Figure
Figure 3-17. Diode Junction Temperature Rise as a Function of
Heat Spreader Area and Heat Dissipation

DIODE JUNCTION TEMPERATURE RISE ABOVE NORMAL STEADY-STATE
DIODE TEMPERATURE WITH NO INTERNAL DISSIPATION (°C)

20 40 60 80 100 120 140 160 180

0 5 10 15 20 25

DIODE HEAT DISSIPATION (WATTS)

1.77 in² SQUARE COPPER
HEAT SPREADER

16 in²

144 in²

0.032 INCH PLATE THICKNESS
0.020 INCH PLATE THICKNESS

10°/WATT JUNCTION-TO-HEAT SPREADER
THERMAL RESISTANCE

3-39
3-17 yields the square heat spreader plate area required to maintain the temperature rise of this plate, near the diode, to a specified value as shown in Figure 3-18. The temperature difference displayed on this plot is identical to that used on Figure 3-17 except that the value has been reduced to account for the temperature drop between the diode junction and the heat spreader plate near the diode mounting location. A thermal resistance of 1.0°C per watt was used to make this data translation. The following example illustrates how these analytically predicted temperature difference plots can be used to establish the heat-spreader plate area required for a specified diode heat dissipation. Assuming, in the worst-case, that the ambient temperature is 40°C with an insolation of 1.0 kW/m², Figure 3-16 yields 88°C (40°C + 48°C) as the temperature of the active module components with no internal heat dissipation. Using 130°C as the maximum allowable EVA temperature in contact with the heat spreader, 42°C of temperature rise in this plate near the diode is permissible due to internal diode heat dissipation. With 5 watts of internal diode heat generation, Figure 3-18 yields 4.4 in² as the required square heat spreader area.

Figure 3-19 summarizes the results of similar calculations performed for 20 and 40°C ambient temperatures with insolation levels of 0.8 and 1.0 kW/m². Thus, this figure defines the 0.032 inch thick square copper heat spreader size required to limit the EVA temperature to the established 130°C maximum. If a 40°C ambient temperature with a 1.0 kW/m² total insolation is considered to represent worst-case design condition, the upper curve of Figure 3-19 can be specified as the heat spreader design curve for sizing purposes. It remains to be seen if these analytical predictions can be experimentally verified. To this end, three modules, containing a total of six different size heat spreaders, were designed, fabricated and tested as described in the following section.

3.6 EXPERIMENTAL MODULE DESIGN
3.6.1 CONFIGURATION
Three active module segments were designed and fabricated as test specimens for the experimental determination of the heat spreader temperature as a function of plate size and diode heat dissipation. As described in Table 3-16 each of these modules, designated as 6A, 12A and 18A corresponding to
Figure 3-18. Maximum Heat Spreader Plate Temperature Rise Above Solar Cell Temperature

Figure 3-19. Square Plate Area Required to Limit the EVA Temperature to 130°C
Table 3-16. Design Characteristics of Experimental Modules

<table>
<thead>
<tr>
<th>Module Designation</th>
<th>Module Rated* Short-Circuit Current (Amp)</th>
<th>Diode Type and Rating</th>
<th>Square Copper Heat Spreader Area (in²)</th>
</tr>
</thead>
<tbody>
<tr>
<td>6A</td>
<td>6</td>
<td>Semicon PN 20 Amp</td>
<td>2.0 4.0</td>
</tr>
<tr>
<td>12A</td>
<td>12</td>
<td>Semicon PN 40 Amp</td>
<td>15.2 27.0</td>
</tr>
<tr>
<td>18A</td>
<td>18</td>
<td>Semicon PN 50 Amp</td>
<td>39.7 65.6</td>
</tr>
</tbody>
</table>

* At 1.0 kW/m² insolation and 25°C cell temperature

the module rated short-circuit current, was constructed with two heat spreader plates of differing sizes. In this way it was possible to cover a wide range of heat spreader areas from 2 to 65.6 in² while maintaining representative encapsulation boundary conditions including the influences from surrounding solar cells and circuit termination conductors. As shown in Figure 3-20 the electrical circuit arrangement of each module was configured to supply a representative level of rated short-circuit current corresponding to the number of parallel-connected 100mm square solar cells. The bypass diode circuits were also configured to permit the external introduction of forward current, independent of the solar cell circuit. Thus, these module designs permit the testing of the bypass diodes either as an integral part of the solar cell circuit, where the bypassed current is determined by the short-circuit current capability of the solar cell circuit, or as independent bypass circuit elements where the solar cells function only thermally as a part of the heat rejection path for the diode.

A rear view of each module assembly, showing the details of the diode/heat spreader assembly installation, is pictured in Figures 3-21 through 3-23. It is important to note the location of the five thermocouples which are laminated within the encapsulation system to monitor heat spreader temperature rise. The temperature is measured at two locations on each.
copper heat spreader plate by thermocouples bonded at locations which are 0.12 inches from the diode body and 0.17 inches in from the corner on the diagonal. The fifth thermocouple is bonded to the rear contact of a solar cell which is removed from the influence of the localized diode heating.

3.6.2 TEST RESULTS
The three experimental modules described above were subjected to a series of thermal characteristic tests involving the external introduction of bypass circuit current to force a diode heat dissipation which could be varied with the value of the current supplied. These tests were performed under room ambient conditions with the modules mounted face-up on a horizontal workbench surface. An 2 inch thick styrofoam insulation board was placed under the modules to virtually eliminate heat rejection from the rear side. The externally supplied bypass current was varied to produce a range of diode heat dissipations. At each constant current level the module was allowed to reach thermal equilibrium before the thermocouple readings were recorded. The results for the eleven test conditions simulated are summarized in Table 3-17. The difference between the temperature measured on the heat spreader near the diode body and the surrounding solar cell temperature is plotted in Figure 3-24 to permit a direct comparison with the analytical predictions previously presented in Figure 3-10.

The poor agreement between the analytical predictions and the experimental results becomes more apparent when these results are represented in terms of the plate area required for a given diode heat dissipation as shown in Figure 3-25. Using a 40°C ambient temperature with a 1.0 kW/m² irradiation as a design condition, the analytical model would predict the requirement for 65 in² of heat spreader plate area for 15 watts of diode dissipation. Under these same design conditions the experimental data indicates that 11 in² of plate area would suffice. The source of this large discrepancy is thought to be the lateral conduction of heat through solar cell material which was not adequately accounted for in the model.

3.7 COST COMPARISON OF BYPASS DIODE IMPLEMENTATION APPROACHES
Since cost is of paramount concern in the selection of any bypass diode implementation approach for terrestrial photovoltaic arrays, an assessment of this factor was performed for both candidate packaging options, viz., the
Table 3-17. Experimental Module Thermal Test Results

<table>
<thead>
<tr>
<th>Run No.</th>
<th>Module Designation</th>
<th>Heat Spreader Designation</th>
<th>Bypass Current (Amp)</th>
<th>Diode Voltage Drop (Volts)</th>
<th>Diode Heat Dissipation (Watts)</th>
<th>Temperature (°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Heat Spreader</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Near Diode</td>
</tr>
<tr>
<td>1</td>
<td>6A</td>
<td>Small (2.0 in²)</td>
<td>6.2</td>
<td>0.842</td>
<td>5.2</td>
<td>52.8</td>
</tr>
<tr>
<td>2</td>
<td>6A</td>
<td>Small (2.0 in²)</td>
<td>12.4</td>
<td>0.862</td>
<td>10.7</td>
<td>79.4</td>
</tr>
<tr>
<td>3</td>
<td>6A</td>
<td>Large (4.0 in²)</td>
<td>6.1</td>
<td>0.868</td>
<td>5.3</td>
<td>50.0</td>
</tr>
<tr>
<td>4</td>
<td>6A</td>
<td>Large (4.0 in²)</td>
<td>12.4</td>
<td>0.839</td>
<td>10.4</td>
<td>67.2</td>
</tr>
<tr>
<td>5</td>
<td>6A</td>
<td>Large (4.0 in²)</td>
<td>11.7</td>
<td>0.836</td>
<td>14.8</td>
<td>38.9</td>
</tr>
<tr>
<td>6</td>
<td>12A</td>
<td>Small (15.2 in²)</td>
<td>12.4</td>
<td>0.884</td>
<td>11.0</td>
<td>52.2</td>
</tr>
<tr>
<td>7</td>
<td>12A</td>
<td>Small (15.2 in²)</td>
<td>6.4</td>
<td>0.823</td>
<td>5.2</td>
<td>36.1</td>
</tr>
<tr>
<td>8</td>
<td>12A</td>
<td>Small (15.2 in²)</td>
<td>17.8</td>
<td>0.868</td>
<td>15.5</td>
<td>61.1</td>
</tr>
<tr>
<td>9</td>
<td>12A</td>
<td>Large (27.0 in²)</td>
<td>12.4</td>
<td>0.955</td>
<td>11.8</td>
<td>48.3</td>
</tr>
<tr>
<td>10</td>
<td>18A</td>
<td>Small (39.7 in²)</td>
<td>18.6</td>
<td>0.880</td>
<td>16.4</td>
<td>52.8</td>
</tr>
<tr>
<td>11</td>
<td>18A</td>
<td>Large (65.6 in²)</td>
<td>18.5</td>
<td>0.825</td>
<td>15.3</td>
<td>52.2</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Solar Cells</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>26.1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>26.1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>25.6</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>23.9</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>23.9</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>27.8</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>23.3</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>25.0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>29.4</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>25.0</td>
</tr>
</tbody>
</table>
Figure 3-24. Comparison of Analytical and Experimental Results

Figure 3-25. Comparison of Heat Spreader Plate Area Requirements Between Analytical and Experimental Results
encapsulated diode/heat spreader and the externally-mounted, conventional diode.

3.7.1 COST ANALYSIS OF ENCAPSULATED BYPASS DIODE/HEAT SPREADER ASSEMBLY

The encapsulated bypass diode/heat spreader configuration shown in Figure 3-26 was sized for three levels of rated bypass current using the experimental results reported in Section 3.6.2. The pertinent physical parameters for these three assembly sizes are as specified in Table 3-18.

At each of these three current levels, the cost analysis is to include the effects of two heat spreader plate materials (i.e., copper and aluminum), assuming that the plate size is unchanged but that the aluminum thickness is increased to compensate for its lower thermal conductivity. The number of bypass diode/heat spreader assemblies required to satisfy the annual production needs of 1000, 10000 and 50000 m² of module area will vary with the current rating of the unit. Using 30 mA/cm² as the solar cell short-circuit current density at 100 mW/cm² insolation and assuming that each bypass group consists of 12 series-connected cell groups, it is possible to calculate the number of bypass diodes required for each of these module production rates with the results as given in Table 3-19.

3.7.1.1 Assumptions and Costing Methodology

The methodology employed for this cost analysis consisted of first preparing a set of detailed drawings defining each subassembly and each individual component of the unit to be fabricated. A complete set of these drawings is contained in Appendix B. Local vendors specializing in the particular fabrication area involved for each of the piece parts were asked to provide price quotations based on the component drawing for the quantities required to cover the production rate range of interest.

These material costs were accumulated for later use in estimating the total FOB factory cost of the assembly. In parallel with the acquisition of this material cost data a process flow sequence was defined and an experienced manufacturing engineer was employed to estimate the direct labor required for each assembly step. The sum of the labor required for each step was then adjusted for work productivity and other handling and equipment
### Table 3-18. Diode/Heat Spreader Assembly Design Parameters

<table>
<thead>
<tr>
<th>Rated Bypass Current (Amperes)</th>
<th>Diode Cell Manufacturer/Rating</th>
<th>Cathode Heat Spreader Plate</th>
<th>Anode Lead</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Material</td>
<td>T (inches)</td>
</tr>
<tr>
<td>6</td>
<td>Semicon/20 Amp</td>
<td>Copper</td>
<td>0.032</td>
</tr>
<tr>
<td>6</td>
<td>Semicon/20 Amp</td>
<td>Aluminum</td>
<td>0.056</td>
</tr>
<tr>
<td>12</td>
<td>Semicon/40 Amp</td>
<td>Copper</td>
<td>0.032</td>
</tr>
<tr>
<td>12</td>
<td>Semicon/40 Amp</td>
<td>Aluminum</td>
<td>0.056</td>
</tr>
<tr>
<td>18</td>
<td>Semicon/50 Amp</td>
<td>Copper</td>
<td>0.032</td>
</tr>
<tr>
<td>18</td>
<td>Semicon/50 Amp</td>
<td>Aluminum</td>
<td>0.056</td>
</tr>
</tbody>
</table>

### Table 3-19. Number of Bypass Diodes Required as a Function of Module Area

<table>
<thead>
<tr>
<th>Bypass Current Rating (Amperes)</th>
<th>Annual Module Production Rate (m²)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1000</td>
</tr>
<tr>
<td>6</td>
<td>3,750</td>
</tr>
<tr>
<td>8</td>
<td>2,813</td>
</tr>
<tr>
<td>12</td>
<td>1,880</td>
</tr>
<tr>
<td>18</td>
<td>1,250</td>
</tr>
<tr>
<td>30</td>
<td>750</td>
</tr>
</tbody>
</table>

3-50
downtime delays to produce the total estimated assembly labor for each unit. The direct labor cost was then obtained by multiplying this total time (in hours) by an average hourly rate of $10.80, which assumes a U.S. assembly plant location.

The direct labor cost, when burdened with a 180 percent overhead rate, are added to the total material costs, which are burdened by a 3 percent material overhead, to obtain the total estimated cost to fabricate the assembly. A 25 percent profit margin was applied to this cost to obtain the estimated FOB factory price of the assembly.

3.7.1.2 Details of Process Flow

The cost of fabricating the three different sizes of bypass diode/heat spreader assemblies was analyzed based on the flow sequence shown in Figure 3-27 for the entire range of annual production rates from 1000 to 200,000 units per year. It was felt that, even at the upper end of this range, the rates are still sufficiently low to permit the use of the same basic process described in the diagram. The assembly of the seven parts which constitute a bypass diode/heat spreader begins at the upper left of the diagram where the pre-fabricated cathode heat spreader plate and anode lead are loaded into a soldering fixture along with the solder preforms and the diode cell. The incoming diode cells are individually checked to verify polarity, forward voltage drop at a specified test current, and leakage current at 50 V reverse voltage.

After passing through the tunnel oven the soldered diode/heat spreader plate subassemblies are unloaded from the fixture and tested again, by the measurement of forward voltage drop at a specified test current and leakage current at a 50V reverse voltage, to verify that the soldering process did not destroy the integrity of the diodes. At this point the subassemblies which have satisfactorily passed the electrical screening test are loaded into vapor degreaser racks and cycled through the degreaser to remove residual solder flux. The cleaned subassemblies are stored to await the subsequent taping and insulation process step. The cathode plate and anode lead insulating tapes are dispensed onto the soldered subassemblies which have been removed from storage and placed in a locating fixture. The assembly is completed by installing the two layer silicone foamed tape
Figure 3-27. Assembly Flow Diagram
thermal barrier. A final inspection is performed and minor rework is accomplish for to packing in cardboard boxes for storage and subsequent shipment to the module manufacturer.

3.7.1.3 Direct Labor Estimates
The flow sequence described in previous section was used to estimate the direct labor required for each step of the assembly process with the results as summarized in Tables 3-20, 3-21 and 3-22. As the size of the cathode heat spreader plate increases with the current rating of the assembly, the number of parts that can be loaded onto a single soldering fixture, which is sized for the tunnel oven opening, decreases as shown in these tables. For the range of production rates to be considered in this evaluation, it is felt that this estimate of the direct labor hours per unit can be used, with reasonable accuracy, to predict the labor cost over the entire range. Table 3-23 summarizes the labor content for each of the three assembly current ratings and includes several adjustments to this direct labor to reflect productivity factors, including: (1) a 50 minute working time per hour, (2) a 20 percent time loss due to parts handling and equipment downtime, and (3) a 98 percent overall process yield. The resulting adjusted direct labor per unit is converted in a burdened labor cost, as shown in Table 3-24, by first multiplying the hours per unit by the average hourly rate and then applying a 180 percent labor overhead factor.

3.7.1.4 Production Cost Summary
The FOB factory cost of producing the three sizes of the encapsulated bypass diode/heat spreader assembly was estimated by combining the direct labor and overhead costs from the previous section with the material costs as obtained from vendor quotes for each piece part as defined by the detail drawings. These material cost estimates are summarized in Tables 3-25, 3-26 and 3-27 for the 6, 12 and 18 ampere current ratings, respectively. Two materials (viz., copper and aluminum) were considered for use in the fabrication of the cathode heat spreader plate. The cost quotation obtained for these parts indicate that there is no advantage to be gained by using aluminum for this component. The increased difficulty in plating aluminum, relative to copper, is reflected in a differential plating cost which is more than enough to offset the initial cost advantage of the aluminum.
Table 3-20. Direct Labor Estimate for the 6 Ampere Assemblies

<table>
<thead>
<tr>
<th>Description of Operation</th>
<th>Labor-Seconds per Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Operation 10-Solder Diode Assembly</strong>*</td>
<td></td>
</tr>
<tr>
<td>.10 Place Cathode Plates in Fixture</td>
<td>1.7</td>
</tr>
<tr>
<td>.20 Clean Parts With Alcohol</td>
<td>3.3</td>
</tr>
<tr>
<td>.30 Position Diode Template</td>
<td>0.2</td>
</tr>
<tr>
<td>.40 Place Preforms/Flux in Fixture</td>
<td>3.3</td>
</tr>
<tr>
<td>.50 Place Diodes</td>
<td>1.7</td>
</tr>
<tr>
<td>.60 Place Preforms/Flux</td>
<td>1.7</td>
</tr>
<tr>
<td>.70 Clean Anode Straps With Alcohol</td>
<td>0.2</td>
</tr>
<tr>
<td>.80 Place Anode Straps in Fixture</td>
<td>1.7</td>
</tr>
<tr>
<td>.90 Drop Fixture Holding Device and Latch</td>
<td>0.2</td>
</tr>
<tr>
<td>.100 Place Fixtured Parts in Oven</td>
<td>0.3</td>
</tr>
<tr>
<td>.110 Bake Cycle/Cool Cycle</td>
<td>---</td>
</tr>
<tr>
<td>.120 Unload Fixture/Template</td>
<td>3.3</td>
</tr>
<tr>
<td>.130 Check Resistance and Etch Part Number</td>
<td>5.0</td>
</tr>
<tr>
<td>.140 Load Parts in Vapor-Degreaser Rack</td>
<td>3.3</td>
</tr>
<tr>
<td>.150 Vapor-Degrease Cycle</td>
<td>0.3</td>
</tr>
<tr>
<td>.160 Store Rack for Oper. 20</td>
<td>0.3</td>
</tr>
</tbody>
</table>

Sub-Total 26.5

| Operation 20-Insulate Soldered Diodes | |
| .10 Strip Anode Tape | 1.8 |
| .20 Place Soldered Assembly in Template | 2.9 |
| .30 Apply Anode Tape | 7.2 |
| .40 Strip Cathode Tape | 1.8 |
| .50 Place/Press Cathode Tape | 7.2 |
| .60 Remove Taped Assy From Template and Invert on Table | 7.8 |
| .70 Strip Keyhole Insulator | 1.8 |
| .80 Apply/Press Insulator Around Diode | 14.4 |
| .90 Strip Top Insulation | 1.8 |
| .100 Apply/Press Top Insulation | 10.8 |
| .110 Place Completed Assembly in Storage Tray | 2.9 |

Sub-Total 54.4

| Operation 30-Diode Preparation | |
| .10 Measure Diode Resistance/Record | 5.8 |
| .20 Mark Cathode Side | 4.6 |
| .30 Degrease Cycle | 0.4 |

Sub-Total 10.8

Total 91.7 (0.0255 Hrs.)

* Labor estimate is based on 35 assemblies per template load.
Table 3-21. Direct Labor Estimate for the 12 Ampere Assemblies

<table>
<thead>
<tr>
<th>Description of Operation</th>
<th>Labor-Seconds per Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Operation 10-Solder Diode Assembly</strong>*</td>
<td></td>
</tr>
<tr>
<td>.10 Place Cathode Plates in Fixture</td>
<td>1.7</td>
</tr>
<tr>
<td>.20 Clean Parts with Alcohol</td>
<td>3.4</td>
</tr>
<tr>
<td>.30 Position Diode Template</td>
<td>0.4</td>
</tr>
<tr>
<td>.40 Place Prefoms/Flux in Fixture</td>
<td>3.4</td>
</tr>
<tr>
<td>.50 Place Diodes</td>
<td>1.7</td>
</tr>
<tr>
<td>.60 Place Prefoms/Flux</td>
<td>3.4</td>
</tr>
<tr>
<td>.70 Clean Anode Straps with Alcohol</td>
<td>0.4</td>
</tr>
<tr>
<td>.80 Place Anode Straps in Fixture</td>
<td>1.7</td>
</tr>
<tr>
<td>.90 Drop Fixture Holding Device and Latch</td>
<td>0.4</td>
</tr>
<tr>
<td>.100 Place Fixtured Parts in Oven</td>
<td>0.6</td>
</tr>
<tr>
<td>.110 Bake Cycle/Cool Cycle</td>
<td>---</td>
</tr>
<tr>
<td>.120 Unload Fixture/Template</td>
<td>3.4</td>
</tr>
<tr>
<td>.130 Check Resistance and Etch Part Number</td>
<td>6.0</td>
</tr>
<tr>
<td>.140 Load Parts in Vapor-Degreaser Rack</td>
<td>3.4</td>
</tr>
<tr>
<td>.150 Vapor-Degrease Cycle</td>
<td>0.6</td>
</tr>
<tr>
<td>.160 Store Rack for Oper. 20</td>
<td>0.6</td>
</tr>
<tr>
<td><strong>Sub-Total</strong></td>
<td><strong>31.1</strong></td>
</tr>
<tr>
<td><strong>Operation 20-Insulate Soldered Diodes</strong></td>
<td></td>
</tr>
<tr>
<td>.10 Strip Anode Tape</td>
<td>1.8</td>
</tr>
<tr>
<td>.20 Place Soldered Assembly in Template</td>
<td>2.9</td>
</tr>
<tr>
<td>.30 Apply Anode Tape</td>
<td>7.2</td>
</tr>
<tr>
<td>.40 Strip Cathode Tape</td>
<td>1.8</td>
</tr>
<tr>
<td>.50 Place/Press Cathode Tape</td>
<td>7.2</td>
</tr>
<tr>
<td>.60 Remove Taped Assy From Template and Invert on Table</td>
<td>1.8</td>
</tr>
<tr>
<td>.70 Strip Keyhole Insulator</td>
<td>1.8</td>
</tr>
<tr>
<td>.30 Apply/Press Insulator Around Diode</td>
<td>14.4</td>
</tr>
<tr>
<td>.90 Strip Top Insulation</td>
<td>1.8</td>
</tr>
<tr>
<td>.100 Apply/Press Top Insulation</td>
<td>10.8</td>
</tr>
<tr>
<td>.110 Place Completed Assembly in Storage Tray</td>
<td>2.9</td>
</tr>
<tr>
<td><strong>Sub-Total</strong></td>
<td><strong>54.4</strong></td>
</tr>
<tr>
<td><strong>Operation 30-Diode Preparation</strong></td>
<td></td>
</tr>
<tr>
<td>.10 Measure Diode Resistance/Record</td>
<td>5.8</td>
</tr>
<tr>
<td>.20 Mark Cathode Side</td>
<td>4.6</td>
</tr>
<tr>
<td>.30 Degrease Cycle</td>
<td>0.4</td>
</tr>
<tr>
<td><strong>Sub-Total</strong></td>
<td><strong>10.8</strong></td>
</tr>
<tr>
<td>Total</td>
<td>96.3 (0.0268 Hrs.)</td>
</tr>
</tbody>
</table>

* Labor estimate is based on 17 assemblies per template load.
Table 3-22. Direct Labor Estimate for the 18 Ampere Assemblies

<table>
<thead>
<tr>
<th>Description of Operation</th>
<th>Labor-Seconds per Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Operation 10-Solder Diode Assembly</strong></td>
<td></td>
</tr>
<tr>
<td>.10 Place Cathode Plates in Fixture</td>
<td>1.6</td>
</tr>
<tr>
<td>.20 Clean Parts With Alcohol</td>
<td>3.2</td>
</tr>
<tr>
<td>.30 Position Diode Template</td>
<td>0.8</td>
</tr>
<tr>
<td>.40 Place Preforms/Flux in Fixture</td>
<td>3.2</td>
</tr>
<tr>
<td>.50 Place Diodes</td>
<td>1.6</td>
</tr>
<tr>
<td>.60 Place Preforms/Flux</td>
<td>3.2</td>
</tr>
<tr>
<td>.70 Clean Anode Straps With Alcohol</td>
<td>0.8</td>
</tr>
<tr>
<td>.80 Place Anode Straps in Fixture</td>
<td>1.6</td>
</tr>
<tr>
<td>.90 Drop Fixture Holding Device and Latch</td>
<td>0.8</td>
</tr>
<tr>
<td>.100 Place Fixtured Parts in Oven</td>
<td>1.2</td>
</tr>
<tr>
<td>.110 Bake Cycle/Cool Cycle</td>
<td>---</td>
</tr>
<tr>
<td>.120 Unload Fixture/Template</td>
<td>6.4</td>
</tr>
<tr>
<td>.130 Check Resistance and Etch Part Number</td>
<td>5.6</td>
</tr>
<tr>
<td>.140 Load Parts in Vapor-Degreaser Rack</td>
<td>3.2</td>
</tr>
<tr>
<td>.150 Vapor-Degrease Cycle</td>
<td>1.2</td>
</tr>
<tr>
<td>.160 Store Rack for Oper. 20</td>
<td>1.2</td>
</tr>
<tr>
<td><strong>Sub-Total</strong></td>
<td>35.6</td>
</tr>
<tr>
<td><strong>Operation 20-Insulate Soldered Diodes</strong></td>
<td></td>
</tr>
<tr>
<td>.10 Strip Anode Tape</td>
<td>1.8</td>
</tr>
<tr>
<td>.20 Place Soldered Assembly in Template</td>
<td>2.9</td>
</tr>
<tr>
<td>.30 Apply Anode Tape</td>
<td>7.2</td>
</tr>
<tr>
<td>.40 Strip Cathode Tape</td>
<td>2.9</td>
</tr>
<tr>
<td>.50 Place/Press Cathode Tape</td>
<td>14.4</td>
</tr>
<tr>
<td>.60 Remove Taped Assy From Template and Invert on Table</td>
<td>1.8</td>
</tr>
<tr>
<td>.70 Strip Keyhole Insulator</td>
<td>1.8</td>
</tr>
<tr>
<td>.80 Apply/Press Insulator Around Diode</td>
<td>14.4</td>
</tr>
<tr>
<td>.90 Strip Top Insulation</td>
<td>1.8</td>
</tr>
<tr>
<td>.100 Apply/Press Top Insulation</td>
<td>10.8</td>
</tr>
<tr>
<td>.110 Place Completed Assembly in Storage Tray</td>
<td>2.9</td>
</tr>
<tr>
<td><strong>Sub-Total</strong></td>
<td>62.7</td>
</tr>
<tr>
<td><strong>Operation 30-Diode Preparation</strong></td>
<td></td>
</tr>
<tr>
<td>.10 Measure Diode Resistance/Record</td>
<td>5.8</td>
</tr>
<tr>
<td>.20 Mark Cathode Side</td>
<td>4.7</td>
</tr>
<tr>
<td>.30 Degrease Cycle</td>
<td>0.7</td>
</tr>
<tr>
<td><strong>Sub-Total</strong></td>
<td>11.2</td>
</tr>
<tr>
<td><strong>Total</strong></td>
<td>109.5</td>
</tr>
<tr>
<td><strong>(0.0304 Hrs.)</strong></td>
<td></td>
</tr>
</tbody>
</table>

* Labor estimate is based on 9 assemblies per template load.

3-56
Table 3-23. Summary of Direct Labor Requirements

<table>
<thead>
<tr>
<th>Assembly Current Rating (Amperes)</th>
<th>Direct Labor (Hrs. per Unit)</th>
<th>50 Minute Hour</th>
<th>Handling and Delays</th>
<th>98% Yield</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Unadjusted</td>
<td>Adjusted for 50 Minute Hour</td>
<td>Adjusted for Handling and Delays</td>
<td>Adjusted for 98% Yield</td>
</tr>
<tr>
<td>6</td>
<td>0.0255</td>
<td>0.0306</td>
<td>0.0368</td>
<td>0.0375</td>
</tr>
<tr>
<td>12</td>
<td>0.0268</td>
<td>0.0322</td>
<td>0.0388</td>
<td>0.0396</td>
</tr>
<tr>
<td>18</td>
<td>0.0304</td>
<td>0.0365</td>
<td>0.0438</td>
<td>0.0447</td>
</tr>
</tbody>
</table>

Table 3-24. Direct Labor Costs

<table>
<thead>
<tr>
<th>Assembly Current Rating (Amperes)</th>
<th>Adjusted Labor Hours Per Unit</th>
<th>Direct Labor Costs (1983 $/Unit)</th>
<th>Overhead at 180% (1983 $/Unit)</th>
<th>Total Burdened Labor Cost (1983 $/Unit)</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>0.0375</td>
<td>0.405</td>
<td>0.729</td>
<td>1.134</td>
</tr>
<tr>
<td>12</td>
<td>0.0396</td>
<td>0.428</td>
<td>0.770</td>
<td>1.198</td>
</tr>
<tr>
<td>18</td>
<td>0.0447</td>
<td>0.483</td>
<td>0.869</td>
<td>1.352</td>
</tr>
</tbody>
</table>

* Based on an average labor rate of $9.00/hour plus a 20% burden for benefits = $10.80/hour

Figure 3-28 gives the estimated FOB factory price of the three assembly current ratings as a function of annual production rate. It should be noted that this price includes a 25 percent profit mark-up.

In support of this analysis, John-Watt Associates, Inc. prepared an independent estimate of the price of the completed assemblies in the three sizes specified. The agreement between these independently-derived
Table 3-25. Material Cost Summary for the 6 Ampere Assembly (1983 $/Unit)

<table>
<thead>
<tr>
<th>Component Description</th>
<th>1,000</th>
<th>10,000</th>
<th>100,000</th>
<th>200,000</th>
</tr>
</thead>
<tbody>
<tr>
<td>Copper Cathode Plate</td>
<td>0.2850</td>
<td>0.1600</td>
<td>0.1530</td>
<td>0.1500</td>
</tr>
<tr>
<td>Aluminum Cathode Plate</td>
<td>0.3200</td>
<td>0.1890</td>
<td>0.1840</td>
<td>0.1810</td>
</tr>
<tr>
<td>Anode Lead</td>
<td>0.9800</td>
<td>0.8100</td>
<td>0.1080</td>
<td>0.0378</td>
</tr>
<tr>
<td>Solder Preforms</td>
<td>0.3450</td>
<td>0.0412</td>
<td>0.0068</td>
<td>0.0046</td>
</tr>
<tr>
<td>Diode Cell</td>
<td>0.2400</td>
<td>0.2000</td>
<td>0.1500</td>
<td>0.1350</td>
</tr>
<tr>
<td>Anode Insulator Tape</td>
<td>--*</td>
<td>0.0850</td>
<td>0.0085</td>
<td>0.0043</td>
</tr>
<tr>
<td>Cathode Insulator Tape</td>
<td>0.2500</td>
<td>0.1350</td>
<td>0.0135</td>
<td>0.0068</td>
</tr>
<tr>
<td>Thermal Barrier Tape</td>
<td>0.2168</td>
<td>0.1278</td>
<td>0.1004</td>
<td>0.0652</td>
</tr>
</tbody>
</table>

Totals**
With Copper Cathode 2.366 1.606 0.556 0.416
With Aluminum Cathode 2.404 1.636 0.588 0.444

* Included in the cost of the anode lead
** Includes an additional 3 percent burden for material overhead.

Table 3-26. Material Cost Summary for the 12 Ampere Assembly (1983 $/Unit)

<table>
<thead>
<tr>
<th>Component Description</th>
<th>1,000</th>
<th>10,000</th>
<th>100,000</th>
<th>200,000</th>
</tr>
</thead>
<tbody>
<tr>
<td>Copper Cathode Plate</td>
<td>0.5250</td>
<td>0.3670</td>
<td>0.3530</td>
<td>0.3480</td>
</tr>
<tr>
<td>Aluminum Cathode Plate</td>
<td>0.5800</td>
<td>0.3880</td>
<td>0.3820</td>
<td>0.3770</td>
</tr>
<tr>
<td>Anode Lead</td>
<td>0.9600</td>
<td>0.8100</td>
<td>0.1080</td>
<td>0.0378</td>
</tr>
<tr>
<td>Solder Preforms</td>
<td>0.3450</td>
<td>0.0418</td>
<td>0.0074</td>
<td>0.0050</td>
</tr>
<tr>
<td>Diode Cell</td>
<td>0.4200</td>
<td>0.3500</td>
<td>0.2650</td>
<td>0.2400</td>
</tr>
<tr>
<td>Anode Insulator Tape</td>
<td>--*</td>
<td>0.0650</td>
<td>0.0085</td>
<td>0.0043</td>
</tr>
<tr>
<td>Cathode Insulator Tape</td>
<td>0.7500</td>
<td>0.4890</td>
<td>0.0469</td>
<td>0.0245</td>
</tr>
<tr>
<td>Thermal Barrier Tape</td>
<td>0.2168</td>
<td>0.1278</td>
<td>0.1004</td>
<td>0.0650</td>
</tr>
</tbody>
</table>

Totals**
With Copper Cathode 3.314 2.338 0.918 0.740
With Aluminum Cathode 3.370 2.360 0.940 0.776

* Included in the cost of the anode lead.
** Includes an additional 3 percent burden for material overhead.
Table 3-27. Material Cost Summary for the 10 Ampere Assembly (1983 $/Unit)

<table>
<thead>
<tr>
<th>Component Description</th>
<th>1,000</th>
<th>10,000</th>
<th>100,000</th>
<th>200,000</th>
</tr>
</thead>
<tbody>
<tr>
<td>Copper Cathode Plate</td>
<td>0.8100</td>
<td>0.6950</td>
<td>0.6850</td>
<td>0.6800</td>
</tr>
<tr>
<td>Aluminum Cathode Plate</td>
<td>0.8840</td>
<td>0.7050</td>
<td>0.6800</td>
<td>0.6690</td>
</tr>
<tr>
<td>Anode Lead</td>
<td>0.9600</td>
<td>0.8100</td>
<td>0.1080</td>
<td>0.0378</td>
</tr>
<tr>
<td>Solder Preforms</td>
<td>0.3450</td>
<td>0.0443</td>
<td>0.0099</td>
<td>0.0075</td>
</tr>
<tr>
<td>Diode Cell</td>
<td>0.5900</td>
<td>0.5100</td>
<td>0.3800</td>
<td>0.3352</td>
</tr>
<tr>
<td>Anode Insulator Tape</td>
<td>-- *</td>
<td>0.0850</td>
<td>0.0085</td>
<td>0.0043</td>
</tr>
<tr>
<td>Cathode Insulator Tape</td>
<td>1.5000</td>
<td>1.0500</td>
<td>0.1050</td>
<td>0.0525</td>
</tr>
<tr>
<td>Thermal Barrier Tape</td>
<td>0.2168</td>
<td>0.1278</td>
<td>0.1004</td>
<td>0.0652</td>
</tr>
</tbody>
</table>

** Totals**
- With Copper Cathode: 4,555 3,422 1,439 1,218
- With Aluminum Cathode: 4,631 3,432 1,434 1,207

* Included in the cost of the anode lead.
** Includes an additional 3 percent burden for material overhead.

Figure 3-28. Estimated FOB Factory Price of the Encapsulated Bypass/Heat Spreader Assemblies
estimates was remarkably good with only a 40 percent difference at the worst point, which was for the smallest part at the highest production rate.

3.7.2 COST OF CONVENTIONAL DIODES AND DIODE ENCLOSURES

The enclosures shown in Figures 3-29, 3-30 and 3-31 are marketed by AMP Inc. for use with externally-mounted photovoltaic module diodes. These enclosures are designed for mounting to the frame or rear surface of the module, and in the latter two cases, the junction box also contains the mating connectors for module-to-module interconnecting wiring. The first two housings are designed to accept axial lead diodes while the last junction box, which is equipped with an extruded aluminum heat sink cover, can be used to mount a D05 diode package.

Assuming a 150°C limit on PN diode junction temperature with a 40°C ambient temperature, the AMP thermal performance data indicates that these enclosures are capable of carrying forward diode currents of approximately 6, 8 and 30 amperes for the Figure 3-29, 3-30 and 3-31 enclosures, respectively.

The selling price of these AMP products as a function of the quantity purchased is given in Figure 3-32 [6] along with the price of typical packaged diodes which might be used in these enclosures [7]. If the price of the package diode is added to the price of the enclosure, the upper curve in each case gives the total price of the assembly exclusive of the labor required to mount the diode within the enclosure. It is apparent from these data that the pricing policy for the axial lead diode connector differs considerably from that used on the junction box enclosures. In fact, a reasonable extrapolation of the plastic cover junction box data would show cost parity with the axial lead diode connector enclosure at about 8000 units. These resulting prices are summarized in Table 3-28 for quantities of 1,000, 5,000 and 20,000 units.

Figure 3-29. AMP, Inc. Axial Lead Diode Connector
Figure 3-30. AMP, Inc. Junction Box with Plastic Cover
Figure 3-31. AMP, Inc. Junction Box with Heat Sink Cover

<table>
<thead>
<tr>
<th>Quantity</th>
<th>Forward Current Capability (Amperes)/Configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>6/In-Line with 8/J.B. with 30/J.B. with Housing Plastic Cover Heat Sink Cover</td>
</tr>
<tr>
<td>1000</td>
<td>2.50</td>
</tr>
<tr>
<td>5000</td>
<td>2.35</td>
</tr>
<tr>
<td>20000</td>
<td>2.15</td>
</tr>
</tbody>
</table>

Figure 3-32. Selling Price for Packaged Diodes and Diode Enclosures

![Graph showing selling price for packaged diodes and diode enclosures.](image)
3.7.3 COST COMPARISON

Table 3-29 compares the estimated cost per unit of module area of the two bypass diode integration approaches described above. This comparison assumes that the cost of mounting the plastic enclosure on the module frame or rear surface is included as part of the other module assembly costs and is equal to the cost of positioning and connecting the encapsulated diode/heat spreader assembly within the module laminate. It is important to note that the AMP Inc. plastic enclosure costs do not include the cost of mounting the packaged diode within the enclosure. The footnote to Table 3-29 establishes the cost impact per minute of installation labor. At the 6 ampere bypass current rating level, an examination of these comparative prices would indicate that it might be better to select the AMP Inc. axial lead diode connector (Figure 3-29), but the user should first establish that the installation of the axial lead diode can be accomplished in less than

\[
\frac{14.25 - 9.00}{2.36} \text{ minutes per unit.}
\]

This installation procedure should include the following steps:

- Removal of cover
- Check diode for continuity and polarity
- Install diode including cutting leads to length and tightening screw terminals
- Replacement of cover

It is apparent from these data that the AMP Inc. plastic covered junction box is not cost effective as a bypass diode enclosure since its power dissipation capability is only slightly better than the axial lead diode connector which has considerably lower weight and size.

Again, at the higher rated current levels, the plastic junction box with the heat sink cover would appear to have a cost advantage over the encapsulated diode approach but the issue is equally clouded by the unaccounted for installation cost of the stud mounted diode. The exposed metal heat sink also creates another installation cost penalty since it introduces the requirement for the attachment of a separate grounding wire.
### Table 3-29. Price Comparison Between Bypass Diode Integration Approaches (1983 $/m^2$ of module area)

<table>
<thead>
<tr>
<th>Annual Production Rate (m² of module area)</th>
<th>Encapsulated Within Module</th>
<th>AMP Inc. Plastic Enclosures **</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>6</td>
<td>12</td>
</tr>
<tr>
<td>1,000</td>
<td>14.25</td>
<td>9.96</td>
</tr>
<tr>
<td>10,000</td>
<td>10.09</td>
<td>7.37</td>
</tr>
<tr>
<td>50,000</td>
<td>7.43</td>
<td>5.08</td>
</tr>
</tbody>
</table>

* No data available

** Does not include the cost of mounting the diode within the enclosure. Using the same methodology applied to the encapsulated diode costing analysis, these prices per m² would be increased by the following amounts for each minute of labor required to install a single diode.

<table>
<thead>
<tr>
<th>Current Rating (Amperes)</th>
<th>Price Increase per Minute of Installation Labor per Diode (1983 $/m²)</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>2.36</td>
</tr>
<tr>
<td>8</td>
<td>1.77</td>
</tr>
<tr>
<td>30</td>
<td>0.47</td>
</tr>
</tbody>
</table>
Thus, from a cost standpoir;t there is no obvious advantage for one approach over another. If a junction box is required to accommodate module-to-module interconnecting wiring, it would seem reasonable to include the diode within this enclosure if only one bypass diode is required for the module. If the module electrical design requires multiple bypass diodes or, if a frameless module with non-conductive exposed surface is contemplated, it would seem reasonable to consider the encapsulated diode implementation.

3.8 PARALLEL BYPASS DIODE LOAD SHARING CONSIDERATIONS

3.8.1 PROBLEM STATEMENT
The current sharing among bypass diodes within parallel-connected photovoltaic modules is the subject of this task activity. When identical modules, each containing a bypass diode, are connected in parallel, as illustrated in Figure 3-33, the circuit current is shared among the individual modules. In the normal power generation operating mode each solar cell circuit element will contribute to the total circuit current in accordance with the individual module I-V characteristics so that a common voltage is developed across the parallel-connected group. When circuit operating conditions dictate a reverse voltage bias across a parallel-connected group of modules the individual module bypass diodes will conduct current in the forward direction. This total circuit bypass current will be divided among the individual module diodes in accordance with the forward conducting current-voltage characteristic of each diode so that a common voltage drop is developed across the parallel-connected group. This condition of forward conducting current sharing is illustrated in Figure 3-34 for two parallel bypass diodes, D1 and D2. If these two diodes have identical forward current-voltage characteristics, the total circuit bypass current, I_T, will be divided equally between the two diodes. However, in reality these characteristics will not be identical due to inherent manufacturing tolerance and differences in the operating junction temperature of the two diodes. This imbalance in forward characteristics will result in an unequal division of bypass current between the two parallel paths. This unequal current sharing may cause a diode overtemperature condition due to the fact that the individual bypass diodes are sized to dissipate only the power associated with conducting the module rated short-circuit current. The concern also exists that an initial small
Figure 3-33. Parallel Interconnection of Photovoltaic Modules Containing Individual Bypass Diodes

Figure 3-34. Definition of Current Sharing Between a Pair of Parallel Bypass Diodes
imbalance may lead to catastrophic thermal runaway condition where the increased current leads to increased diode junction temperature resulting in still more current imbalance until diode failure results from an over-temperature condition.

The current sharing among parallel diodes of the same type can be equalized by the inclusion of a small series resistance in each bypass path. In addition it is possible to shunt the total bypass current through a single externally-mounted bypass diode which is sized by the array circuit designer to accommodate the entire string short-circuit current.

3.8.2 CIRCUIT ANALYSIS
3.8.2.1 Modelling of Diode Characteristics
As the first step in the circuit analysis of parallel-connected bypass diodes, it is necessary to develop an algebraic expression representing the forward current voltage characteristics of each diode type to be considered. Figure 3-35 shows such a set of temperature-dependent characteristics for a PN junction diode of the type which might be used in a photovoltaic module bypass application. The forward voltage drop \( V_f \) across this diode can be modelled as a function of forward current \( I_f \) and junction temperature \( T_j \) by the following expression:

\[
V_f = 0.733635 - 0.0016945 T_j + (0.137915 + 0.0003367 T_j) \log I_f + (0.03641 + 5.9388 \times 10^{-5} T_j - 4.6085 \times 10^{-7} T_j^2)(\log I_f)^2
\]

which accurately represents these data over the range \( 0.1 < I_f < 20 \) Amperes and \( -50 < T_j < 175^\circ C \).

A similar set of characteristics for a typical Schottky diode is given in Figure 3-36. The nature of the variation of these characteristics with temperature is not amenable to a simple expression of the type given above for the PN junction diode, but it is possible to fit these empirical data to a third order polynomial of the form:

\[
V_f = A + B \log I_f + C (\log I_f)^2 + D (\log I_f)^3
\]
Figure 3-35. Forward Current-Voltage Characteristic for a Typical PN Junction Diode
Figure 3-36. Forward Current-Voltage Characteristic for a Typical Schottky Junction Diode
where the values of the coefficients are as given in Table 3-30 for the four junction temperatures. When used in this expression, these coefficients will produce close agreement with the empirical data over the range \(0.1 < I_f < 20\) amperes.

Table 3-30. Curve Fitting Coefficients for the Schottky Diode

<table>
<thead>
<tr>
<th>Junction Temperature °C</th>
<th>A</th>
<th>B</th>
<th>C</th>
<th>D</th>
</tr>
</thead>
<tbody>
<tr>
<td>-55</td>
<td>0.47728</td>
<td>0.058772</td>
<td>0.027137</td>
<td>0.026379</td>
</tr>
<tr>
<td>25</td>
<td>0.3548</td>
<td>0.064366</td>
<td>0.036993</td>
<td>0.029740</td>
</tr>
<tr>
<td>75</td>
<td>0.30886</td>
<td>0.016061</td>
<td>0.032102</td>
<td>0.04941</td>
</tr>
<tr>
<td>125</td>
<td>0.28276</td>
<td>0.011542</td>
<td>0.029399</td>
<td>0.04419</td>
</tr>
</tbody>
</table>

3.8.2.2 Parallel-Connected Diodes of the Same Type

The results of a circuit analysis of two parallel-connected P/N junction diodes is shown in Figure 3-37 where the ratio of the current flow in each diode is plotted as a function of total bypass current, \(I_t\), for various values of the junction temperature of diode number 2 considering the junction temperature of diode number 1 to be constant at 50°C. This temperature difference forces a shift in the current-voltage characteristics of the two diodes, as illustrated in Figure 3-38, with the higher temperature diode having a greater current flow at a given forward voltage drop. The two operating conditions shown on Figure 3-38 (points a and b) have been reflected as the corresponding points on Figure 3-37 to illustrate the relationship between the actual operating points on the forward current-voltage characteristics and the results of the circuit analysis. It should be noted that, in this analysis, temperature has been used as the mechanism to force a difference between the two diode characteristics, but differences of this magnitude can also result from the normal variation among individual diodes of the same type and supplier.

Figure 3-37 shows that a significant current imbalance can result as the junction temperature difference is increased. At a total bypass current of
Figure 3-37. Current Sharing Between a Pair of PN Junction Bypass Diodes
Figure 3-38. Illustration of Current Sharing with Differing Diode Junction Temperatures

3-74
30 amperes, the 40°C junction temperature difference will result in a current split of 11.46 amperes in diode No. 1 and 18.54 amperes in diode No. 2. If the 30 amperes represents the total rated short-circuit current of the branch circuit and if each individual module bypass diode has been designed to accommodate only the short-circuit current of the module, this diode temperature difference, however derived, will result in 3.54 amperes of excess current in diode No. 2. If this temperature difference was to occur near the upper limit of the allowable junction temperature range, such a current overload could cause this limit to be exceeded.

The addition of a series resistance in each bypass path will reduce the current mismatch as shown in Figure 3-39, where the R=0 curve represents the $I_{j2}=90°C$ curve from Figure 3-37. At 20 amperes of total bypass current, the addition of 0.05 ohms in series with each diode will change the current split from $I_1=7.40/I_2=12.60$ amperes to $I_1=9.55/I_2=10.45$ amperes. The influence of this series resistance is shown graphically in Figure 3-40, where the voltage drop across the series resistance at a given forward current value has been added to the diode voltage drop to obtain the total bypass path potential difference represented by the two dashed curves. Thus, it is apparent from the two operating conditions shown (c and d) that the current mismatch between the parallel paths has been significantly reduced by the change in the slope of the forward conducting characteristic caused by the series resistance. The penalty for this improvement in current sharing is increased total circuit voltage drop and associated power dissipation under forward conducting bypass conditions. The consequences of this increased total voltage drop must be carefully evaluated with respect to the array circuit design if there are normal array operating conditions which require multiple bypass diodes within a single branch circuit to conduct at the same time. Under such conditions the increased voltage drop associated with the bypass series resistance may cause a disproportionately large decrease in the output contribution from the affected branch circuit.

Table 3-31 summarizes the power dissipation by component in each of the bypass paths as a function of total current and series resistance value. These data can be used to address the question of whether thermal runaway is possible under any of the conditions considered in this analysis. For a 20 ampere total bypass current, Table 3-31 shows that the diode dissipations of
Figure 3-39. Current Sharing Between a Pair of PN Junction Bypass Diodes with Series Resistance in the Bypass Paths.
Figur 3-40. Illustration of Current Sharing with Series Resistance in the Bypass Paths
<table>
<thead>
<tr>
<th>$I_T$ (Amp)</th>
<th>$I_1$ (Amp)</th>
<th>$I_2$ (Amp)</th>
<th>$R$ (ohms)</th>
<th>$D_1$ (watts)</th>
<th>$P_1$ (watts)</th>
<th>$D_2$ (watts)</th>
<th>$R_2$ (watts)</th>
<th>Total Bypass Circuit Power Dissipation (watts)</th>
</tr>
</thead>
<tbody>
<tr>
<td>20.</td>
<td>7.40</td>
<td>12.65</td>
<td>0</td>
<td>6.01</td>
<td>0</td>
<td>10.23</td>
<td>0</td>
<td>16.24</td>
</tr>
<tr>
<td></td>
<td>8.23</td>
<td>11.77</td>
<td>0.005</td>
<td>6.77</td>
<td>0.34</td>
<td>9.48</td>
<td>0.69</td>
<td>17.28</td>
</tr>
<tr>
<td></td>
<td>9.55</td>
<td>10.15</td>
<td>0.05</td>
<td>8.00</td>
<td>4.56</td>
<td>8.28</td>
<td>5.46</td>
<td>26.30</td>
</tr>
<tr>
<td></td>
<td>9.75</td>
<td>10.2</td>
<td>0.1</td>
<td>8.19</td>
<td>9.51</td>
<td>8.10</td>
<td>10.51</td>
<td>36.31</td>
</tr>
<tr>
<td>10.</td>
<td>3.47</td>
<td>6.53</td>
<td>0</td>
<td>2.58</td>
<td>0</td>
<td>4.86</td>
<td>0</td>
<td>7.44</td>
</tr>
<tr>
<td></td>
<td>3.78</td>
<td>6.27</td>
<td>0.005</td>
<td>2.84</td>
<td>0.07</td>
<td>4.60</td>
<td>0.19</td>
<td>7.70</td>
</tr>
<tr>
<td></td>
<td>4.57</td>
<td>5.43</td>
<td>0.05</td>
<td>3.57</td>
<td>1.04</td>
<td>3.93</td>
<td>1.47</td>
<td>9.95</td>
</tr>
<tr>
<td></td>
<td>4.75</td>
<td>5.25</td>
<td>0.1</td>
<td>3.67</td>
<td>2.26</td>
<td>3.79</td>
<td>2.76</td>
<td>12.48</td>
</tr>
<tr>
<td>5.</td>
<td>1.59</td>
<td>3.41</td>
<td>0</td>
<td>1.08</td>
<td>0</td>
<td>2.33</td>
<td>0</td>
<td>3.41</td>
</tr>
<tr>
<td></td>
<td>1.70</td>
<td>3.0</td>
<td>0.005</td>
<td>1.17</td>
<td>0.014</td>
<td>2.24</td>
<td>0.054</td>
<td>3.48</td>
</tr>
<tr>
<td></td>
<td>2.13</td>
<td>2.87</td>
<td>0.05</td>
<td>1.50</td>
<td>0.226</td>
<td>1.92</td>
<td>0.413</td>
<td>4.06</td>
</tr>
<tr>
<td></td>
<td>2.27</td>
<td>2.73</td>
<td>0.1</td>
<td>1.61</td>
<td>0.513</td>
<td>1.81</td>
<td>0.747</td>
<td>4.68</td>
</tr>
<tr>
<td>2.</td>
<td>0.54</td>
<td>1.46</td>
<td>0</td>
<td>0.328</td>
<td>0</td>
<td>0.892</td>
<td>0</td>
<td>1.220</td>
</tr>
<tr>
<td></td>
<td>0.57</td>
<td>1.43</td>
<td>0.005</td>
<td>0.349</td>
<td>0.0016</td>
<td>0.871</td>
<td>0.0102</td>
<td>1.232</td>
</tr>
<tr>
<td></td>
<td>0.72</td>
<td>1.28</td>
<td>0.05</td>
<td>0.452</td>
<td>0.0259</td>
<td>0.768</td>
<td>0.0919</td>
<td>1.328</td>
</tr>
<tr>
<td></td>
<td>0.60</td>
<td>1.20</td>
<td>0.1</td>
<td>0.509</td>
<td>0.0642</td>
<td>0.714</td>
<td>0.1438</td>
<td>1.431</td>
</tr>
<tr>
<td>1.</td>
<td>0.219</td>
<td>0.781</td>
<td>0</td>
<td>0.124</td>
<td>0</td>
<td>0.440</td>
<td>0</td>
<td>0.564</td>
</tr>
<tr>
<td></td>
<td>0.228</td>
<td>0.772</td>
<td>0.005</td>
<td>0.129</td>
<td>0.0003</td>
<td>0.435</td>
<td>0.0030</td>
<td>0.567</td>
</tr>
<tr>
<td></td>
<td>0.293</td>
<td>0.707</td>
<td>0.05</td>
<td>0.168</td>
<td>0.0043</td>
<td>0.394</td>
<td>0.0250</td>
<td>0.592</td>
</tr>
<tr>
<td></td>
<td>0.338</td>
<td>0.662</td>
<td>0.1</td>
<td>0.197</td>
<td>0.0114</td>
<td>0.365</td>
<td>0.0433</td>
<td>0.617</td>
</tr>
</tbody>
</table>

* $T_{j1} = 50^\circ C$ and $T_{j2} = 90^\circ C$
6.01 and 10.23 watts can be expected for diodes Nos. 1 and 2, respectively, which are operating with a 40°C temperature difference. When this is compared to the thermal resistance characteristics of two typical bypass diode mounting approaches, as shown in Figure 3-41, it is apparent that these mounting designs will not allow this temperature difference to be developed with 4.22 watts of increased dissipation. Thus, there is no possibility of a thermal runaway if the PN junction diodes are adequately packaged and mounted.

3.8.2.3 Parallel-Connected Diodes of Different Types
In the previous section it was shown that a small resistance in series with each bypass diode could significantly improve the current sharing among individual module bypass diodes of the same type in a parallel-connected group. The additional voltage drop associated with this series resistance when the bypass diodes are required to conduct the circuit current during periods of anomalous module operation due to shadowing or permanent circuit degradation must be carefully evaluated to determine the loss in circuit power generation capability at the system operating voltage.

![Figure 3-41. The Thermal Resistance of Two Types of Bypass Diode Installations](image-url)
Another method for limiting the overcurrent condition in an individual module bypass diode, which does not contribute to an increased voltage drop in the affected circuit, involves the use of an externally-mounted diode as illustrated in Figure 3-42. The external diode must be sized to carry the entire circuit short-circuit current at a voltage drop which is significantly less than that possible through the parallel internal bypass paths. If the internal bypass diodes are PN junction devices, arranged as one series-connected diode per module, then the use of an external Schottky device, with its lower voltage drop at a specified current, will assure the preferential flow of bypass current through the external circuit. The results of a circuit analysis of this condition are summarized in Figure 3-43, where the current ratio is plotted as a function of both the junction temperature of the PN diode and the resistance in the Schottky diode path.

Figure 3-42. Parallel Interconnection of Photovoltaic Modules Containing Individual Bypass Diodes with an External Diode
Figure 3-43. Current Sharing Between Parallel PN Junction and Schottky Diodes
This analysis has been performed for a total bypass current of 20 amperes and with the junction temperature of the Schottky diode fixed at 75°C. With no resistance in the Schottky diode path and with equal diode junction temperatures, Figure 3-43 shows that the Schottky diode will carry 160 times more current than the PN junction device. The magnitude of this current difference will decrease somewhat as the junction temperature of the PN diode is increased relative to the Schottky device. With a 100°C junction temperature difference, the Schottky will still carry over 12 times more current than the PN diode. The introduction of series resistance in the Schottky diode path will have a significant effect on this current split.

The addition of 0.01 ohms in series with the Schottky diode (equivalent to 6 feet of the AWG 12 solid copper wire at 25°C) will cause the current in the Schottky to decrease from 160 to 9 times the current in the PN device for the case of a 75°C junction temperature in both diodes. This sensitivity to series resistance in the Schottky diode path must be carefully evaluated as part of the array circuit design if this method of bypass diode protection is to be employed.

3.9 Bypass Diode Reliability Considerations

3.9.1 Problem Statement

The reliability of a diode used in a bypass application within a photovoltaic module can be defined as its ability to continue to perform its intended design function under the electrical loading conditions and environmental influences. The failure of a diode used in this application could manifest itself as one or more of the following anomalous conditions:

1. A short-circuit resulting in the loss of the power generated by the cells within the bypassed group and a reduction of the branch circuit voltage which is proportional to the number of series-connected cells within the bypassed group;
2. An open-circuit diode failure resulting in the elimination of the bypass function which could lead to increased solar cell "hot-spot" heating under shadowing or other circuit failure conditions;
3. An increase in the reverse leakage current resulting in an increase in the shunt power loss during normal solar cell circuit operation; or

4. An increase in forward voltage drop at a given current level and temperature which results in increased bypass diode power dissipation under solar cell circuit shadowing or failure conditions.

The first of these possible anomalous conditions is of the most concern since it has an immediate and lasting effect on the circuit output power.

3.9.2 BYPASS DIODE OPERATING CONDITIONS

A photovoltaic module bypass diode operates in a manner which is characterized by the following conditions:

a. Prolonged operation with the periodic application of a relatively low reverse voltage. This reverse voltage will generally be less than 15 vdc and will be applied as 12 hours "ON" followed by 12 hours "OFF". Since there will be negligible diode power dissipation during this period the diode temperature will approximate the solar cell temperature. This temperature will approach the ambient temperature during nighttime or "OFF" periods and will be elevated above the ambient temperature during daylight periods by an amount which varies with the solar intensity and wind speed and direction.

b. Occasional operation in a forward current conduction mode at a current which will vary with the insolation level and circuit loading conditions. As a minimum this forward conduction mode can be assumed to be that associated with the "hot-spot" endurance exposure as defined in UL 1703, "Proposed Standard for Safety - Flat-Plate Photovoltaic Modules and Panels." In this procedure representative cells within the module or panel are subjected to simulated reverse voltage hot-spot heating conditions for a total of 100 hours. If such a module were to contain a bypass diode, the diode would be forward conducting during periods of cell reverse voltage heating resulting in a localized diode heat dissipation.
Thus, for the purposes of establishing a representative bypass diode operating profile over a 20 year array design lifetime, it might be reasonable to include both of these conditions through the formulation of a two part profile with the following features:

1. Reverse voltage operation for 87500 hours at 15 vdc with an annual average bypass diode temperature ($T_D$) as given by:

   $$T_D = mS + T$$

   where

   $S = \text{annual average insolation intensity (kW/m}^2\text{)}$

   $T = \text{daylight average ambient temperature (°C)}$

   $m = \text{an empirically determined coefficient. A value of 40 is typical of a roof-mounted module installation}$

   The annual average reverse bias bypass diode temperature calculated from this relationship is listed in Table 3-32 for the 26 SOLMET TMY site locations.

2. Operation in the forward conducting mode for 100 hours at a current corresponding to the solar cell circuit short-circuit current at 100 mW/cm$^2$ AM 1.5 illumination and at the NOCT. The diode temperature shall be calculated at this dissipate condition with an assumed background temperature equal to the NOCT.

3.9.3 RECTIFYING DIODE RELIABILITY

The factors influencing the reliability of discrete semiconductor devices are addressed by Herr, et al., of the General Electric Company in Reference [8]. The usual failure pattern for such components is the familiar "bathtub" curve shown in Figure 3-44. The first portion of this curve is characterized by a sharply increasing and then a steadily decreasing failure rate during the burn-in portion of device life. After this initial burn-in period, where the failures can be attributed to workmanship faults not detected during the manufacturing process, a period of relatively constant failure rate can be expected. The final portion of

<table>
<thead>
<tr>
<th>SOLMET Site</th>
<th>Annual Total Latitude Tilt Insolation (kWh/m²)</th>
<th>Annual Average Insolation Intensity (kW/m²)</th>
<th>Annual Daylight Average Ambient Temperature (°C)</th>
<th>Annual Average Reverse Bias Bypass Diode Temperature (°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Albuquerque, NM</td>
<td>2401</td>
<td>0.521</td>
<td>15.6</td>
<td>36.4</td>
</tr>
<tr>
<td>Apalachicola, FL</td>
<td>1866</td>
<td>0.399</td>
<td>22.4</td>
<td>38.4</td>
</tr>
<tr>
<td>Bismarck, ND</td>
<td>1707</td>
<td>0.374</td>
<td>6.8</td>
<td>21.8</td>
</tr>
<tr>
<td>Boston, MA</td>
<td>1421</td>
<td>0.314</td>
<td>11.4</td>
<td>24.0</td>
</tr>
<tr>
<td>Brownsville, TX</td>
<td>1868</td>
<td>0.406</td>
<td>25.4</td>
<td>41.6</td>
</tr>
<tr>
<td>Cape Hatteras, NC</td>
<td>1747</td>
<td>0.382</td>
<td>18.3</td>
<td>33.6</td>
</tr>
<tr>
<td>Caribou, ME</td>
<td>1418</td>
<td>0.310</td>
<td>5.2</td>
<td>17.6</td>
</tr>
<tr>
<td>Charleston, SC</td>
<td>1690</td>
<td>0.388</td>
<td>19.8</td>
<td>35.3</td>
</tr>
<tr>
<td>Columbia, MD</td>
<td>2058</td>
<td>0.449</td>
<td>14.1</td>
<td>32.1</td>
</tr>
<tr>
<td>Dodge City, KS</td>
<td>2055</td>
<td>0.443</td>
<td>14.6</td>
<td>32.3</td>
</tr>
<tr>
<td>El Paso, TX</td>
<td>2434</td>
<td>0.536</td>
<td>20.2</td>
<td>41.6</td>
</tr>
<tr>
<td>Ely, NV</td>
<td>2230</td>
<td>0.481</td>
<td>9.1</td>
<td>28.3</td>
</tr>
<tr>
<td>Fort Worth, TX</td>
<td>1877</td>
<td>0.409</td>
<td>20.7</td>
<td>37.1</td>
</tr>
<tr>
<td>Fresno, CA</td>
<td>2169</td>
<td>0.475</td>
<td>18.9</td>
<td>37.9</td>
</tr>
<tr>
<td>Great Falls, MT</td>
<td>1715</td>
<td>0.376</td>
<td>8.8</td>
<td>23.8</td>
</tr>
<tr>
<td>Lake Charles, LA</td>
<td>1652</td>
<td>0.362</td>
<td>21.4</td>
<td>35.9</td>
</tr>
<tr>
<td>Madison, WI</td>
<td>1554</td>
<td>0.345</td>
<td>8.7</td>
<td>22.5</td>
</tr>
<tr>
<td>Medford, OR</td>
<td>1699</td>
<td>0.367</td>
<td>13.5</td>
<td>28.2</td>
</tr>
<tr>
<td>Miami, FL</td>
<td>1802</td>
<td>0.394</td>
<td>26.3</td>
<td>42.1</td>
</tr>
<tr>
<td>Nashville, TN</td>
<td>1589</td>
<td>0.356</td>
<td>16.8</td>
<td>31.0</td>
</tr>
<tr>
<td>New York, NY</td>
<td>1402</td>
<td>0.318</td>
<td>13.8</td>
<td>26.5</td>
</tr>
<tr>
<td>Omaha, NB</td>
<td>1767</td>
<td>0.385</td>
<td>12.6</td>
<td>28.0</td>
</tr>
<tr>
<td>Phoenix, AZ</td>
<td>2394</td>
<td>0.528</td>
<td>24.3</td>
<td>45.4</td>
</tr>
<tr>
<td>Santa Maria, CA</td>
<td>2039</td>
<td>0.444</td>
<td>16.1</td>
<td>33.9</td>
</tr>
<tr>
<td>Seattle, WA</td>
<td>1299</td>
<td>0.281</td>
<td>11.9</td>
<td>23.1</td>
</tr>
<tr>
<td>Washington, DC</td>
<td>1559</td>
<td>0.340</td>
<td>13.6</td>
<td>27.2</td>
</tr>
</tbody>
</table>
the failure rate profile is characterized by increasing device failures identified as a wear out phenomena. This portion is extremely difficult to define and will vary depending on the method of fabrication and the applied stress. This increasing failure rate can be introduced by such mechanisms as thermal fatigue of the solders between the silicon die and the mount (due to repeated cycling of junction temperature while the case is at a more or less fixed temperature), by fatigue of internal construction (due to mechanical stress), or by bulk defects. Little data are available from either life tests or system field tests to permit an accurate picture of this portion of the curve. In sharp contrast to the early life failures, that may be characterized as workmanship faults, the failures which occur in the wear out period are believed to be a result of basic design limitations.

Accelerated testing of the two types illustrated in Figure 3-45 is commonly used to evaluate early designs of new products and process changes and to acquire failure rate data. The first of these, called step stress testing, is usually used for exploring the capability of a device in a stress domain of increasing magnitude. The sample size is generally small and the time duration at each stress level is short. Consequently, the results of this testing are not useful in determining failure-in-time patterns because of
the cumulative effect of the several levels of stress on the device performance. The stress-in-time tests, which is the second method illustrated in Figure 3-45, is more suited to this objective since device performance is evaluated at constant stress as a function of exposure time. Three levels of stress are commonly used with a sample size of from 20 to 100 or more devices. Each group of samples is subjected to each of the established stress levels for a duration of at least 1000 hours. This testing method can be used to obtain failure rate data which forms the basis for a plot of the type shown in Figure 3-46 for a typical rectifying diode. The predominant failure mechanisms found in semiconductor devices are related to junction temperature and fit the Arrhenius model as shown in the figure. It is important to note that the basis for this failure rate data is a rectifying application with a 60 Hz sinusoidal waveform. The criteria for failure are also consistent with this application and generally include a low threshold of leakage current (10 to 500 μA) at a specified reverse voltage as well as a small change in the forward voltage drop (10 to 100 mV) at a specified forward current.

The data represented by Figure 3-46 applies to the useful life portion of the failure rate curve, and, as such, assumes that the vast majority of the
workmanship failures have been uncovered during a burn-in period. The
failure rate during this burn-in period is significantly higher as il-
lustrated by data supplied by Semicon Inc. on power rectifier numbers
JANTX1N1184 and JANTX1N1204A. When these two diode types were subjected to
the burn-in test as defined in MIL-S-19500 and illustrated in Figure 3-47,
failure rates of 3.31 and 3.39 percent resulted for the 1N1184 and 1N1204A
diodes, respectively. These burn-in failure rates are 11 and 6 times
greater than the 175°C and 100 percent voltage point from Figure 3-46 for
the two diode types, respectively.

MIL-HDBK-217D [9] establishes a uniform method for predicting the re-
liability of electronic equipment. This methodology represents the failure


3-88
Figure 3-47. MIL-S-19500 TX-Type Diode Burn-in Test Definition

Failure Criteria

\[ \Delta V_f = 0.1 \text{ v from the initial value} \]

\[ \Delta I_p = 100 \text{ percent or 100 } \mu \text{A, whichever is greater} \text{ (for 1N1184)} \]

Diode Case Temperature = 175°C

Test Duration = 96 hours (for 1N1184)

= 168 hours (for 1N1204A)

Failure Criteria

\[ V_f = 100 \text{ v (for 1N1184)} \]

\[ V_f = 400 \text{ v (for 1N1204A)} \]

\[ I_f = 100 \text{ percent or 100 } \mu \text{A, whichever is greater (for 1N1204A)} \]

\[ A_{Vf} = \pm 0.1 \text{ v from the initial value} \]

\[ A_{If} = \pm 0.1 \text{ v from the initial value} \]
rates of discrete semiconductor devices by the relationship:

\[ \lambda_r = \lambda_b (\prod E x \prod A x \prod Q x \prod R x \prod S_2 x \prod C) \text{ failures/10}^6 \text{ Hours} \quad \text{Eqn (1)} \]

where \( \lambda_b \) is a base failure rate and the other multiplying factors are application dependent modifiers as described in Table 3-33. General purpose silicon rectifying diodes, which are of interest for photovoltaic bypass applications, are identified as Group IV in accordance with this calculation procedure. The base failure rate for Group IV silicon diodes is given by:

\[ \lambda_b = 0.172 \exp \left[ \left( \frac{-2138}{273+T+1505} \right) + \left( \frac{273+T+1505}{448} \right) \right]^{17.7} \quad \text{Eqn (2)} \]

where

- \( T \) = the operating temperature, ambient or case, as applicable (°C)
- \( S \) = the stress ratio of operating electrical stress to rated electrical stress
- \( S = \frac{I_{\text{OP}}}{I_{\text{MAX}}} \) (CF)
- \( I_{\text{OP}} \) = operating average forward current
- \( I_{\text{MAX}} \) = maximum rated average forward current at \( T_s \)
- \( T_s \) = maximum ambient or case temperature at which 100 percent of the rated load can be dissipated without causing the specified maximum junction temperature to be exceeded.

\( \text{CF} = \) stress correction factor

The stress correction factor (CF) is defined based on the conditions of device rating as enumerated in Table 3-34.

An estimate of the expected part failure rate is obtained by multiplying this base rate by the product of the various modifying factors defined in Eqn (1). Table 3-35 presents the values of these six factors for a general-purpose silicon rectifying diode as obtained from MIL-HDBK-217D.
Table 3-33. Multiplying Factors for Part Failure Rate Models

<table>
<thead>
<tr>
<th>FACTOR</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \Pi_E )</td>
<td>Environment - Accounts for influence of environmental factors other than temperature. Related to application categories</td>
</tr>
<tr>
<td>( \Pi_Q )</td>
<td>Quality - Accounts for effects of different quality levels.</td>
</tr>
<tr>
<td>( \Pi_A )</td>
<td>Application - Accounts for effect of application in terms of circuit function.</td>
</tr>
<tr>
<td>( \Pi_R )</td>
<td>Rating - Accounts for effect of maximum power or current rating.</td>
</tr>
<tr>
<td>( \Pi_L )</td>
<td>Construction - Accounts for effect of multiple devices in a single package.</td>
</tr>
<tr>
<td>( \Pi_{S2} )</td>
<td>Voltage Stress - Adjusts model for a second electrical stress (application voltage) in addition to wattage included within ( \lambda_D ).</td>
</tr>
</tbody>
</table>

For each parameter the appropriate table has been marked to indicate the value which best describes the bypass diode application. The twenty environment categories listed in Table 3-35(a) range from a benign ground, \( G_B \), condition to a cannon launch, \( C_L \), with a fixed ground, \( G_F \), being selected as the most representative for the photovoltaic bypass application. As shown in Table 3-35, the product of the selected values of the six factors equals 614.3.

Using Figure 3-48 as a typical silicon PN junction diode temperature derating curve, and assuming that the diode is operated at a \( I_{OP}/I_{MAX} \) ratio of 0.5, the CF value can be calculated as:
Table 3-34. MIL-HDBK-217D Silicon Diode Derating Conditions

<table>
<thead>
<tr>
<th>Conditions</th>
<th>CF Value</th>
<th>T Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_S = 25^\circ C$ $175 \leq T_{MAX} \leq 200^\circ C$</td>
<td>1.0</td>
<td>$T = T_C$</td>
</tr>
<tr>
<td>$T_S &gt; 25^\circ C$ $175 \leq T_{MAX} \leq 200^\circ C$</td>
<td>$\frac{175-T_S}{150}$</td>
<td>$T = T_C$</td>
</tr>
<tr>
<td>$T_S = 25^\circ C$ $T_{MAX} &lt; 175^\circ C$</td>
<td>$\frac{T_{MAX}-25}{150}$</td>
<td>$T = T_C + (175-T_{MAX})$</td>
</tr>
<tr>
<td>$T_S &gt; 25^\circ C$ $T_{MAX} &lt; 175^\circ C$</td>
<td>$\frac{T_{MAX}-T_S}{150}$</td>
<td>$T = T_C + (175-T_{MAX})$</td>
</tr>
</tbody>
</table>

**Case Temperature ($^\circ C$)**

**ORIGINAL PAGE IS OF POOR QUALITY**
Table 3-35. The Evaluation of Multiplying Factors for General Purpose Silicon Diodes

<table>
<thead>
<tr>
<th>Application</th>
<th>Π_A</th>
</tr>
</thead>
<tbody>
<tr>
<td>Analog Circuits (≤500 ma.)</td>
<td>1.0</td>
</tr>
<tr>
<td>Switching (&lt;500 ma.)</td>
<td>0.6</td>
</tr>
<tr>
<td>Power Rectifier (≥500 ma.)</td>
<td>1.5</td>
</tr>
<tr>
<td>Power Rect. (H.V. Stacks) V max &gt; 600</td>
<td>2.5/junction</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Environment</th>
<th>Π_E</th>
</tr>
</thead>
<tbody>
<tr>
<td>G_R</td>
<td>1</td>
</tr>
<tr>
<td>S_T</td>
<td>1</td>
</tr>
<tr>
<td>G_F</td>
<td>3.9</td>
</tr>
<tr>
<td>N_SB</td>
<td>4.8</td>
</tr>
<tr>
<td>H_S</td>
<td>4.8</td>
</tr>
<tr>
<td>A_TT</td>
<td>12</td>
</tr>
<tr>
<td>M_P</td>
<td>12</td>
</tr>
<tr>
<td>M_FF</td>
<td>12</td>
</tr>
<tr>
<td>M_FA</td>
<td>17</td>
</tr>
<tr>
<td>G_M</td>
<td>18</td>
</tr>
<tr>
<td>H_H</td>
<td>19</td>
</tr>
<tr>
<td>N_UU</td>
<td>20</td>
</tr>
<tr>
<td>A_UT</td>
<td>20</td>
</tr>
<tr>
<td>N_U</td>
<td>21</td>
</tr>
<tr>
<td>A_IF</td>
<td>25</td>
</tr>
<tr>
<td>A_RW</td>
<td>27</td>
</tr>
<tr>
<td>U_SL</td>
<td>36</td>
</tr>
<tr>
<td>A_UF</td>
<td>40</td>
</tr>
<tr>
<td>H_L</td>
<td>41</td>
</tr>
<tr>
<td>C_L</td>
<td>690</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Quality Level</th>
<th>Π_Q</th>
</tr>
</thead>
<tbody>
<tr>
<td>JANTXV</td>
<td>0.15</td>
</tr>
<tr>
<td>JANTX</td>
<td>0.3</td>
</tr>
<tr>
<td>JAN</td>
<td>1.5</td>
</tr>
<tr>
<td>Lower*</td>
<td>7.5</td>
</tr>
<tr>
<td>Plastic**</td>
<td>15.0</td>
</tr>
</tbody>
</table>

*Hermetic packaged devices.
**Devices sealed or encapsulated with organic material.

<table>
<thead>
<tr>
<th>Contact Construction</th>
<th>Π_C</th>
</tr>
</thead>
<tbody>
<tr>
<td>Metallurgically Bonded</td>
<td>1</td>
</tr>
<tr>
<td>Non-metallurgically Bonded (Spring loaded contacts)</td>
<td>2</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Current Rating (amps.)</th>
<th>Π_R</th>
</tr>
</thead>
<tbody>
<tr>
<td>≤1</td>
<td>1</td>
</tr>
<tr>
<td>1 to 3</td>
<td>1.5</td>
</tr>
<tr>
<td>3 to 10</td>
<td>2.0</td>
</tr>
<tr>
<td>10 to 20</td>
<td>4.0</td>
</tr>
<tr>
<td>20 to 50</td>
<td>10.0</td>
</tr>
</tbody>
</table>

Voltage Stress, $S_2 = \frac{\text{Applied } V_R \times 10}{\text{Rated } V_R}$

<table>
<thead>
<tr>
<th>$S_2$ (Percent)</th>
<th>Π_{S_2}</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 to 60</td>
<td>0.70</td>
</tr>
<tr>
<td>70</td>
<td>0.75</td>
</tr>
<tr>
<td>80</td>
<td>0.80</td>
</tr>
<tr>
<td>90</td>
<td>0.90</td>
</tr>
<tr>
<td>100</td>
<td>1.0</td>
</tr>
</tbody>
</table>

$V_R$ = diode reverse voltage.

$\Pi_E \cdot \Pi_A \cdot \Pi_Q \cdot \Pi_R \cdot \Pi_{S_2} \cdot \Pi_C = 614.3$
Figure 3-48. Typical Silicon PN Junction Diode Temperature Derating Curves

\[
CF = \frac{175 - T_S}{150} = \frac{175 - 129}{150} = 0.307
\]

with a corresponding \( S \) value of

\[
S = \frac{I_{OP}}{I_{MAX}} (CF) = (0.5)(0.307) = 0.154
\]

Under these conditions the expected failure rate is given by:

\[
\lambda_p = 614.3 (0.172) \exp \left[ \left( \frac{-2138}{296+T} \right) \left( \frac{296+T}{448} \right)^{17.7} \right] \text{failures/10}^6 \text{ Hours}
\]

where

\( T \) = the operating diode case temperature (°C)

This relationship is plotted in Figure 3-49 over the case temperature range from 50 to 175°C.

3.9.4 ASSESSMENT OF BYPASS DIODE RELIABILITY

The applicability of available diode reliability data of the type described in the previous section to the condition of bypass diode operation was
Figure 3-49. Failure Rate of a Silicon Rectifying Diode Using The MIL-HDBK-217D Methodology
addressed through personal contacts with several semiconductor manufacturers. No failure rate data is available for the operation of power diodes in the continuous dc reverse voltage blocking mode which is typical of the normal bypass diode operating condition. There is a general agreement among experts in this field that the continuous dc reverse voltage operation will tend to increase the leakage current with time compared to a normal ac rectifying application. However, the failure limit for reverse voltage leakage current in a photovoltaic module bypass application can be many orders of magnitude higher than that for the power rectifier and still operate satisfactorily. Consider a 6 ampere rated bypass circuit design where a 0.5 percent power loss due to diode leakage is allowed. Under these conditions the circuit can tolerate up to 30 mA of leakage current before the diode is considered to have failed. The reverse leakage current of a typical power rectifying diode is characteristically insensitive to exposure time at a given value of imposed reverse voltage. An order of magnitude increase in exposure time is generally required before a detectable increase in leakage current occurs.

Notwithstanding the obvious shortcomings in the available failure rate data as it might be applicable to the bypass diode operating conditions, it is possible to draw certain conclusions based upon rectifying diode data. For the photovoltaic module bypass application, the diode reliability will be almost exclusively determined by the reverse bias operating conditions since the exposure time under these conditions is many orders of magnitude larger than the expected exposure to a forward conducting operating condition. Fortunately, the average junction temperature under these reverse bias operating conditions is relatively low; with 45°C being the maximum expected average temperature for a US site location. Also the magnitude of the reverse voltage is a small fraction of the lowest available rated value for PN junction devices. These two factors combine to yield a low failure rate for this diode application based on the available data. If Figure 3-46 is assumed to represent the failure rate of such diodes, then these conditions should yield 0.000015 failures per 1000 hours of operation or a 0.0013 device failure probability over the 20 year design life of the terrestrial array.
3.10 DIODE CELL THERMAL CYCLE TESTING

Semicon PN junction diode cells of two different sizes and ratings (S10976 and S10977) were soldered to small 0.032 inch thick copper heat spreader plates and subjected to 100 thermal cycles between the temperature extremes of 150 and -40°C. The dual chamber thermal cycling apparatus pictured in Figure 3-50 was used to obtain the temperature profile shown in Figure 3-51. With this apparatus, which conveys the specimens in a wire blanket elevator between the hot chamber at the top and the lower cold chamber, it is possible to obtain cycle time durations of approximately 26 minutes with at least 5 minutes of dwell time at each of the temperature extremes.

Prior to this temperature cycling exposure each of the six specimens of each diode cell type was screened to determine electrical characteristics, both forward and reverse, and to quantify the initial thermal resistance between the device junction and the heat spreader. The equipment pictured in Figure 3-52 was used to determine these thermal resistance values in much the same way as described in Appendix A where individually determined curves of forward voltage drop (at a 0.5 ampere test current) versus temperature are used to determine the junction temperature during high power pulse operation. This power pulse is interrupted on a repetitive 5 percent duty cycle to permit the determination of junction temperature by the measurement of diode forward voltage drop at the established 0.5 ampere test current. Using the previously determined calibration curve and extrapolating the forward voltage drop measurements back to the instant of power pulse interruption it is possible to calculate the device thermal resistance.

The results of these measurements are summarized in Table 3-36 along with the corresponding values obtained after the thermal cycling exposure. In all but two cases there was a significant increase in the thermal resistance between the silicon die and the heat spreader. Such changes are usually indicative of a propagation of the void area in the solder joint and it is probably safe to assume that the solder joint between the diode cell and the heat spreader is more susceptible to this occurrence since it was made using a less fatigue resistant Sn62 solder in an uncontrolled hand soldering operation without the use of forming gas. It is also interesting to note that the largest changes in thermal resistance are associated with the smaller R-type specimens. This appears to be contradictory with the
Figure 3-50. Thermal Cycle Test Apparatus
predictions of theory which would assign the larger solder stress to the larger area device.

The electrical properties of the specimen diodes subjected to this temperature cycling exposure were nominal to start and were not significantly degraded by the exposure. In fact in several cases there was an improvement in the high (>400 volts) reverse voltage stability of the device.
Figure 3-52. Thermal Resistance Measurement Equipment

(a) Overall View

(b) Close-up of Specimen Mounting
Table 3-36. Thermal Resistance Measurements Before and After Temperature Cycling

<table>
<thead>
<tr>
<th>Specimen Identification Number</th>
<th>Junction-to-Sink Thermal Resistance ($^\circ$C/watt)</th>
<th>Percent Change</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Before Thermal Cycling</td>
<td></td>
</tr>
<tr>
<td>R1(3)</td>
<td>0.35</td>
<td>+ 66.</td>
</tr>
<tr>
<td>R2</td>
<td>0.35</td>
<td>+ 114.</td>
</tr>
<tr>
<td>R3</td>
<td>0.25</td>
<td>+ 68</td>
</tr>
<tr>
<td>R4</td>
<td>0.39</td>
<td>+ 105.</td>
</tr>
<tr>
<td>R5</td>
<td>0.29</td>
<td>+ 590.</td>
</tr>
<tr>
<td>R6</td>
<td>0.36</td>
<td>+ 94.</td>
</tr>
<tr>
<td>G1(4)</td>
<td>0.22</td>
<td>+ 245.</td>
</tr>
<tr>
<td>G2</td>
<td>0.55</td>
<td>+ 18.</td>
</tr>
<tr>
<td>G3</td>
<td>0.22</td>
<td>+ 18.</td>
</tr>
<tr>
<td>G4</td>
<td>0.30</td>
<td>+ 73.</td>
</tr>
<tr>
<td>G5</td>
<td>0.23</td>
<td>+ 74.</td>
</tr>
<tr>
<td>G6</td>
<td>0.26</td>
<td>+ 73.</td>
</tr>
<tr>
<td></td>
<td>After Thermal Cycling</td>
<td></td>
</tr>
<tr>
<td>R1(3)</td>
<td>0.58</td>
<td></td>
</tr>
<tr>
<td>R2</td>
<td>0.75</td>
<td></td>
</tr>
<tr>
<td>R3</td>
<td>0.42</td>
<td></td>
</tr>
<tr>
<td>R4</td>
<td>0.80</td>
<td></td>
</tr>
<tr>
<td>R5</td>
<td>2.00</td>
<td></td>
</tr>
<tr>
<td>R6</td>
<td>0.70</td>
<td></td>
</tr>
<tr>
<td>G1(4)</td>
<td>0.76</td>
<td></td>
</tr>
<tr>
<td>G2</td>
<td>0.65</td>
<td></td>
</tr>
<tr>
<td>G3</td>
<td>0.26</td>
<td></td>
</tr>
<tr>
<td>G4</td>
<td>0.52</td>
<td></td>
</tr>
<tr>
<td>G5</td>
<td>0.40</td>
<td></td>
</tr>
<tr>
<td>G6</td>
<td>0.45</td>
<td></td>
</tr>
</tbody>
</table>

(1) Includes the thermal resistance of a grease interface between the cathode plate and the heat sink. The calculated thermal resistance of this interface is 0.2$^\circ$C/watt based on nominal values for contact area and grease film thickness.

(2) 100 cycles between 150 and -40C

(3) R designates the S10976 device

(4) G designates the S10977 device
SECTION 4

CONCLUSIONS AND RECOMMENDATIONS
SECTION 4
CONCLUSIONS AND RECOMMENDATIONS

The lamination of bypass diodes within the module encapsulant solves many of the problems associated with the mounting of conventional packaged diodes external to the module, including: (1) the location of a suitable mounting area which is large enough to accommodate the rather bulky diode package and associated heat sink, (2) the electrical isolation of the diode case, which is usually the cathode connection of the diode, from the metallic heat sink, (3) the electrical bonding of the metallic heat sink to the module or array structural ground, and (4) the isolation of the electrically active parts of the bypass diode assembly from contact by personnel.

The soldered assembly of the diode cell to the heat spreader plate can be conveniently laminated on the rear side of the solar cell circuit where direct connections to the circuit terminations are possible. This relatively thin package can be readily accommodated within the existing encapsulant system where it is electrically isolated from the surroundings and environmentally protected.

Pad-mounted PN junction diodes of the type supplied by Semicon as a commercial product line are ideally suited to this application.

The heat spreader plate size required to accommodate the diode heat dissipation associated with a particular short-circuit current rating can be determined from experimental data obtained on representative module segments containing diode/heat spreader assemblies of various sizes. These data yield a recommended plate size versus diode heat dissipation relationship as shown in Figure 4-1. There was a large discrepancy between these experimental results and the predictions of a multi-node thermal model. Further work remains in the improvement of this thermal model to more accurately account for the lateral conduction of heat away from the hot spot.
A comparative cost analysis of the encapsulated diode cell mounting approach versus the external enclosure mounting of a packaged diode has revealed no strong cost related incentive for one approach over another. In cases where the requirement for multiple module bypass diodes would require the repeated penetration of the module encapsulant for connections to externally-mounted diodes, it would seem logical to mount the diodes as an integral part of the encapsulation system so that no intermediate penetrations are required.

The use of a single module-mounted bypass diode must be questioned on the basis of intended function since such an application will not enhance the survivability of the module in the hot-spot heating test environment, as
defined by the proposed UL standard, and the inclusion of a single bypass diode at the module level may only complicate the array circuit design by introducing problems of current sharing among these individual module diodes if the array circuit designer wishes to employ a parallel-connected group of modules as a circuit element. Under such circumstances current sharing among parallel-connected diodes can be forced by the inclusion of an appropriately selected series resistance value in each bypass path. The magnitude of the voltage drop in each forward conducting bypass path will be significantly increased by the presence of this additional resistance. This, in turn, may cause a disproportionately large decrease in the power output capability of the affected branch circuit at the system output voltage which is determined by the maximum power operating point of the unaffected source circuits. This shortcoming can be avoided by the use of an externally-mounted bypass diode which is selected by the array circuit designer and sized to accommodate the bypass current from all parallel-connected modules in the bypass group. Virtually all bypass current will flow through this large external diode if its forward voltage drop, when passing this current, is significantly less than the individual module diodes. Such a situation can exist if the large external diode is a Schottky device and the single module diodes are PN junction devices or if multiple, series-connected PN junction devices are used as module bypass diodes with a single large PN junction diode used as the array bypass diode.

The photovoltaic module bypass application is not particularly demanding relative to the conventional rectifying application for power diodes. The operating environment for a photovoltaic module bypass diode is characterized by a prolonged exposure to a low level reverse voltage (~0 vdc during nighttime periods and typically 15 vdc during daytime periods). Under these reverse voltage conditions the diode temperature varies from near the ambient air temperature during nighttime periods to a temperature approximately equal to the module operating temperature during daytime periods. Occasionally the diode may be required to perform its bypass function by conducting the circuit current in the forward direction. Under these conditions the diode junction temperature could approach the maximum rated value, but the time spent in this mode of operation is several orders of magnitude less than the time spent in the reverse voltage operating mode.
Diode failure rate data is available for a rectifying application where the excitation source is a 60 Hz sinusoidal waveform and where failure is defined as a relatively small change in reverse leakage current. The application of this data to the dc blocking operation of a bypass diode leads to the general conclusion that, with proper design, the bypass diode failure rate will be sufficiently low so that their inclusion can be justified on the basis of an overall array reliability improvement over a 20 year design lifetime.

The thermal resistance between the diode junction and the heat spreader is a critical element in the determination of diode junction temperature (and, hence, reliability) under forward conducting conditions. The stability of this thermal resistance with temperature cycling requires further study in the light of the results from a limited thermal cycling exposure test where twelve specimens were cycled 100 times between the extremes of -40 and 150°C. This temperature cycling exposure, which is unquestionably severe in terms of the magnitude of the temperature extremes, resulted in significant increases in the thermal resistance across the soldered interface between the silicon die and the heat spreader. Such changes in thermal resistance are indicative of the propagation of void areas in the solder joint.
APPENDIX A
THERMAL RESISTANCE MEASUREMENTS
OF
PAD-LOUNTED DIODE CHIPS
A.1 TEST ARTICLE CONFIGURATION
Thermal resistance test articles with nickel-plated copper cathode plates and anode straps soldered to the pad-mounted diode chips were fabricated to the configuration shown in Figure A-1. The cathode plates were bent as indicated to provide a uniform area in contact with the test apparatus thermal block that provides a reference heat sink temperature. A thin layer of thermal grease is applied between the diode assembly and the test apparatus thermal block. The clamp shown in Figure A-2 was used to hold the diode to the thermal block.

![Figure A-1. Thermal Resistance Test Article Configuration](image)

A.2 TEST PROCEDURE
The thermal resistance tests were performed using a computer controlled testing apparatus developed for testing power transistors [10]. In this equipment the forward voltage drop of the test device is utilized as the temperature sensing parameter at some fixed measurement current.

A schematic diagram of the equipment is shown in Figure A-3. The device under test (DUT) is mounted to a massive copper block heat sink using thermal grease to minimize interfacial temperature drop. The block has provision

---

Figure A-2. Diode Holding Clamp
Figure A-3. Schematic Diagram of Thermal Resistance Measurement Equipment
for heating and cooling and its temperature is measured with a platinum resistance temperature detector directly under the spot where the DUT is mounted. This provides the reference heat sink temperature ($T_S$) for the thermal resistance measurements. The test provides measurements of device junction temperature ($T_J$) and power dissipated in the DUT and calculated thermal resistance as:

$$R_{\theta JS} = \frac{T_J - T_S}{P_{IN}} \text{ (°C/Watt)}$$

The junction temperature of the device is determined by measuring $V_F = V_5 - V_4$ (see Figure A-3 for a diagram of these measurement points) at constant measurement current $I_M$ which is selected to satisfy DUT characteristics. A typical value is 1 ampere. Measurement current is monitored via the voltage drop across a 1 ohm resistor ($V_6 - V_5$). $P_{IN}$ is calculated from measurements of voltage ($V_3 - V_4$) and current ($I_T$) determined with a precision 0.001 ohm resistor in series with the DUT.

The power dissipated in the device is controlled by the voltage setting of the collector supply. The current from this supply is routed by a pair of 200 ampere power Darlington transistors, Q1 and Q2, operated in push-pull mode so that it flows either into a dummy load or the DUT. This avoids problems associated with the relatively slow recovery time of the collector supply to large current transients. A base drive circuit interfaces Q1 and Q2 to the computer.

The time sequence of computer-controlled operations is illustrated in Figure A-4. Measurement of $P_{IN}$ is made during a brief 0.5 sec power pulse, then after a pause of approximately 5 seconds the test power pulse is turned on. It can be set for any value between 1 msec and 30 sec. Valid measurements are not possible during this interval due to the large current flow and attendant voltages. Approximately 50 µsec after this power pulse is terminated and the transients have settled out and the DUT is cooling, $V_5$ is measured and stored. After 250 µsec the DUT temperature is measured a second time and from a backward extrapolation of these two measurements $T_J$ is calculated at the time when the power pulse terminated. All voltage measurements are synchronized to the power pulses by the computer.
A thermal resistance determination consists of two steps:

1. Calibration of the temperature sensing parameter for the DUT.

2. Measurement of $R_{\theta JS}$

The first step is accomplished by measuring the diode forward voltage at a series of known heat sink temperatures as measured by the platinum resistance temperature detector. A linear regression curve fit of this data provides a calibration curve for converting subsequent $V_S$ measurements to corresponding $T_J$ values.

Both the first and second steps are carried out under computer control with appropriate safeguards to alert for spurious data or abnormal conditions.

Reported values of $R_{\theta JS}$ are averaged from five separate measurements on each DUT.

A.3 SUMMARY OF TEST RESULTS

Thermal resistance test results are presented in Table A-1. Results were generally consistent with decreasing values of thermal resistance as chip area increased. However, in two cases, higher than anticipated values were obtained for a Semicon 20 amp PN unit (1.6°C/watt) and a Semicon 75 amp Schottky device (1.99°C/watt). X-rays of these two test articles, as shown in Figure A-5, revealed the presence of solder balls which probably indicate poor wetting of the solder. No large voids were evident. A transverse crack detected beneath the 75 amp Schottky device probably accounts for the abnormally high thermal resistance value obtained. A second Semicon 20 amp PN unit was tested and provided a value of 0.95°C/Watt as compared to the original value of 1.6°C/watt. A substitute Semicon 75 amp Schottky sample was not available for retest, and therefore a viable value for this device was not obtained.

The PN units showed a somewhat more consistent decrease in thermal resistance with increased chip area than the Schottky devices. Values of thermal resistance varied from a high of 0.97°C/watt for the smallest unit to a low of 0.45°C/watt for the largest device.
Table A-1. Measured Thermal Resistance - Mounted Type Diode Chips

<table>
<thead>
<tr>
<th>Diode Mfg</th>
<th>Type</th>
<th>Chip Size (in)</th>
<th>Chip Area (in²)</th>
<th>Base Pad Diameter (in)</th>
<th>Base Pad Area (in²)</th>
<th>Measured Thermal Resistance* (°C/Watt)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Semicon</td>
<td>12A PN</td>
<td>.120 dia.</td>
<td>.0113</td>
<td>.140</td>
<td>.1539</td>
<td>.97</td>
</tr>
<tr>
<td></td>
<td>20A PN</td>
<td>.140 dia.</td>
<td>.0154</td>
<td>.160</td>
<td>.0201</td>
<td>1.60 **</td>
</tr>
<tr>
<td></td>
<td>20A PN</td>
<td>.140 dia.</td>
<td>.0154</td>
<td>.160</td>
<td>.0201</td>
<td>.95</td>
</tr>
<tr>
<td></td>
<td>40A PN</td>
<td>.200 dia.</td>
<td>.0314</td>
<td>.220</td>
<td>.0380</td>
<td>.65</td>
</tr>
<tr>
<td></td>
<td>40A PN</td>
<td>.200 dia.</td>
<td>.0314</td>
<td>.220</td>
<td>.0380</td>
<td>.57</td>
</tr>
<tr>
<td></td>
<td>50A PN</td>
<td>.220 dia.</td>
<td>.0380</td>
<td>.240</td>
<td>.0452</td>
<td>.50</td>
</tr>
<tr>
<td>Motorola</td>
<td>15A Schottky</td>
<td>.126 sq.</td>
<td>.0159</td>
<td>.182</td>
<td>.0260</td>
<td>.78</td>
</tr>
<tr>
<td></td>
<td>30A Schottky</td>
<td>.160 sq.</td>
<td>.0256</td>
<td>.230</td>
<td>.0380</td>
<td>.79***</td>
</tr>
<tr>
<td></td>
<td>60A Schottky</td>
<td>.160 sq.</td>
<td>.0256</td>
<td>.230</td>
<td>.0415</td>
<td>.79***</td>
</tr>
<tr>
<td></td>
<td>75A Schottky</td>
<td>.200 sq.</td>
<td>.040</td>
<td>.286</td>
<td>.0642</td>
<td>.45</td>
</tr>
<tr>
<td>Semicon</td>
<td>15A Schottky</td>
<td>.130 sq.</td>
<td>.0169</td>
<td>.220</td>
<td>.0380</td>
<td>.84</td>
</tr>
<tr>
<td></td>
<td>30A Schottky</td>
<td>.165 hex (across flats)</td>
<td>.0236</td>
<td>.220</td>
<td>.0380</td>
<td>.72</td>
</tr>
<tr>
<td></td>
<td>75A Schottky</td>
<td>.210 sq.</td>
<td>.0441</td>
<td>.315</td>
<td>.0779</td>
<td>1.99 **</td>
</tr>
</tbody>
</table>

* Includes the thermal resistance of the grease interface between the cathode plate and the heat sink. The calculated thermal resistance of this interface is 0.3°C/watt based on nominal value for contact area and grease film thickness.

** X-ray revealed poor wetting of solder; 75 amp Motorola Schottky had large transverse crack

*** Same size chip and pads used by Motorola; 30 amp unit - chrome barrier, 60 amp unit platinum barrier
Figure A-5. X-Ray Film of Diode Thermal Resistance Test Articles
APPENDIX B

DRAWINGS OF BYPASS DIODE ASSEMBLY
<table>
<thead>
<tr>
<th>PART NO.</th>
<th>PART NO.</th>
<th>FIRST MADE FOR</th>
<th>NAME</th>
<th>DRAWING NO.</th>
<th>DESCRIPTION, MATERIAL, WEIGHT</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 1</td>
<td>1 1</td>
<td>SOLDRED ASSY</td>
<td>SK 0228B3-1 G1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 2</td>
<td>1 2</td>
<td>SOLDRED ASSY</td>
<td>SK 0228B3-1 G2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 3</td>
<td>1 3</td>
<td>SOLDRED ASSY</td>
<td>SK 0228B3-1 G3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 4</td>
<td>1 4</td>
<td>CATHODE INSL.</td>
<td>SK0210B3-1 P1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 5</td>
<td>1 5</td>
<td>CATHODE INSL.</td>
<td>SK0210B3-1 P2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 6</td>
<td>1 6</td>
<td>CATHODE INSL.</td>
<td>SK0210B3-1 P3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 7</td>
<td>1 7</td>
<td>ANODE INSL.</td>
<td>SK0210B3-2 P1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 8</td>
<td>1 8</td>
<td>THER. BARRIER</td>
<td>SK0209B3 P1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 9</td>
<td>1 9</td>
<td>THER. BARRIER</td>
<td>SK0209B3 P2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 10</td>
<td>1 10</td>
<td>SOLDRED ASSY</td>
<td>SK 0228B3-1 G4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 11</td>
<td>1 11</td>
<td>SOLDRED ASSY</td>
<td>SK 0228B3-1 G5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 12</td>
<td>1 12</td>
<td>SOLDRED ASSY</td>
<td>SK 0228B3-1 G6</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**DESCRIPTION OF GROUPS**

- DMULLINGS

**REVISIONS**

**PRINTS TO**

- ORIGINAL PAGE IS OF POOR QUALITY
<table>
<thead>
<tr>
<th>GROUP</th>
<th>NO.</th>
<th>PT No.</th>
<th>NAME</th>
<th>DESCRIPTION, MATERIAL, WEIGHT</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>DIODE</td>
<td>20A (14 DIA)</td>
</tr>
<tr>
<td>1</td>
<td>2</td>
<td>2</td>
<td>DIODE</td>
<td>40A (20 DIA)</td>
</tr>
<tr>
<td>1</td>
<td>3</td>
<td>3</td>
<td>DIODE</td>
<td>50A (22 DIA)</td>
</tr>
<tr>
<td>1</td>
<td>4</td>
<td>4</td>
<td>CATHODE HT. P</td>
<td>SK02983-1 P1</td>
</tr>
<tr>
<td>1</td>
<td>5</td>
<td>5</td>
<td>CATHODE HT. P</td>
<td>SK02983-1 P2</td>
</tr>
<tr>
<td>1</td>
<td>6</td>
<td>6</td>
<td>CATHODE HT. P</td>
<td>SK02983-1 P3</td>
</tr>
<tr>
<td>1</td>
<td>7</td>
<td>7</td>
<td>ANODE LEAD</td>
<td>SK02983-2 P1</td>
</tr>
<tr>
<td>1</td>
<td>8</td>
<td>8</td>
<td>ANODE LEAD</td>
<td>SK02983-2 P2</td>
</tr>
<tr>
<td>1</td>
<td>9</td>
<td>9</td>
<td>ANODE LEAD</td>
<td>SK02983-2 P3</td>
</tr>
<tr>
<td>1</td>
<td>10</td>
<td>10</td>
<td>SOLDER PREM.</td>
<td>1/15 DIA</td>
</tr>
<tr>
<td>1</td>
<td>11</td>
<td>11</td>
<td>SOLDER PREM.</td>
<td>1/16 DIA</td>
</tr>
<tr>
<td>1</td>
<td>12</td>
<td>12</td>
<td>SOLDER PREM.</td>
<td>1/16 DIA</td>
</tr>
<tr>
<td>1</td>
<td>13</td>
<td>13</td>
<td>CATHODE HT. P</td>
<td>(ALUM) SK02983-1 P4</td>
</tr>
<tr>
<td>1</td>
<td>14</td>
<td>14</td>
<td>CATHODE HT. P</td>
<td>(ALUM) SK02983-1 P5</td>
</tr>
<tr>
<td>1</td>
<td>15</td>
<td>15</td>
<td>CATHODE HT. P</td>
<td>(ALUM) SK02983-1 P6</td>
</tr>
</tbody>
</table>

**DESCRIPTION OF GROUPS**

<table>
<thead>
<tr>
<th>GROUP</th>
<th>NO.</th>
<th>PT No.</th>
<th>NAME</th>
<th>DESCRIPTION, MATERIAL, WEIGHT</th>
</tr>
</thead>
</table>

- N/A: SK02983-1
- REVISIONS
- ORIGINAL PAGE IS
- OF POOR QUALITY

**MADE BY**

D. MULLINGS

**APPROVALS**

ISSUED: 8-4

**PRINTED IN USA.**

SK02983-1
# Bypass Diode Soldered Assy

<table>
<thead>
<tr>
<th>PART NO.</th>
<th>NAME</th>
<th>DRAWING NO.</th>
<th>DESCRIPTION, MATERIAL, WEIGHT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DIODE</td>
<td>20A .14 DIA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>DIODE</td>
<td>40A .20 DIA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>DIODE</td>
<td>5A .12 DIA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CATHODE MT PLT</td>
<td>SK022383-1 P1 (Copper)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CATHODE NT PLT</td>
<td>SK022383-1 P2 (Copper)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CATHODE MT PLT</td>
<td>SK022383-1 P3 (Copper)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ANODE LEAD</td>
<td>SK020983-1 P1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ANODE LEAD</td>
<td>SK020983-1 P2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ANODE LEAD</td>
<td>SK020983-1 P3</td>
<td></td>
</tr>
<tr>
<td></td>
<td>SOLDEE PFM</td>
<td>.115 DIA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>SOLDEE PFM</td>
<td>.165 DIA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>SOLDEE PFM</td>
<td>.216 DIA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CATHODE MT PLT</td>
<td>SK022383-1 P4 (Alum)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CATHODE NT PLT</td>
<td>SK022383-1 P5 (Alum)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CATHODE NT PLT</td>
<td>SK022383-1 P6 (Alum)</td>
<td></td>
</tr>
</tbody>
</table>
GENERAL ELECTRIC

ANODE LEAD

PART: 12.00

1. PART MUST BE FREE OF BURRS AND STRAIGHT WITHIN 0.005.

2. MATERIAL: COPPER ALLOY 110

3. COATING: TIN PLATE ALL SURFACES EXCEPT ENDS MAY BE BARE.

SCALE: NONE

ORIGINAL PAGE IS OF POOR QUALITY

S.J.
### Heat Spreader Plate, Cathode

**Notes:**
1. Parts 4, 5, 6 may be plated or coated over entire surface if process is less costly.
2. Parts to be free of burrs.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Cu Alloy 110</td>
<td>0.032</td>
<td>t, 0.03</td>
<td>√</td>
<td>+</td>
</tr>
<tr>
<td>2</td>
<td>Tin-Coated</td>
<td>0.032</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>All Sides</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Al. Alloy</td>
<td>0.056</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Nickel</td>
<td>0.056</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>Coat. 38</td>
<td>0.056</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Dia. one side</td>
<td>0.056</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Coated Area (P4, 5, 6): Minimum**

**Optional Typ.:** 3/4" Dial Hole - Location not critical for plating process.

**Scale-Full**

**Revisions**

**Prints To:**

**Made By:** D. Mullings

**Issued:**
GENERAL ELECTRIC

SK 02 2383-1
CONT ON SHEET

TITLE CONT ON SHEET SN
HEAT SPREADER PLATE - CATHODE
FIRST MADE FOR BYP DIODE

ORIGINAL PAGE IS OF POOR QUALITY

<table>
<thead>
<tr>
<th>BT</th>
<th>A</th>
<th>E</th>
<th>MTL.</th>
<th>THK.</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>.9</td>
<td>16</td>
<td>CuAlloy</td>
<td>.032</td>
</tr>
<tr>
<td>2</td>
<td>2.1</td>
<td>22</td>
<td>TiN-Coat</td>
<td>.0002</td>
</tr>
<tr>
<td>3</td>
<td>.3</td>
<td>.24</td>
<td>Ni</td>
<td>.032</td>
</tr>
<tr>
<td>4</td>
<td>.9</td>
<td>16</td>
<td>Al. Alloy</td>
<td>.056</td>
</tr>
<tr>
<td>5</td>
<td>2.1</td>
<td>22</td>
<td>1100, Nickel Coat</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>.3</td>
<td>.24</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

NOTE
1. Nickel coating is for soldering purpose.
May be confined to "B" dia. area, if economical to produce.

UNLESS OTHERWISE SPECIFIED USE
APPLIED PRACTICES
SURFACES
TOLERANCES ON MACHINE DIMENSIONS
FRACTIONS
DECIMALS
ANGLES

REVISIONS
PRINTS TO

MADE BY D MULLINGS
ISSUED B-8

LOCATION CONT ON SHEET SN NO.
CATHODE INSULATION

NOTE:
MATERIAL: ADHESIVE-BACKED POLYESTER M99 TAPE / SILICONE ADHESIVE.
SOURCE: CONNECTICUT HARD RUBBER CO.

MATERIAL TO BE PROVIDED CUT TO SIZE IN ROLLS OR IN STRIPS OF NOT LESS THAN 10 PARTS / STRIP. WITH RELEASE BACKING.

<table>
<thead>
<tr>
<th>Pt</th>
<th>&quot;A&quot;</th>
<th>&quot;B&quot;</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1.4</td>
<td>1.0</td>
</tr>
<tr>
<td>2</td>
<td>2.6</td>
<td>2.2</td>
</tr>
<tr>
<td>3</td>
<td>3.8</td>
<td>3.4</td>
</tr>
</tbody>
</table>

SCALE - NONE

REVISIONS

PRINTS TO
ORIGINAL PAGE IS OF POOR QUALITY

**MATL:** SILICONE RUBBER SPONGE

**ADHESIVE:** SILICONE

**TAPE:** "STRIP 'N' STICK"

**SOURCE:** CONNECTICUT HARD RUBBER CO.

**SCALE:** ~ 2X

**NA. SK030183-1**

**UNLESS OTHERWISE SPECIFIED USE**

**APPLIED PRACTICES**

**SURFACES**

**TOLERANCES ON MACHINED DIMENSIONS**

- **FRACTIONS** ±
- **DECIMALS** ±0.03
- **ANGLES** ±

---

**MADE BY:** DMULLINGS

**ISSUED:** B-10

**DIV. OR DEPT.**

**LOCATION:** CONT ON SHEET

**SH. NO.** SK020983-3

PRINTED IN U.S.A.
Title: Anode Insulation

First made for: BYP Diode

Material: Polyester Tape M99/Silicone Adhesive Source: Connecticut Cut Hard Rubber

Scale: None

Tolerances on machined dimensions:
- Fractions
- Decimals
- Angles

Made by: D. Mullings

Approved by: 

Issued by: 

Division/Department: 

Location: 

Cont on Sheet: B-11/12

Printed in USA.