FINAL REPORT

AUTONOMOUS INTEGRATED RECEIVE SYSTEM (AIRS)

REQUIREMENTS DEFINITION

VOLUME IV. FUNCTIONAL SPECIFICATION FOR THE PROTOTYPE

AUTOMATED INTEGRATED RECEIVE SYSTEM (AIRS)

PREPARED FOR

NATIONAL AERONAUTICS AND SPACE ADMINISTRATION
GODDARD SPACE FLIGHT CENTER
GREENBELT, MD 20771

TECHNICAL MONITOR: TOM ROBERTSON

CONTRACT NO. NAS 5-26772

PREPARED BY

C. M. CHIE

LINCOM CORPORATION
P.O. BOX 15897
LOS ANGELES, CA 90015

AUGUST, 1984
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0 SCOPE</td>
<td>1</td>
</tr>
<tr>
<td>2.0 APPLICABLE DOCUMENTS</td>
<td>1</td>
</tr>
<tr>
<td>3.0 REQUIREMENTS</td>
<td>1</td>
</tr>
<tr>
<td>3.1 Functional Requirements</td>
<td>1</td>
</tr>
<tr>
<td>3.2 Performance Requirements</td>
<td>3</td>
</tr>
<tr>
<td>3.2.1 General Requirements</td>
<td>3</td>
</tr>
<tr>
<td>3.2.1.1 Operational Modes</td>
<td>3</td>
</tr>
<tr>
<td>3.2.1.1.1 Signal Acquisition Mode</td>
<td>3</td>
</tr>
<tr>
<td>3.2.1.1.2 Data Processing Mode</td>
<td>3</td>
</tr>
<tr>
<td>3.2.1.1.3 RARR Tracking Support Mode</td>
<td>5</td>
</tr>
<tr>
<td>3.2.1.2 Autonomous Operation</td>
<td>6</td>
</tr>
<tr>
<td>3.2.1.2.1 Set-Up Data</td>
<td>7</td>
</tr>
<tr>
<td>3.2.1.2.2 Real Time Updates</td>
<td>7</td>
</tr>
<tr>
<td>3.2.1.2.3 Autonomous Operation</td>
<td>7</td>
</tr>
<tr>
<td>3.2.1.2.4 Configuration Modes</td>
<td>9</td>
</tr>
<tr>
<td>3.2.1.2.4.1 Autonomous Mode</td>
<td>9</td>
</tr>
<tr>
<td>3.2.1.2.4.2 Flexible Data Mode</td>
<td>9</td>
</tr>
<tr>
<td>3.2.1.2.4.3 Test Mode</td>
<td>9</td>
</tr>
<tr>
<td>3.2.2 IF Channel Characteristics</td>
<td>9</td>
</tr>
<tr>
<td>3.2.2.1 TDRS Channel Equalization</td>
<td>10</td>
</tr>
<tr>
<td>3.2.2.1.1 TDRS Distortion Equalizer Performance</td>
<td>10</td>
</tr>
<tr>
<td>3.2.2.2 IF Carrier Characteristics</td>
<td>10</td>
</tr>
<tr>
<td>3.2.2.2.1 Center Frequency</td>
<td>10</td>
</tr>
<tr>
<td>3.2.2.2.2 Phase Noise</td>
<td>10</td>
</tr>
</tbody>
</table>
# TABLE OF CONTENTS (cont.)

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.2.2.3 Incidental AM</td>
<td>10</td>
</tr>
<tr>
<td>3.2.2.3 Channel Characteristics</td>
<td>10</td>
</tr>
<tr>
<td>3.2.3 Input Signal Characteristics</td>
<td>10</td>
</tr>
<tr>
<td>3.2.3.1 Input Data Configurations</td>
<td>10</td>
</tr>
<tr>
<td>3.2.3.2 Data and PN Code Characteristics</td>
<td>14</td>
</tr>
<tr>
<td>3.2.3.2.1 Bit Rates</td>
<td>14</td>
</tr>
<tr>
<td>3.2.3.2.2 Data Formats and Convolutional Coding</td>
<td>14</td>
</tr>
<tr>
<td>3.2.3.2.3 PN Coding</td>
<td>14</td>
</tr>
<tr>
<td>3.2.3.2.4 Baseband Data</td>
<td>16</td>
</tr>
<tr>
<td>3.2.3.3 Adaptive Equalizer Mode</td>
<td>16</td>
</tr>
<tr>
<td>3.2.3.4 Channel Characteristics From User Source</td>
<td>16</td>
</tr>
<tr>
<td>3.2.3.4.1 User Baseband Distortion</td>
<td>16</td>
</tr>
<tr>
<td>3.2.3.4.2 TDRS RF Distortion</td>
<td>16</td>
</tr>
<tr>
<td>3.2.3.4.3 Ground Segment Antenna Distortion</td>
<td>16</td>
</tr>
<tr>
<td>3.2.3.4.4 SARE RE/IF Distortion</td>
<td>21</td>
</tr>
<tr>
<td>3.2.3.5 Carrier Frequency and PN Chip Rate Uncertainty</td>
<td>21</td>
</tr>
<tr>
<td>3.2.3.5.1 Frequency Uncertainty - Carrier</td>
<td>21</td>
</tr>
<tr>
<td>3.2.3.5.2 PN Chip Rate Code Uncertainty</td>
<td>24</td>
</tr>
<tr>
<td>3.2.3.6 Input Signal Level</td>
<td>26</td>
</tr>
<tr>
<td>3.2.3.7 Data Processing C/N₀ Values</td>
<td>26</td>
</tr>
<tr>
<td>3.2.3.8 Unbalanced I/Q Power Unbalance</td>
<td>27</td>
</tr>
<tr>
<td>3.2.3.8.1 DG-1 I/Q Power Unbalance</td>
<td>27</td>
</tr>
<tr>
<td>3.2.3.8.2 DG-2 I/Q Power Unbalance</td>
<td>27</td>
</tr>
<tr>
<td>3.2.3.9 RFI Degradation</td>
<td>27</td>
</tr>
<tr>
<td>Section</td>
<td>Page</td>
</tr>
<tr>
<td>----------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>3.2.4 Signal Acquisition</td>
<td>28</td>
</tr>
<tr>
<td>3.2.4.1 SSAR Return Acquisition</td>
<td>28</td>
</tr>
<tr>
<td>3.2.4.1.1 PN Code and Carrier</td>
<td>28</td>
</tr>
<tr>
<td>3.2.4.1.2 Bit Sync Acquisition</td>
<td>28</td>
</tr>
<tr>
<td>3.2.4.1.3 Decoder Acquisition</td>
<td>28</td>
</tr>
<tr>
<td>3.2.4.2 False Lock Protection</td>
<td>28</td>
</tr>
<tr>
<td>3.2.4.3 Reacquisition</td>
<td>33</td>
</tr>
<tr>
<td>3.2.5 Carrier Tracking</td>
<td>33</td>
</tr>
<tr>
<td>3.2.5.1 Carrier Cycle Slippage</td>
<td>33</td>
</tr>
<tr>
<td>3.2.5.1.1 DG-1 Modes</td>
<td>33</td>
</tr>
<tr>
<td>3.2.5.1.2 DG-2 Modes</td>
<td>33</td>
</tr>
<tr>
<td>3.2.5.2 I and Q Channel Interchange</td>
<td>34</td>
</tr>
<tr>
<td>3.2.5.3 Loss of Lock</td>
<td>34</td>
</tr>
<tr>
<td>3.2.6 Data Extraction</td>
<td>34</td>
</tr>
<tr>
<td>3.2.6.1 Bit Error Rate</td>
<td>34</td>
</tr>
<tr>
<td>3.2.6.2 Bit Slippage Rate Performance</td>
<td>34</td>
</tr>
<tr>
<td>3.2.6.3 Convolutional Decoding</td>
<td>34</td>
</tr>
<tr>
<td>3.2.6.3.1 Rate 1/2 Decoders</td>
<td>34</td>
</tr>
<tr>
<td>3.2.6.3.2 Rate 1/3 Decoders</td>
<td>36</td>
</tr>
<tr>
<td>3.2.6.3.3 Symbol Interleaving</td>
<td>37</td>
</tr>
<tr>
<td>3.2.7 I/Q Channel Ambiguity Resolution</td>
<td>37</td>
</tr>
<tr>
<td>3.2.7.1 DG-1 Data Modes</td>
<td>37</td>
</tr>
<tr>
<td>3.2.7.1.1 Modes 1 and 2</td>
<td>37</td>
</tr>
<tr>
<td>3.2.7.1.2 Mode 3</td>
<td>37</td>
</tr>
<tr>
<td>3.2.7.2 DG-2 Data Modes</td>
<td>38</td>
</tr>
</tbody>
</table>
TABLE OF CONTENTS (cont.)

3.2.7.2 DG-2 Data Modes 38
   3.2.7.2.1 Unbalanced (4:1) QPSK Modulation 38
   3.2.7.2.2 Different Channel Data Rates 38
   3.2.7.2.3 Coded/Uncoded Channels 38

3.2.8 Data Format Conversion 38
   3.2.8.1 Uncoded NRZ-M or S or Biφ-M, S Data Format 38
   3.2.8.2 Coded NRZ-M, S and Biφ-L Format 38

3.2.9 RARR Tracking Support 39
   3.2.9.1 Reconstructed Carrier 39
      3.2.9.1.1 Reconstructed Carrier Phase Noise 39
   3.2.9.2 PN Epoch and Clock Timing Accuracy 39
      3.2.9.2.1 PN Clock Time Variation 40
      3.2.9.2.2 PN Epoch Time Variation 40

3.2.10 Self Test and Operational Status Capability 40
   3.2.10.1 Operation Status 40
      3.2.10.1.1 Displayed Monitor and Status Signals 41
         3.2.10.1.1.1 Lock Status Signals 41
         3.2.10.1.1.2 Analog Signal Monitors 41
      3.2.10.1.2 Interface Serial Data 42
   3.2.10.2 Set Confidence 42
   3.2.10.3 Fault Isolation 43

4.0 TEST REQUIREMENTS 43
   4.1 Test Signals 44

APPENDIX. BASELINE RECEIVER 45
## LIST OF FIGURES

<table>
<thead>
<tr>
<th>Figure Number</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fig. 3.1-1</td>
<td>AIRS Functional Block Diagram.</td>
<td>2</td>
</tr>
<tr>
<td>Fig. 3.2.4.1-1</td>
<td>DG-1 Uncoded Data Acquisition Spec.</td>
<td>29</td>
</tr>
<tr>
<td>Fig. 3.2.4.2-2</td>
<td>DG-1 Coded Data Acquisition Spec.</td>
<td>30</td>
</tr>
<tr>
<td>Fig. 3.2.4.3-3</td>
<td>DG-2 Data Acquisition Spec.</td>
<td>31</td>
</tr>
</tbody>
</table>
LIST OF TABLES

<table>
<thead>
<tr>
<th>Table Number</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.2.1.1-1</td>
<td>AIRS Acquisition Mode Signal Characteristics</td>
<td>4</td>
</tr>
<tr>
<td>3.2.1.1-2</td>
<td>Normal AIRS Input Data Configuration</td>
<td>6</td>
</tr>
<tr>
<td>3.2.2.3-1</td>
<td>SSARE IF Channel Characteristics</td>
<td>8</td>
</tr>
<tr>
<td>3.2.3.2-1</td>
<td>Special AIRS Input Data Configurations (Single Data Source Conditions)</td>
<td>11-12</td>
</tr>
<tr>
<td>3.2.3.2-2</td>
<td>Bit Rate and Modulation Characteristics</td>
<td>13</td>
</tr>
<tr>
<td>3.2.3.2-3</td>
<td>DG-1 PN Coding Characteristics</td>
<td>15</td>
</tr>
<tr>
<td>3.2.3.4-1</td>
<td>User Baseband Signal Distortions</td>
<td>17+18</td>
</tr>
<tr>
<td>3.2.3.4-2</td>
<td>TDRS Spacecraft RF Signal Distortions</td>
<td>19</td>
</tr>
<tr>
<td>3.2.3.4-3</td>
<td>GS Ku-Band Antenna RF Signal Distortions</td>
<td>20</td>
</tr>
<tr>
<td>3.2.3.4-3</td>
<td>Ground Segment SSARE RF/IF Signal Distortions</td>
<td>22</td>
</tr>
<tr>
<td>3.2.4.1-1</td>
<td>Acquisition Time vs C/N₀ and Mode Requirements</td>
<td>32</td>
</tr>
<tr>
<td>3.2.6.2-1</td>
<td>Symbol Slippage Rate</td>
<td>35</td>
</tr>
</tbody>
</table>
1.0 SCOPE

This specification describes the functional requirements for the performance, design, and testing for the prototype Automated Integrated Receive System (AIRS) to be demonstrated for the TDRSS S-Band Single Access Return Link.

2.0 APPLICABLE DOCUMENTS

The following documents form a part of this specification to the extent specified herein. In the event of conflict between the documents referenced herein and the contents of this specification, the contents of this specification shall be considered a superseding requirement.


(d) STDN No. 108, "PN Codes for Use with the TDRSS," December 1976.

3.0 REQUIREMENTS

3.1 Functional Requirements

The AIRS shall accept the 370 MHz IF output from the NASCOM IF configuration switch, perform data demodulation, provide a reconstructed carrier for Doppler measurement and, for PN spread data, provide PN code epochs for ranging measurements. Figure 3.1-1 illustrates the AIRS functional block diagram. The AIRS shall be able to support the following functions:

a. Acquire and track DG1 PN spread signals as described in Paragraph 3.2.3.2.3.

b. Perform coherent IF combining if required.

c. Acquire and track the suppressed carrier signal.
Fig. 3.1-1. AIRS Functional Block Diagram.
d. (Optional) Provide adaptive equalization for data rates > 6 Mbps (I or Q) for NRZ data and 3 Mbps (I or Q) for Bi-ϕ data.
e. Demodulate the data and perform baseband combining if required.
f. Provide RFI mitigation processing for convolutionally encoded data.

3.2 Performance Requirements

The AIRS shall acquire, demodulate, and decode the various signal modulation types defined herein and shall provide the specified output digital data within the bit error rate (BER) limits specified herein. Configuration control will be provided and state vectors or ephemerides data for static and dynamic Doppler correction will be supplied preceding each mission period.

3.2.1 General Requirements

3.2.1.1 Operational Modes

The AIRS shall be implemented to operate in the following operational modes:

a. Signal Acquisition Mode
b. Data Processing Mode
c. RARR Tracking Support Mode

These operational modes will be supported with appropriate static and dynamic setup and parameter commands. Each mode of operation shall conform to the definitions and restrictions in the following paragraphs.

3.2.1.1.1 Signal Acquisition Mode

The AIRS shall acquire the input signals defined in Table 3.2.1.1-1 in compliance with Paragraph 3.2.4 et seq requirements.

3.2.1.1.2 Data Processing Mode

The AIRS shall process the QPSK and BPSK modulated input signals
### Table 3.2.1.1-1. AIRS Acquisition Mode Signal Characteristics.

<table>
<thead>
<tr>
<th>DATA GROUP</th>
<th>MODE</th>
<th>I/Q POWER RATIO</th>
<th>MODULATION CHARACTERISTICS</th>
<th>C/N₀ AND TIME CONSTRAINTS</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>CW BIT RATE</td>
<td>MODULATION INITIATED</td>
</tr>
<tr>
<td>1 or 2</td>
<td>1</td>
<td>Any Specified</td>
<td>Never</td>
<td>Any Specified</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>4:1 to 1:1</td>
<td>Never</td>
<td>Any Specified</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1:1 to 1:2*</td>
<td></td>
<td>Any for NRZ formats</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Any for Q channel</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>I Channel Biφ formats</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>&lt;100Kb/s</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>100Kb/s to 150 Kb/s for I channel, biphase formats.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Q Channel off</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>1:2* to 1:4*</td>
<td>Never</td>
<td>Q channel after I PN code lock status is sent to ADPE.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>I channel always present</td>
</tr>
<tr>
<td>2 or 3</td>
<td>2</td>
<td>Any Specified</td>
<td>Initially</td>
<td>&lt;10kb/s coded, unencoded</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Never</td>
<td>≥10kb/s coded, unencoded</td>
</tr>
</tbody>
</table>

Acquisition frequency conditions will be as defined in Paragraphs 3.2.3.5.1 and 3.2.3.5.2 (DG-1 only). *Q Channel will have higher C/N₀ power.*
defined in Paragraph 3.2.3 et seq over any TBD hour mission period in
compliance with the following requirements as applicable:

Paragraph 3.2.5 Carrier Tracking
Paragraph 3.2.6 Data Extraction
Paragraph 3.2.7 I/Q Ambiguity Resolution
Paragraph 3.2.8 Data Format Conversion
Paragraph 3.2.10 Monitor and Status Signals

The AIRS shall demodulate data from two input data classes defined
as Data Group 1 (DG-1) and Data Group 2 (DG-2). The normal characteris-
tics of these data classes will be as summarized in Table 3.2.1.1-2.

DG-1 signals will be characterized by the use of staggered quadra-
phase PN (SQPN) spreading of I and Q channel data in Modes 1 and 2. DG-1
Mode 3 QPSK will have the I channel data PN spread and Q channel
unspread. DG-1 I and Q channel data may be uncoded or convolutionally
coded.

DG-2 signals will be characterized by unspread QPSK modulation in
both Modes 2 and 3. DG-2 I and Q channel data may be uncoded or
convolutionally coded.

3.2.1.1.3 RARR Tracking Support Mode

The AIRS shall provide a received carrier signal and detected PN
epoch period pulse with PN clock to the RARR Equipment over any (3 hour)
mission period in compliance with Paragraphs 3.2.5 et seq and 3.2.9 et
seq requirements. The received carrier shall be provided from any of
the input signals defined in Table 3.2.1.1-2 and the PN epoch and PN
clock shall be provided from DG-1 Mode 1, 2 and 3 input signals.

3.2.1.2 Autonomous Operation

The AIRS shall be used primarily as a stand alone receiver during a
Table 3.2.1.1-2. Normal AIRS Input Data Configurations.

<table>
<thead>
<tr>
<th>DATA GROUP</th>
<th>MODE</th>
<th>RELATIONSHIP</th>
<th>I/Q POWER RATIO</th>
<th>SPREAD</th>
<th>CODED OR UNCODED</th>
<th>SOURCE CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1or2</td>
<td>Asynchronous QPSK</td>
<td>**1:4 to 1:1</td>
<td>SQPN</td>
<td>Either</td>
<td>Two Independent Sources</td>
</tr>
<tr>
<td>1</td>
<td>3</td>
<td>Asynchronous QPSK</td>
<td>**1:4 to 1:1</td>
<td>I Channel only</td>
<td>Either</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>DOES NOT EXIST</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>2or3</td>
<td>Asynchronous QPSK</td>
<td>1:1 or 4:1*</td>
<td>None</td>
<td>Either</td>
<td>Two Independent Sources</td>
</tr>
<tr>
<td>2</td>
<td>2or3</td>
<td>BPSK</td>
<td>N/A</td>
<td>None</td>
<td>Either</td>
<td></td>
</tr>
</tbody>
</table>

* I Channel will have higher $C/N_0$ power.

** Q Channel will have higher $C/N_0$ power.
user support period. However, it shall be capable of accommodating real
time update interrupts regarding system reconfigurations and orbit
changes.

3.2.1.2.1 Set-Up Data

The initial set-up data required for autonomous operation during
user support period shall include:

(a) Doppler frequency predicts until the AIRS has acquired.

(b) Link Definition. This includes data group, mode, data format,
coding/interleaving, data rates, signal level estimates,
etc. If transmitted data characteristics are to be switched
after link acquisition, this event epoch will be provided.

(c) RFI Scenario. RFI scenario will be provided to aid selecting
the mitigation technique.

3.2.1.2.2 Real Time Updates

The AIRS shall be capable of accepting real time updates concerning
reconfiguration of the AIRS during a user support period. This includes
unscheduled orbit changes for which real time frequency predicts will be
provided to AIRS at a rate of 9 samples per second.

3.2.1.2.3. Autonomous Operation

Based on the set-up data, the AIRS shall be capable of
automatically configuring the receiver hardware/software to achieve the
desired mode of configuration. The AIRS shall, based on (a) initial
set-up data and (b) monitor signals during normal data operation, select
the following:

(a) IF filter bandwidths

(b) Loop order and bandwidths for PN and carrier tracking, and bit
synchronization
### Table 3.2.2.3-1. SSARE IF Channel Characteristics.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Noise Figure</td>
<td>&lt;20 dB</td>
</tr>
<tr>
<td>2. Amplitude Response</td>
<td></td>
</tr>
<tr>
<td>a. Flatness over +5MHz about F&lt;sub&gt;IF&lt;/sub&gt;&lt;sup&gt;*&lt;/sup&gt;</td>
<td>≤ ±0.45 dB</td>
</tr>
<tr>
<td>b. 3 dB bandwidth</td>
<td>12MHz &lt; BW &lt; 22 MHz</td>
</tr>
<tr>
<td>3. Phase Nonlinearity over +3.5 MHz about F&lt;sub&gt;IF&lt;/sub&gt;&lt;sup&gt;*&lt;/sup&gt;</td>
<td>≤ ±2.60°</td>
</tr>
<tr>
<td>4. Nonlinear Distortion</td>
<td></td>
</tr>
<tr>
<td>a. AM/AM</td>
<td>≤1.0 dB/dB</td>
</tr>
<tr>
<td>b. AM/PM</td>
<td>≤0.59°/db</td>
</tr>
<tr>
<td>5. Signal Gain</td>
<td></td>
</tr>
<tr>
<td>a. Center Frequency</td>
<td>40 ±1 dB</td>
</tr>
<tr>
<td>b. Short term stability</td>
<td>≤ ±0.05 dB/minute</td>
</tr>
<tr>
<td>c. Long term stability</td>
<td>≤ ±1.0 dB/24 hours</td>
</tr>
<tr>
<td>6. Inband spurious power added relative to maximum output signal level**</td>
<td></td>
</tr>
<tr>
<td>a. Total power in +5MHz band about F&lt;sub&gt;IF&lt;/sub&gt;</td>
<td>-30 dBC minimum</td>
</tr>
<tr>
<td>b. Discrete spectral lines</td>
<td>-40 dBC minimum</td>
</tr>
<tr>
<td>7. Out of Band Rejection</td>
<td></td>
</tr>
<tr>
<td>a. Input image band relative to maximum output signal level</td>
<td>≥40 dBC</td>
</tr>
<tr>
<td>b. 25 dB rejection BW</td>
<td>&lt;30 MHz centered @ F&lt;sub&gt;IF&lt;/sub&gt;</td>
</tr>
<tr>
<td>c. 45 dB rejection BW</td>
<td>&lt;40 MHz centered @ F&lt;sub&gt;IF&lt;/sub&gt;</td>
</tr>
<tr>
<td>8. LO leakage (including harmonics) to Antenna</td>
<td>≤-60 dBm</td>
</tr>
<tr>
<td>9. Phase Noise added to carrier</td>
<td></td>
</tr>
<tr>
<td>a. 1-10 Hz</td>
<td>≤0.70° rms</td>
</tr>
<tr>
<td>b. 10-100 Hz</td>
<td>≤1.20° rms</td>
</tr>
<tr>
<td>c. 100-1000 Hz</td>
<td>≤1.00° rms</td>
</tr>
<tr>
<td>d. 1 KHz-6 MHz</td>
<td>≤1.20° rms</td>
</tr>
<tr>
<td>10. Maximum S + N output level</td>
<td>+6 dBm</td>
</tr>
</tbody>
</table>

* TDRS Equalizer in the bypassed state.
** During maximum SSARE input signal levels.
(c) Acquisition strategy
(d) Tracking configuration
(e) Reacquisition procedure
(f) RFI mitigation technique
(g) Data conditioning
(h) Adaptive equalization
(i) Frequency-aiding
(j) Others

3.2.1.2.4 Configuration Modes

The AIRS shall operate in three distinct configuration modes—the normal mode (NM), the flexible data format mode (FDM) and the test mode (TM).

3.2.1.2.4.1 Normal Mode

In this mode the receiver configures itself automatically and selects the receiver parameters to achieve optimum performance based on preselected user data characteristics.

3.2.1.2.4.2 Flexible Data Format Mode

In this mode the receiver configures itself automatically and selects the receiver parameters to accommodate flexibility in the user data characteristics.

3.2.1.2.4.3 Test Mode

In this mode the receiver configuration and its parameters are selected via external real time serial data interface (e.g. GPIB). In the test mode, the AIRS is then a general purpose dual channel spread spectrum BPSK/QPSK receiver.

3.2.2 IF Channel Characteristics

The IF input shall be the existing SSA Return Equipment (SSARE) IF
Output which will comply with the following requirements. Channel characteristics from user source will be defined in Paragraph 3.2.3.4.

3.2.2.1 TDRS Channel Equalization

3.2.2.1.1 TDRS Distortion Equalizer Performance

Residual distortion level will be $\leq \pm 0.1 \text{dB}$ (over ±5 MHz about $F_c$) at the IF Configuration Switch Input. Equivalent residual phase variation level will be $\leq \pm 1.0^\circ$ (over ±3.5 MHz about $F_c$) at the IF Configuration Switch Input.

3.2.2.2 IF Carrier Characteristics

3.2.2.2.1 Center Frequency

The IF Channel carrier center frequency ($F_{IF}$) will be 370 MHz ± 530 KHz for the SSA-1 or -2 input frequency uncertainties defined in Paragraph 3.2.3.5.1.

3.2.2.2.2 Phase Noise

The phase noise added to the IF Channel carrier by the SSARE will not exceed the levels defined in item 9 of Table 3.2.2.3-1.

3.2.2.2.3 Incidental AM

The incidental AM added to the IF Channel carrier by the SSARE will not exceed (TBD) %.

3.2.2.3 Channel Characteristics

The IF Channel characteristics will comply with the values listed in Table 3.2.2.3-1.

3.2.3 Input Signal Characteristics

3.2.3.1 Input Data Configurations

The AIRS shall process the input signal configurations listed in Tables 3.2.1.1-2 and 3.2.3.2-1 as defined herein. Normal DG-1 and DG-2 QPSK signals will have independent and asynchronous data from two
<table>
<thead>
<tr>
<th>SPEC</th>
<th>SPECIAL CONFIG.</th>
<th>DATA GROUP</th>
<th>MODE</th>
<th>I, Q DATA RELATIONSHIP</th>
<th>I/Q POWER RATIO</th>
<th>PN SPREAD</th>
<th>CODED OR UNCODED</th>
<th>SOURCE CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>(a)</td>
<td>A</td>
<td>1</td>
<td>1 or 2</td>
<td>Synchronous QPSK</td>
<td>Equal</td>
<td>SQPN</td>
<td>Either</td>
<td>Identical data on I&amp;Q channels</td>
</tr>
<tr>
<td>(b)</td>
<td>B (NOTE 1)</td>
<td>1</td>
<td>1 or 2</td>
<td>Synchronous QPSK</td>
<td>Unequal</td>
<td>SQPN</td>
<td>Either</td>
<td>Identical data on I&amp;Q channels</td>
</tr>
<tr>
<td>(c)</td>
<td>CI</td>
<td>1</td>
<td>1 or 2</td>
<td>I Channel BPSK</td>
<td>N/A</td>
<td>Yes</td>
<td>Either</td>
<td>USC Q Modulator failure</td>
</tr>
<tr>
<td></td>
<td>CQ</td>
<td>1</td>
<td>1 or 2</td>
<td>Q Channel BPSK</td>
<td>N/A</td>
<td>Yes</td>
<td>Either</td>
<td>USC I Modulator failure</td>
</tr>
<tr>
<td>(d)</td>
<td>D</td>
<td>2</td>
<td>2 or 3</td>
<td>Staggered QPSK</td>
<td>Equal</td>
<td>None</td>
<td>Uncoded*</td>
<td>Alternate bits on I&amp;Q channels which are staggered by ( \frac{1}{4} ) symbol period</td>
</tr>
<tr>
<td>(e)</td>
<td>E</td>
<td>2</td>
<td>2 or 3</td>
<td>Staggered QPSK</td>
<td>Equal</td>
<td>None</td>
<td>Coded I&amp;Q</td>
<td>Two concurrent encoder bits on I&amp;Q channels which are staggered by ( \frac{1}{4} ) symbol period</td>
</tr>
</tbody>
</table>
### Table 3.2.3.2-1. (continued).

<table>
<thead>
<tr>
<th>SPEC SUBP</th>
<th>SPECIAL CONFIG.</th>
<th>DATA GROUP</th>
<th>MODE</th>
<th>I, Q DATA RELATIONSHIP</th>
<th>I/Q POWER RATIO</th>
<th>PN SPREAD</th>
<th>CODED OR UNCODED</th>
<th>SOURCE CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>(f)</td>
<td>FI</td>
<td>1</td>
<td>1 or 2 or 3</td>
<td>QPSK, zero Q data modulation</td>
<td>Any specified*</td>
<td>Yes</td>
<td>Either</td>
<td>PN Spread (except Mode 3) Q channel carrier present</td>
</tr>
<tr>
<td></td>
<td>FQ</td>
<td>1</td>
<td>1 or 2 or 3</td>
<td>QPSK, zero I data modulation</td>
<td>Any specified*</td>
<td>Yes except Mode 3</td>
<td>Either</td>
<td>PN spread I channel carrier present</td>
</tr>
<tr>
<td>(g)</td>
<td>GI</td>
<td>2</td>
<td>2 or 3</td>
<td>QPSK, zero Q modulation</td>
<td>Any specified*</td>
<td>None</td>
<td>Either</td>
<td>Q channel carrier present</td>
</tr>
<tr>
<td></td>
<td>GQ</td>
<td>2</td>
<td>2 or 3</td>
<td>QPSK, zero I modulation</td>
<td>Any specified*</td>
<td>None</td>
<td>Either</td>
<td>I channel carrier present</td>
</tr>
</tbody>
</table>

**Note 1:** Special SSARE Input Data Configuration B above is defined only for the case for which the high powered channel has sufficient EIRP to support the minimum C/N₀ requirements for the channel data rate.

**Note 2:** Mode 3 with I channel absent looks like DG-2 BPSK.
Table 3.2.3.2-2. Bit Rate and Modulation Characteristics.

<table>
<thead>
<tr>
<th>Data Modulation</th>
<th>MODE 1 I,Q Channel</th>
<th>MODE 2 I,Q Channel</th>
<th>MODE 3 I Channel</th>
<th>Q Channel I,Q Channel</th>
</tr>
</thead>
<tbody>
<tr>
<td>Coded NRZ, a = 1/2</td>
<td>MODULO 2 ADDED ASYNCHRONOUSLY TO PN CODE</td>
<td>Same as Mode 1,2</td>
<td>BPSK ±π/2</td>
<td>QPSK</td>
</tr>
<tr>
<td>Bit Rate: Uncoded NRZ</td>
<td>100b/s to 300kb/s</td>
<td>1kb/s to 300kb/s</td>
<td>100b/s to 300kb/s</td>
<td>1kb/s to 6mb/s</td>
</tr>
<tr>
<td>Bit Rate: Coded NRZ, (Rate 1/2), Uncoded Biφ</td>
<td>100b/s to 150 kb/s</td>
<td>1kb/s to 150 kb/s</td>
<td>100b/s to 150 kb/s</td>
<td>1kb/s to 3 mb/s</td>
</tr>
<tr>
<td>Bit Rate: Coded Biφ, (Rate 1/2)</td>
<td>100b/s to 75 kb/s</td>
<td>1kb/s to 75 kb/s</td>
<td>100b/s to 75 kb/s</td>
<td>1kb/s to 1.5 mb/s</td>
</tr>
<tr>
<td>Bit Rate: Coded NRZ (Rate 1/3)</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
<td>1kb/s to 2 mb/s (I only)</td>
</tr>
<tr>
<td>Bit Rate: Coded Biφ (Rate 1/3)</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
<td>1 kb/s to 1 mb/s</td>
</tr>
</tbody>
</table>

LinCom
sources on the I and Q channels.

3.2.3.2 Data and PN Code Characteristics

3.2.3.2.1 Bit Rates

The SSA signal modulation and bit rates will conform to Tables 3.2.1-1, 3.2.1-2, 3.2.2-1, and the following conditions:

a. When I and Q channel data sources are independent, the sum of the data rates on the I and Q channels will not exceed 600 Kb/s for DG-1 Modes 1 or 2, 12.3 Mb/s for DG-1 Mode 3 or 24 Mb/s for DG-2 Modes 2 or 3.

b. All bit rates will be defined to ±0.1% accuracy.

3.2.3.2.2 Data Formats and Convolutional Coding

a. DG-1 and DG-2 data when coded will be convolutionally encoded (constraint length 7) at either rate 1/2 or rate 1/3.

b. Uncoded data format will be NRZ-L, M, S or Biφ-L, M, S; convolutionally coded data format will be NRZ-L, M, S. The output of the convolutional encoder may be NRZ to Biφ-L converted.

3.2.3.2.3 PN Coding

The DG-1 QPSK and BPSK signals will be spread with PN codes which conform to the Table 3.2.3.2-3 characteristics and the following conditions:

a. The DG-1 Mode 1 Q channel code will be identical to the Mode 1 I channel code.

b. The DG-1 Mode 2 I and Q channel codes will be different User Code Assignments from STDN 108.

c. The PN chip rate \( F_{PN} \) will be defined in Paragraph 3.2.3.5.2(a).
Table 3.2.3.2-3. DG-1 PN Coding Characteristics.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MODE</th>
<th>CHANNEL</th>
<th>CHARACTERISTIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>PN Modulation</td>
<td>1, 2</td>
<td>I, Q</td>
<td>SQPN</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>I</td>
<td>PSK, + 90°</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>Q</td>
<td>N/A</td>
</tr>
<tr>
<td>PN Code Lengths</td>
<td>1</td>
<td>I, Q</td>
<td>$2^{10}-1 \times 256$ chips</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>I</td>
<td>$2^{11}-1$ chips</td>
</tr>
<tr>
<td>PN Code Epoch Reference</td>
<td>1, 3</td>
<td>I</td>
<td>All ONES code condition*</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>Q</td>
<td>All ONES condition delayed by $(x+\frac{1}{2})$ chips relative to the I channel epoch. $x$ will be as defined in column 5 of Table 1 of STDN 108.</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>I</td>
<td>Spacecraft Oscillator</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>Q</td>
<td>Delayed $\frac{1}{2}$ chip period relative to the I channel code phase.</td>
</tr>
<tr>
<td>PN Code Family</td>
<td>1</td>
<td>I, Q</td>
<td>Mode 1 and 3 Return Link Codes as defined in Para. 2.2.3 of STDN 108.</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>I</td>
<td>Mode 2 Return Link Codes as defined in Para. 2.2.4 of STDN 108.</td>
</tr>
</tbody>
</table>

* The all ONES condition will be synchronized to the all ONES condition of the User S/C received forward link range code.
3.2.3.2.4 Baseband Data

Within any sequence of 512 symbols, the number of transitions will be \( > 64 \) and the maximum number of consecutive symbols without a transition will be \( < 64 \).

3.2.3.3 Adaptive Equalizer Mode

When the data rate for DG-1 Mode 3 I or DG-2 I or Q exceed 12 Ms/s (NRZ) or 6 Ms/s (bi-4), adaptive equalization shall be employed with data detection.

3.2.3.4 Channel Characteristics From User Source

The baseband, RF and IF distortions in the SSA-1 or SSA-2 signal channels from the data source on the User Spacecraft to the AIRS input will be the cascade of distortions as defined in the following paragraphs.

3.2.3.4.1 User Baseband Distortion

The user baseband signal distortions will not exceed the values listed in Table 3.2.3.4-1 for the applicable data modes and data configurations.

3.2.3.4.2 TDRS RF Distortion

The TDRS Spacecraft RF signal distortions will not exceed the values listed in Table 3.2.3.4-2 for any data mode or data configuration. The TDRS SSA channel bandwidth will be equivalent to a 5-pole Butterworth filter cascaded with a 3-pole Chebyshev filter with one dB ripple, both with 16.5 MHz 3-dB bandwidth.

3.2.3.4.3 Ground Segment Antenna Distortion

The ground segment Ku-Band Antenna component RF signal distortions will not exceed the values listed in Table 3.2.3.4-3 for any data mode or data configuration.
<table>
<thead>
<tr>
<th>ITEM</th>
<th>PARAMETER</th>
<th>PEAK</th>
<th>SSAR</th>
<th>RMS</th>
<th>APPLICABLE NORMAL DATA M O D E S</th>
<th>APPLICABLE SPECIAL DATA CONFIGURATIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Data Asymmetry</td>
<td></td>
<td>$\leq +3%$</td>
<td>$\leq 1.73%$</td>
<td>1, 2, 3</td>
<td>2, 3</td>
<td>all</td>
</tr>
<tr>
<td>2. Modulator Phase Imbalance (BPSK only)</td>
<td></td>
<td>$\leq +3^\circ$</td>
<td>N/A</td>
<td>None</td>
<td>2, 3</td>
<td>C</td>
</tr>
<tr>
<td>3. Modulator Gain Balance</td>
<td></td>
<td>$\leq +0.25\text{dB}$</td>
<td>N/A</td>
<td>1, 2, 3</td>
<td>2, 3</td>
<td>all</td>
</tr>
<tr>
<td>4. Relative Phase Between I &amp; Q Channels (Relative to 90°)</td>
<td></td>
<td>$\leq +3^\circ$</td>
<td>$\leq 1.73^\circ$</td>
<td>1, 2, 3</td>
<td>2, 3</td>
<td>A, B, D, E</td>
</tr>
<tr>
<td>5. Data Transition Time (90% of initial state to 90% of final state)</td>
<td>$\leq 5%$ of bit time but not less than 17 ns</td>
<td>$\leq 2.88%$ of bit 1, 2, 3</td>
<td>less than 17 ns</td>
<td>all</td>
<td>all</td>
<td></td>
</tr>
<tr>
<td>6. PN Chip Jitter (Phase)</td>
<td>a. To meet tracking rqmts</td>
<td>N/A</td>
<td>$\leq 1^\circ$</td>
<td>1, 31</td>
<td>None</td>
<td>A, B, C</td>
</tr>
<tr>
<td></td>
<td>b. To meet DER rqmts</td>
<td>$\leq +4^%(+14.4^\circ)$</td>
<td>$\leq 2.31^%(8.31^\circ)$</td>
<td>1, 2, 3</td>
<td>None</td>
<td>A, B, C</td>
</tr>
<tr>
<td>7. Noncoherent Mode Frequency</td>
<td>a. 1 sec average time</td>
<td>$\leq +3\times10^{-9}$</td>
<td>$\leq 1.73\times10^{-9}$</td>
<td>2</td>
<td>2</td>
<td>All Mode 2</td>
</tr>
<tr>
<td></td>
<td>b. 5 hr average time</td>
<td>$\leq +1\times10^{-7}$</td>
<td>$\leq 5.8\times10^{-8}$</td>
<td>2</td>
<td>2</td>
<td>All Mode 2</td>
</tr>
<tr>
<td></td>
<td>c. 48 hr average time</td>
<td>$\leq +3\times10^{-7}$</td>
<td>$\leq 1.73\times10^{-7}$</td>
<td>2</td>
<td>2</td>
<td>All Mode 2</td>
</tr>
<tr>
<td>8. I/Q Data Skew</td>
<td></td>
<td>$\leq +3^%$</td>
<td>$\leq 1.73^%$</td>
<td>None</td>
<td>None</td>
<td>A, B</td>
</tr>
<tr>
<td>9. I/Q PN Skew (Relative to 0.50 chip)</td>
<td></td>
<td>$\leq 0.01$ chip</td>
<td>$\leq 0.006$ chip</td>
<td>1, 2</td>
<td>None</td>
<td>A, B</td>
</tr>
</tbody>
</table>
Table 3.2.3.4-1. User Baseband Signal Distortions (cont'd).

<table>
<thead>
<tr>
<th>ITEM</th>
<th>PARAMETER</th>
<th>APPLICABLE</th>
<th>SSAR</th>
<th>RMS</th>
<th>APPLICABLE</th>
<th>SPECIAL DATA CONFIGURATION</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>PEAK</td>
<td>SSAR</td>
<td>RMS</td>
<td>NORMAL DATA M ODES</td>
<td></td>
</tr>
<tr>
<td>10.</td>
<td>PN Asymmetry</td>
<td>≤0.01 chip</td>
<td>≤0.006</td>
<td>1,2,3I</td>
<td>None</td>
<td>A,B,C</td>
</tr>
<tr>
<td>11.</td>
<td>PN Chip Rate, Mode 2 (Relative to Absolute Coherence with Carrier Rate)</td>
<td>≤0.01 Hz at PN Rate</td>
<td>≤0.006</td>
<td>1</td>
<td>None</td>
<td>A,B,C Mode 2</td>
</tr>
<tr>
<td>12.</td>
<td>Data Bit Jitter²</td>
<td>a. To meet BER reqmts</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>● Coded biphase data (20Kb/s to 3 Mb/s)</td>
<td>≤±0.5%</td>
<td>≤0.29%</td>
<td>1,2,3</td>
<td>2,3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>● All Other Data</td>
<td>≤±0.1%</td>
<td>≤0.06%</td>
<td>1,2,3</td>
<td>2,3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>b. To Meet BSR reqmts</td>
<td>Per Para. 3.2.1.6.2</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

NOTES:

1. Becomes applicable only if PN code and Carrier Tracking Loops are slaved together.
2. Indicated percentages are the user spacecraft peak clock frequency jitter and peak jitter rate (sinusoidal or 3σ random) as percent of the symbol rate. Bit jitter rates >0.1% peak only apply to biphase data format. Bit jitter refers to symbol jitter when the data is coded. BSR is the bit slippage.
3. Special data configurations as defined in paragraph 3.2.3.2.
Table 3.2.3.4-2. TDRS Spacecraft RF Signal Distortions.

<table>
<thead>
<tr>
<th>ITEM</th>
<th>PARAMETER</th>
<th>PEAK</th>
<th>SSAR</th>
<th>RMS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.</td>
<td>Composite Phase Noise at TDRS Output¹</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>a. USC Noncoherent Modes²</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1Hz-10Hz</td>
<td>&lt;2.0°</td>
<td>&lt;2.7°</td>
<td></td>
</tr>
<tr>
<td></td>
<td>10Hz-32Hz</td>
<td>N/A</td>
<td>&lt;2.7°</td>
<td></td>
</tr>
<tr>
<td></td>
<td>32Hz-1KHz</td>
<td>N/A</td>
<td>&lt;2.7°</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1KHz-6MHz</td>
<td></td>
<td>&lt;2.0°</td>
<td></td>
</tr>
<tr>
<td></td>
<td>b. USC Coherent Modes²</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1Hz-10Hz</td>
<td>&lt;2.7°</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>10Hz-1KHz</td>
<td>N/A</td>
<td>&lt;4.0°</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1KHz-6MHz</td>
<td>N/A</td>
<td>&lt;2.0°</td>
<td></td>
</tr>
<tr>
<td>2.</td>
<td>Amplitude Flatness³</td>
<td>≤0.28 dB</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Unequalizable Ripple</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3.</td>
<td>Phase Linearity³</td>
<td>≤2.8°</td>
<td>≤1.6°</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Unequalizable Ripple</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4.</td>
<td>AM/PM Distortion</td>
<td>≤3.0°/dB</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>5.</td>
<td>AM/AM Distortion</td>
<td>&gt;0.9dB/dB</td>
<td>N/A</td>
<td></td>
</tr>
</tbody>
</table>

NOTES:

1. Includes root sum square of USC and TDRS phase noise spectra.
2. USC NON COHERENT MODES
   | DG-1 | DG-2 |
   | 2    | 2    |
   USC COHERENT MODES
   | 1,3  | 3    |
3. Includes Ground Segment equalization. Applies over +3.5 MHz about center frequency.
Table 3.2.3.4-3. GS Ku-Band Antenna RF Signal Distortions.

<table>
<thead>
<tr>
<th>ITEM</th>
<th>PARAMETER</th>
<th>PEAK</th>
<th>RMS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.</td>
<td>Phase Noise Added to Carrier</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1Hz-10Hz</td>
<td>&lt;1.10°</td>
<td></td>
</tr>
<tr>
<td></td>
<td>10Hz-100Hz</td>
<td>&lt;0.50°</td>
<td></td>
</tr>
<tr>
<td></td>
<td>100Hz-1KHz</td>
<td>&lt;0.80°</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1KHz-6MHz</td>
<td>&lt;0.90°</td>
<td></td>
</tr>
<tr>
<td>2.</td>
<td>Amplitude Flatness over ±5MHz about Center Frequency</td>
<td>≤ 0.70 dB</td>
<td>N/A</td>
</tr>
<tr>
<td>3.</td>
<td>Phase Linearity over ±3.5 MHz about Center Frequency</td>
<td>≤ 1.50°</td>
<td>≤ 0.87°</td>
</tr>
<tr>
<td>4.</td>
<td>Total Added Spurious Power in ±10 MHz Band about Center Frequency</td>
<td>≤-41.6 dBC</td>
<td>≤-44.0 dBC</td>
</tr>
<tr>
<td>5.</td>
<td>Incidental and Tracking AM (25-400 bps PRN)</td>
<td>≤ 0.5%</td>
<td>≤ 0.29%</td>
</tr>
<tr>
<td>6.</td>
<td>Nonlinear Distortion</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>a. AM/PM</td>
<td>≤0.59°/dB</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>b. AM/AM</td>
<td>T B D dB/dB</td>
<td>N/A</td>
</tr>
</tbody>
</table>

NOTE: Total spurious is relative to total carrier plus modulation power (not carrier alone).
3.2.3.4.4 SSARE RF/IF Distortion

The SSARE RF/IF generated signal distortions will not exceed the values listed in Table 3.2.3.4-4 for any data mode or data configuration.

3.2.3.5 Carrier Frequency and PN Chip Rate Uncertainty

Carrier frequency and PN chip rate residual errors are based on the accuracy of the supplied orbit state vector or ephemerides assuming a ±9 sec time uncertainty. The unstable user spacecraft dynamics are based on a worst case acceleration of 50 m/s² with no explicit limit on jerk.

3.2.3.5.1 Frequency Uncertainty - Carrier

a. Tuning Range--The AIRS shall have a tuning range (Δf_c) about the specified F_c. This tuning range shall be ±530 KHz in order to correct for known frequency offsets of ±300 KHz maximum and Doppler offsets as defined below.

b. Doppler Frequency Shifts--The maximum frequency offsets of F_c due to Doppler shifts will not exceed the following values:

COHERENT USER MODES (Two Way Doppler): ±230 KHz
   DG-1 Modes 1,3
   DG-2 Mode 3

NONCOHERENT USER MODES (One Way Doppler): ±115 KHz
   DG-1 Mode 2
   DG-2 Mode 2

c. Frequency Rate of Change (f_c')--The maximum Doppler frequency rate of change of F_c will not exceed the following values:

COHERENT USER MODES (Two Way Doppler):
   Acquisition Mode: ±765 Hz/second
   RARR Tracking Support Mode: ±1.5 KHz/second
Table 3.2.3.4-4. Ground Segment SSARE RF/IF Signal Distortions.

<table>
<thead>
<tr>
<th>ITEM</th>
<th>PARAMETER</th>
<th>PEAK</th>
<th>RMS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Phase Noise added to Carrier</td>
<td>1Hz-10Hz</td>
<td>$&lt;0.70^\circ$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>10Hz-100Hz</td>
<td>$&lt;1.20^\circ$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>100Hz-1KHz</td>
<td>$&lt;1.00^\circ$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1KHz-6MHz</td>
<td>$&lt;1.20^\circ$</td>
<td></td>
</tr>
<tr>
<td>2. Amplitude Flatness over $\pm5$ MHZ about Center Frequency</td>
<td>a. Downconverter Unit</td>
<td>$&lt; +0.25$dB</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>b. Conv/Corrector Unit</td>
<td>$&lt; +0.10$dB</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>c. TDRS Unequalized Residual</td>
<td>$&lt; +0.10$dB</td>
<td>N/A</td>
</tr>
<tr>
<td>3. Phase Linearity over $\pm3.5$ MHZ about Center Frequency</td>
<td>a. Downconverter Unit</td>
<td>$&lt; +1.80^\circ$</td>
<td>$&lt;1.05^\circ$</td>
</tr>
<tr>
<td></td>
<td>b. Conv/Corrector Unit</td>
<td>$&lt; +0.20^\circ$</td>
<td>$&lt;0.12^\circ$</td>
</tr>
<tr>
<td></td>
<td>c. TDRS Unequalized Residual</td>
<td>$&lt; +1.00^\circ$</td>
<td>$&lt;0.58^\circ$</td>
</tr>
<tr>
<td>4. Total Added Spurious Power in $\pm10$ MHZ Band about Center Frequency</td>
<td>$&lt;-40.6$dBc</td>
<td>$&lt;-43$dBc</td>
<td></td>
</tr>
<tr>
<td>5. IF Bandwidth</td>
<td>a. 1 dB down</td>
<td>TBD</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>b. 3 dB down</td>
<td>TBD</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>c. 60 dB down</td>
<td>TBD</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>d. Composite Poles</td>
<td>TBD</td>
<td>N/A</td>
</tr>
<tr>
<td>6. Nonlinear Distortion</td>
<td>a. AM/PM</td>
<td>$&lt;0.1^\circ$/dB</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>b. AM/AM</td>
<td>$&lt;1.0$dB/dB</td>
<td>N/A</td>
</tr>
</tbody>
</table>

NOTE: Total spurious power is relative to total carrier plus modulation power (not carrier alone).
Data Processing Mode: ±800 Hz/second

NONCOHERENT USER MODES (One Way Doppler)

Acquisition Mode: ±383 Hz/second
RARR Tracking Support Mode: ±750 Hz/second
Data Processing Mode: ±400 Hz/second
d. Frequency Acceleration ($\ddot{f}_c$)

COHERENT USER MODES:

Acquisition Mode: ±30.6 Hz/second

Data Processing and RARR Tracking Support Mode:
Stable Orbit: ±30.6 Hz/s²
Unstable Orbit: $\int_{t}^{t+9} |\ddot{f}_c|dt < 765$ Hz/s

NONCOHERENT USER MODE:

Acquisition Mode: ±16.6 Hz/s²

Data Processing and RARR Tracking Support Mode:
Stable Orbit: ±16.6 Hz/s²
Unstable Orbit: $\int_{t}^{t+9} |\ddot{f}_c|dt < 383$ Hz/s

e. Residual Frequency Error--The frequency error of the Doppler correction provided to the AIRS will not exceed:

<table>
<thead>
<tr>
<th>Coherent User Modes</th>
<th>$\Delta f$ Hz</th>
<th>$\Delta f$ Hz/sec</th>
<th>$\Delta f$ Hz/sec²</th>
</tr>
</thead>
<tbody>
<tr>
<td>Acquisition Mode</td>
<td>±2,200</td>
<td>±2.5</td>
<td>±.002</td>
</tr>
<tr>
<td>RARR Tracking &amp; Data Processing Mode</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Stable Orbit</td>
<td>±2,200</td>
<td>±28</td>
<td>±3.1</td>
</tr>
<tr>
<td>Unstable Orbit</td>
<td>±10,300</td>
<td>±765</td>
<td>$\int_{t}^{t+9}</td>
</tr>
</tbody>
</table>
Noncoherent User Modes:

Acquisition Mode A 1,900* ±8.5 ±0.001
Acquisition Mode B 4,200** ±8.5 ±0.001

RARR Tracking and Data Processing Mode

Stable Orbit ±4,200** ±14 ±1.55
Unstable Orbit ±8,800** ±383 \int_{t}^{t+9} |\Delta f| dt \leq 383 \text{ Hz/s}

*User Spacecraft Tuning Error = 700 Hz (Mode 2A)
**User Spacecraft Tuning Error = 3,000 Hz (Mode 2B)

3.2.3.5.2 PN Chip Rate Code Uncertainty

a. Tuning Range--The AIRS shall have a PN code rate tuning range of ±67.9 Kchips/second about the center chip rate of \( F_{PN} = 3.028 \text{ Mchips/second} \). This tuning range includes ±64.5 Kchips/second variation due to TDRS channelization plus Doppler shifts.

b. Doppler Chip Rate Shift--The Doppler frequency shift of the PN code rate on the received SSAR signals will not exceed the following values:
   DG-1 Mode 1 and 3: ±309 chips/second
   DG-2 Mode 2: ±154 chips/second

c. PN Rate of Change and Acceleration--The PN code rate of change and acceleration on the received SSAR signals will not exceed the following values:
Stable Orbit:
DG-1 Mode 1 and 3: $\pm 2$, $\pm 0.04$
DG-1 Mode 2: $\pm 1$, $\pm 0.02$

For Unstable Orbit:
DG-1 Mode 1 and 3: $\pm 2$
$$\int_{t}^{t+9} |\dot{f}_{PN}| \, dt < 1.12 \text{ chips/s}^2$$
DG-1 Mode 2: $\pm 1$
$$\int_{t}^{t+9} |\ddot{f}_{PN}| \, dt < 0.56 \text{ chips/s}^2$$

d. Residual Chip Rate Error--The chip rate error of the chip rate correction provided to the AIRS will not exceed:

<table>
<thead>
<tr>
<th>Chip Rate Error Rate Acceleration</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\Delta f_{PN}$</td>
</tr>
<tr>
<td>chips/sec</td>
</tr>
</tbody>
</table>

Coherent DG-2 Modes 1 and 3:
Acquisition Mode $\pm 3.0$, $\pm 0.0033$, $\pm 0.26 \times 10^{-5}$
RARR Tracking & Data Processing Mode
Stable Orbit $\pm 3.0$, $\pm 0.0378$, $\pm 0.0042$
$$\int_{t}^{t+9} |\Delta f_{PN}| \, dt < 1.02 \text{ chips/sec}^2$$
Unstable Orbit $\pm 13.9$, $\pm 1.02$

Noncoherent DG-1 Mode 2:
Acquisition Mode $\pm 5.7$, $\pm 0.011$, $\pm 0.13 \times 10^{-5}$
RARR Tracking & Data Processing Mode

Stable Orbit  \[ \pm 5.7 \]  \[ \pm 0.0189 \]  \[ \pm 0.0021 \]

Unstable Orbit  \[ \pm 12.6 \]  \( \int t \Delta f_{PN} dt \)  \( < 0.51 \) chips/sec\(^2\)

\[ e. \] PN Code Epoch Timing Uncertainty--The maximum PN code epoch timing uncertainty between the received PN code state and the Acquisition Mode setup value will not exceed the following values:

- DG-1 Modes 1 and 3:  \[ \pm 1900 \] chips
- DG-1 Mode 2: 2047 chips

3.2.3.6 Input Signal Level

TBD based on IF channel interface characteristics.

3.2.3.7 Data Processing C/N\(_0\) Values

The minimum carrier to noise density ratio (C/N\(_0\)) of the AIRS input signal for specified BER performance, will be as defined by the following equations as a function of the bit rate (BR). The values apply to the I or Q channels carrier-to-noise ratio and the channel bit rates.

a. **UNCODED FORMAT (DG-1, DG-2)**

- NRZ-L, Bi\(\phi\)-L  \(13.1+10 \log(\text{BR})\) dB-Hz
- NRZ-M, Bi\(\phi\)-M,S  \(13.4+10 \log(\text{BR})\) dB-Hz

b. **CODED FORMAT (DG-1, DG-2)**

- NRZ-L, Bi\(\phi\)-L  \(8.1+10 \log(\text{BR})\) dB-Hz
- NRZ-M, S  \(8.2+10 \log(\text{BR})\) dB-Hz
c. **DG-1 IDENTICAL I AND Q DATA**

For DG-1 Modes 1 and 3 when receiving identical synchronous data on the I and Q channels and for which the I and Q channel power division is balanced (special data configuration A), I and Q channel C/N₀ value will be 3 dB less than defined in (a) and (b) above.

d. **C/N₀ VARIATION RATE**

The variation rate of C/N₀ will not exceed ±10 dB/second for all data modes.

3.2.3.8 **Unbalanced I/Q Power Conditions**

The SSARE will receive DG-1 and DG-2 signals having unbalanced I and Q channel powers of up to 4 to 1 ratio as defined in the following paragraphs. The I/Q power ratio will be defined and provided to the AIRS with an accuracy of ±0.4 dB relative to the actual received signal power ratio.

3.2.3.8.1 **DG-1 I/Q Power Unbalance**

For unbalanced I and Q data rate conditions, the I/Q power ratio will vary as defined in Table 3.2.1.1-2. The minimum C/N₀ of each channel (I or Q) will be consistent with the minimum C/N₀ requirements defined in Paragraph 3.2.3.7 for each channel's data rate.

3.2.3.8.2 **DG-2 I/Q Power Unbalance**

DG-2 signals will have an I/Q power ratio of either 1:1 or 4:1 consistent with the C/N₀ for the data rate of each channel as defined in 3.2.3.7. The I channel will have the higher power at the 4:1 ratio.

3.2.3.9 **RFI Degradation**

The AIRS shall incorporate RFI mitigation techniques for coded data. The performance improvement shall be no less than (TBD) dB.
3.2.4 Signal Acquisition

The AIRS shall acquire the SSAR signal under the conditions specified in the following paragraphs within the specified acquisition times with a probability of correct acquisition of 0.9 or greater. For DG-1 modes time to acquire specifications include PN code acquisition.

3.2.4.1 SSAR Return Acquisition

The AIRS shall complete all of the following SSAR acquisition and synchronization activities within the defined time limits for I and Q C/N0 values defined in Figures 3.2.4-1, 3.2.4-2, and 3.2.4-3.

3.2.4.1.1 PN Code and Carrier

The AIRS shall acquire the I and Q received data channel PN code and carrier signals within the time intervals specified in Table 3.2.4.1-1 and as defined in Figures 3.2.4-1, 3.2.4-2, and 3.2.4-3 after application of the input signal. Probability of acquisition under the specified conditions shall be \( \geq 90\% \).

3.2.4.1.2 Bit Sync Acquisition

The AIRS shall achieve Bit Sync Lock within 2,000 symbol periods at 90% probability after application of the input signal for all signal conditions specified herein.

3.2.4.1.3 Decoder Acquisition

The equipment shall obtain branch synchronization in \( \leq 2000 \) bit times at a 90% confidence level when convolutionally coded input signals are present. When the encoded symbols are interleaved, the acquisition time shall be \( \leq 60,000 \) bit times.

3.2.4.2 False Lock Protection

The following requirements apply for the specified received signal levels:
$T_{AQ2}$ is the spec for all bit rate vs. $C/N_0$ values to left of line above 46.5 dB-Hz.

$T_{AQ1}$ is the spec between 36.5 dB-Hz (38.5 dB-Hz for Mode 3I) and 46.5 dB-Hz for all bit rates to left of line.

Figure 3.2.4.1-1. DG-1 Uncoded Data Acquisition Spec.
Figure 3.2.4.2-2. DG-1 Coded Data Acquisition Spec.
Table 3.2.4.1-1. Acquisition Time vs C/N₀ and Mode Requirements

<table>
<thead>
<tr>
<th>C/N₀ dB-Hz</th>
<th>1 SECONDS</th>
<th>2 SECONDS</th>
<th>3 SECONDS</th>
</tr>
</thead>
<tbody>
<tr>
<td>39.5</td>
<td>N/A</td>
<td>DG-1 Modes 1, 2A, 3, 4</td>
<td>DG-1 Mode 2B</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DG-2 Modes 2A, 3</td>
<td>DG-2 Mode 2B</td>
</tr>
<tr>
<td>49.5</td>
<td>DG-1 Modes 1, 2A, 3</td>
<td>DG-1 Mode 2B</td>
<td>N/A</td>
</tr>
</tbody>
</table>
a. **Multipath** - Circuitry shall be provided to prevent acquisition of a DG-1 multipath signal. This protection will be provided for specular reflections whose delay with respect to the direct signal lies within the range 700 ns to 5 ms and whose received signal level is down at least 19 dB with respect to the direct input signal.

b. **False Lock** - Circuitry shall be provided in the AIRS to protect against false lock in carrier recovery and, during DG-1 signal acquisition, false lock to PN code sidebands.

### 3.2.4.3 Reacquisition

The AIRS shall employ the pre-drop-lock information to aid reacquisition. Uses of wait state and minisearch schemes shall be employed before reverting to the initial acquisition process. Reacquisition time shall be TBD% faster than the acquisition time for a temporary signal dropout for less than TBD sec.

### 3.2.5 Carrier Tracking

#### 3.2.5.1 Carrier Cycle Slippage

The AIRS shall comply with the following requirements.

##### 3.2.5.1.1 DG-1 Modes

The demodulator carrier recovery loop mean time to cycle slip for DG-1 Modes 1, 2 or 3 input signals shall not be less than (TBD = 1) minutes for $C/N_0$ values from 28.1 dB-Hz to (TBD = 33) dB-Hz and shall not be less than 90 minutes for $C/N_0$ values greater than (TBD = 33) dB-Hz.

##### 3.2.5.1.2 DG-2 Modes

The demodulator carrier recovery loop mean time to cycle slip for DG-2 Modes 2 or 3 input signals shall not be less than 90 minutes.
3.2.5.2 I and Q Channel Interchange

The mean time for random interchange between I and Q channels for all data modes shall exceed 90 minutes. The time to recover, for data configurations for which I and Q channel ambiguity resolution is required, shall not exceed the time to detect, interchange and resynchronize the bit synchronizers and convolutional decoders.

3.2.5.3 Loss of Lock

Carrier and PN loss of lock shall not occur for C/No values 3 dB lower than those defined in Paragraph 3.2.3.7.

3.2.6 Data Extraction

3.2.6.1 Bit Error Rate

In the Data Processing Mode, the AIRS shall provide a bit error rate (BER) of $10^{-5}$ or better. This applies to both stable and unstable orbits.

3.2.6.2 Bit Slippage Rate Performance

The AIRS data output symbol slippage rate shall not exceed the values specified in Table 3.2.6.2-1. This performance shall be met with the input signal conditions specified herein. Indicated jitter and jitter rate percentages are the user spacecraft peak clock frequency jitter and peak jitter rate (sinusoidal or 3σ random) as percent of the symbol clock rate.

3.2.6.3 Convolutional Decoding

3.2.6.3.1 Rate 1/2 Decoders

The following data coding parameters apply to these return link services: DG-1 modes 1 and 2 for a single data channel; DG-1 modes 1, 2, and 3 for dual data channels; DG-2 for a single data channel (BPSK or SQPSK modulation); and DG-2* for dual data channels (quadriphase
Table 3.2.6.2-1. Symbol Slippage Rate.

<table>
<thead>
<tr>
<th>AIRS INPUT Eb/N₀</th>
<th>DATA FORMAT</th>
<th>INPUT PEAK CLOCK JITTER</th>
<th>INPUT PEAK JITTER RATE</th>
<th>MAX. SYMBOL SLIPPAGE RATE (BSR)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8.1 dB</td>
<td>NRZ or BiØ</td>
<td>J&lt;0.1%</td>
<td>JR&lt;0.1%</td>
<td>10⁻¹⁰</td>
</tr>
<tr>
<td>8.1 dB</td>
<td>BiØ</td>
<td>0.1%&lt;J&lt;0.5%</td>
<td>0.1%&lt;JR&lt;0.5%</td>
<td>10⁻⁹</td>
</tr>
<tr>
<td>13.1 dB</td>
<td>BiØ</td>
<td>0.5%&lt;J&lt;1.0%</td>
<td>0.5%&lt;JR&lt;1.0%</td>
<td>10⁻⁸*</td>
</tr>
<tr>
<td>13.1 dB</td>
<td>BiØ</td>
<td>1.0%&lt;J&lt;2.0%</td>
<td>1.0%&lt;JR&lt;2.0%</td>
<td>10⁻⁷*</td>
</tr>
</tbody>
</table>
modulation).

2. Rate: 1/2.
3. Constraint length: \( K = 7 \).
4. Generator functions:
   a. \( G_1 = 1111001 \).
   b. \( G_2 = 1011011 \).
5. Symbols generated from \( G_1 \) will precede symbols generated from \( G_2 \) relative to the data bit period.
6. Symbols generated from \( G_2 \) will be either true or complemented as defined by the service support schedule.

The following data coding parameters will apply to this return link service: DG-2 for a single data channel BPSK modulation.

2. Rate: 1/2.
3. Constraint length: \( K = 7 \).
4. Generator functions:
   a. \( G_1 = 1011011 \)
   b. \( G_2 = 1111001 \)
5. Symbols generated from \( G_1 \) will precede symbols generated from \( G_2 \) relative to the data bit period.
6. Symbols generated from \( G_1 \) will be complemented.

3.2.6.3.2 Rate 1/3 Decoders

The following data coding parameters apply to these return link services: DG-1 mode 3 Q channel (dual data channel configuration), DG-2 for a single data channel (BPSK modulation), and DG-2 for one channel of the dual data channel configuration (quadriphase modulation).
2. Rate: 1/3
3. Constraint length: \( K = 7 \).
4. Generator functions:
   a. \( G_1 = 1111001 \).
   b. \( G_2 = 1011011 \).
   c. \( G_3 = 1110101 \).
5. Symbol sequence from the convolutional coding will be generated from \( G_1 \), \( G_2 \), and \( G_3 \) successively relative to the data bit period.
6. Alternate symbols generated from the convolutional coding will be complemented.

### 3.2.6.3.3 Symbol Interleaving

At symbol rates above 300 Ks/sec, symbol interleaving may be used. The functional description of the periodic convolutional interleaving of either Rate 1/2 or Rate 1/3 convolutional encoder symbols is defined in Appendix J of the TDRSS Users' Guide.

### 3.2.7 I/Q Channel Ambiguity Resolution

The AIRS shall resolve the DG-1 and DG-2 QPSK I and Q channel output ambiguities for the conditions in the following subparagraphs.

### 3.2.7.1 DG-1 Data Modes

#### 3.2.7.1.1 Modes 1 and 2

The I and Q channel ambiguity shall be resolved by recognition of different PN codes or delayed codes between I and Q as defined to the AIRS.

#### 3.2.7.1.2 Mode 3

The I channel shall be identified by recognition of the PN code
spreading of the I channel data.

3.2.7.2 DG-2 Data Modes

For DG-2 Modes 2 and 3, the I and Q channel ambiguity shall be resolved for the following conditions.

3.2.7.2.1 Unbalanced (4:1) QPSK Modulation

The AIRS shall detect I/Q power ratio of 4:1 and provide correspondingly correct I and Q channel outputs and lock states.

3.2.7.2.2 Different Channel Data Rates

The AIRS shall automatically resolve any I and Q channel output and lock state ambiguities when the channel data rates differ by 5%.

3.2.7.2.3 Coded/Uncoded Channels

When the I and Q channels have balanced power, the I and Q data rates differ by less than 5% and one channel is coded but the other is uncoded, channels ambiguity shall be resolved by recognizing the coded channel in conjunction with the decoder. When both the I and Q channels are coded or uncoded, output I and Q channel ambiguity resolution will not be required.

3.2.8 Data Format Conversion

The AIRS shall convert all NRZ and Biφ-M, S data formats to NRZ-L format.

3.2.8.1 Uncoded NRZ-M or S or Biφ-M, S Data Format

The uncoded NRZ-M or S or Biφ-M, S data format shall be converted to NRZ-L by the AIRS to provide negative true data output.

3.2.8.2 Coded NRZ-M, S and Biφ-L Format

a. Biφ-L format whenever used will follow the convolutional encoding. The AIRS shall convert the Biφ-L format to NRZ-L prior to decoding.
b. NRZ-M, S data format whenever selected by the User will be used to format the data prior to convolutional encoding. The AIRS/Decoder Units shall convert from NRZ-M, S to NRZ-L format following Viterbi decoding.

3.2.9 RARR Tracking Support

The AIRS shall provide a reconstructed received carrier and detected PN Epoch period pulse with clock to the RARR Equipment for Tracking Services support. The reconstructed carrier and epoch pulse with clock shall meet the following performance requirements.

3.2.9.1 Reconstructed Carrier

The AIRS shall provide a 17.50 MHz reconstructed carrier signal containing the input signal frequency dynamics. In addition the AIRS shall also provide a time-tagged Doppler estimate to its serial data interface at a TBD update rate.

3.2.9.1.1 Reconstructed Carrier Phase Noise

The AIRS phase noise contribution to the reconstructed carrier signal shall not exceed the following values for the specified C/N₀ values and when integrated over a one second period.

<table>
<thead>
<tr>
<th>MAX. C/N₀</th>
<th>SYMBOL RATE</th>
<th>MAX. RMS PHASE NOISE JITTER</th>
</tr>
</thead>
<tbody>
<tr>
<td>28 dB-Hz</td>
<td>100 S/s</td>
<td>17.3°</td>
</tr>
<tr>
<td>35 dB-Hz</td>
<td>500 S/s</td>
<td>12°</td>
</tr>
<tr>
<td>38 dB-Hz</td>
<td>1000 S/s</td>
<td>8°</td>
</tr>
<tr>
<td>45 dB-Hz</td>
<td>5000 S/s</td>
<td>4°</td>
</tr>
</tbody>
</table>

3.2.9.2 PN Epoch and Clock Timing Accuracy

The AIRS shall detect the all ONES state of the received PN code
when operating in DG-1 Modes and provides a PN Epoch pulse with clock to the RARR Equipment.

3.2.9.2.1 PN Clock Time Variation

The PN clock time variation shall meet the following specifications.

a) Initial Fixed AIRS Delays: \( \leq 500 \text{ nsec} \)  
   (Calibrated Delay)

b) Variation on Fixed Delays: \( \leq 13 \text{ nsec} \)  
   (Non-Calibratable Delay)

c) Jitter (rms) at specified minimum \( C/N_0 \) values
   - Below 2KS/s: \( \leq 14 \text{ nsec} \)
   - Above 2KS/s: \( \leq 8 \text{ nsec} \)

3.2.9.2.2 PN Epoch Time Variation

The PN Epoch pulse shall meet the following specified delay and jitter requirements relative to the PN clock time.

a) Maximum fixed delay from positive going edge of PN Clock: \( \leq 10\% \text{ of clock period} \)

b) Variation on fixed delay: \( \leq \pm 5 \text{ nsec} \)

c) Jitter (rms): \( \leq 2 \text{ nsec} \)

3.2.10 Self Test and Operational Status Capability

Self-test features of the AIRS when in operational use shall provide an indication of operational readiness, warn of degraded performance, and facilitate maintenance actions. Self-test capability shall be implemented by built-in-test equipment (BITE) or by the inherent capability of the design, or a combination of both.

3.2.10.1 Operation Status
The AIRS self-test capability shall include a determination of the AIRS configuration and the quality of the received signal as follows:

a. AIRS configuration, state and pertinent parameters.

b. Performance indicators such as received signal strength, BER estimate, and phase jitter estimate.

These data shall be assembled in an appropriate serial format and routed to an external interface via GPIB. The time between updates for these data shall be no more than (TBD 1) sec.

3.2.10.1.1 Displayed Monitor and Status Signals

The AIRS shall display the following discrete and analog signals.

3.2.10.1.1.1 Lock Status Signals

The following signals shall be displayed.

a. A Carrier Lock Signal (CLS) shall be provided to indicate received carrier locked/unlocked conditions.

b. A PN Code Lock Signal (PLS) shall be provided to indicate received PN code locked/unlocked conditions.

c. A Received PN Code and Carrier Lock Signal (RLS) shall be provided whenever PLS and CLS are simultaneously obtained.

d. A Bit Sync Lock Signal (BLS) shall be provided to indicate bit sync locked/unlocked conditions.

e. A Decoder Lock Signal (DLS) shall be provided to indicate decoder branch synchronization locked/unlocked conditions.

3.2.10.1.1.2 Analog Signal Monitors

The following signals shall be displayed for operational monitoring purposes.

a. A Signal Strength Signal (SSS) shall be provided.

b. A Signal Quality Signal (SQS) shall be provided.
3.2.10.1.2 **Interface Serial Data**

The AIRS shall provide monitor signals to the ground segment interface as a part of its serial GPIB data output. The monitor signals are designed to report the status of the receiver and the received signal conditions. The monitor signals shall include:

(a) Lock Indications:
   (1) PN despread operational status-searching, tracking, or loss of lock.
   (2) Frequency lock loop--off or on (tracking, acquiring).
   (3) Carrier lock loop--acquisition, tracking or loss of lock.

(b) AGC. Noncoherent AGC and Coherent AGC Voltages.

(c) Link Performance Indications - symbol error rate, bit error rate and SNR.

(d) Receiver configuration, e.g. PN despread on or off, adaptive equalizer on or off, IF filter bandwidths, etc.

(e) Receiver modes - acquisition, data demodulation, or reacquisition.

3.2.10.2 **Set Confidence**

The AIRS self-test capability shall include a confidence test which shall indicate whether the AIRS itself and its interfaces with ground station equipments are operating correctly, as follows:

a. The test shall indicate equipment malfunction for at least 90% of all AIRS failure modes, weighted for failure rate.

b. The test shall have a maximum false alarm rate of 5% of the total number of malfunctions indicated.

c. When a malfunction is detected, data concerning the malfunction shall be entered into memory for later review by
maintenance personnel.

This test shall verify that all hardware subsystems are functional, e.g., by injecting an internal CW signal at its input and monitoring voltages at various points of the receiver. It shall also include a test to verify that the receiver software is healthy, e.g. by computing the parity check bits of memory content.

3.2.10.3 Fault Isolation

The AIRS shall include malfunction isolation to the LRU and SRU level.

4.0 TEST REQUIREMENTS

The equipment supplier shall be required to implement a test program that will demonstrate to the purchaser that each of the specified requirements have been met. The test matrix, Table 4-1, provides a list of each of the parameters which must be verified and the method by which the verification shall be performed. The equipment supplier shall submit a test procedure to the purchaser which will provide the detailed test description and the instructions by which the tests will be implemented. The test procedure will be subject to review and approval by the purchaser.

The methods of evaluation prescribed by the test matrix are defined as follows:

a. Functional Demonstration (FD) - Compliance is demonstrated in a non-quantitative manner without the use of external test devices. This is usually a visual observation that the function responded in the specified manner when selected.

b. Test (T) - This verification generally requires external test equipment for signal injection and/or signal measurement in
order to demonstrate compliance to a specified parameter value.

4.1 Test Signals

In addition to the normal AIRS outputs, the following test access points shall be available:

a. PN code search flag.

b. Carrier Loop VCO.
APPENDIX

BASELINE RECEIVER

1.0 Introduction

The purpose of this appendix is to describe a baseline receiver design* capable of meeting the AIRS functional requirement specifications. The contractor shall employ the receiver design described below or propose and justify another design. The contractor shall support his proposed design by presenting analytical and/or experimental evidence of its effectiveness in meeting all of the performance requirements given in the specification.

2.0 AIRS Baseline Design Features

Except for the PN acquisition and tracking circuits, the AIRS baseline is a digital receiver controlled by software (numerical algorithms) residing in a numerical processor. All high speed processing is implemented via dedicated high speed logic. The loop control error signals, which are to be filtered with relatively narrowband filters (e.g. carrier loop filter, bit sync loop filter, etc.), will be first pre-processed by these dedicated logic circuits to a speed compatible with the numerical processing. The digital/numerical processor scheme is selected for its versatility in terms of control and parameter selections necessitated by the AIRS requirements.

The specific design approaches are selected to achieve near optimum performance and/or maximum flexibility with minimal impact on the hardware complexity of the receiver. They are outlined in the following sections.

*See also Vols. II and III.
2.1 Dual Channel Acquisition and Tracking

Signals from the I and Q channels are fully utilized in generating the error signals driving the acquisition and tracking circuits. The error signals are weighted according to the specified power split. This approach maximizes the available received power for acquisition and tracking under all user data characteristics.

2.2 PN Acquisition and Tracking

2.2.1 Multichannel PN Acquisition

Coordinated parallel search using sequential detection is employed for PN acquisition*. This will ensure acceptable acquisition time by reducing the uncertainty interval to be searched by each channel. Four channels are used to satisfy the acquisition time requirement and represent efficient use of hardware complexity. Two channels are used for tracking after initial acquisition while the other two will be devoted to verify that the tracking channel is not locking to a code sidelobe or a multipath signal.

2.2.2 PN Sidelobe Lock/False Lock Discrimination

Sidelobe and false lock discrimination are implemented using sequential detection with a higher dismissal rate to look for possible stronger code correlation levels once acquisition is declared.

2.2.3 PN Multipath Lock Discrimination

Multipath lock is prevented by checking code correlation ±2 chips away from declared lock point.

2.2.4 Dual Channel Dithered Early/Late PN Tracking Loop

For DG-1 mode 1 and 2 signals where both channels are spread, PN

*For low data rate, parallel search techniques such as one using CCD matched-filter will be used.
tracking is accomplished using a dithered early/late tracking loop for both the I&Q channels. A 3 dB SNR improvement can be realized for 1:1 power split compared to tracking only one channel.

2.3 Frequency Acquisition and Reacquisition

2.3.1 Frequency Lock Loop

Rapid frequency acquisition is accomplished by employing a frequency lock loop or an alternate and suitable frequency estimation scheme. This approach also avoids false locking to data sidebands—a phenomenon commonly associated with sweep acquisition schemes.

2.3.2 Orbit Uncertainty Estimation

Once the receiver has acquired and tracked the incoming carrier frequency, the estimated Doppler from the carrier loop is used for Doppler correction. The purpose is to reduce the frequency uncertainty for reacquisition during temporary signal loss. It also reduces the frequency dynamics that the receiver carrier tracking loop must handle in the steady state.

2.4 Joint Bit Sync/Carrier Recovery

2.4.1 Data-Aided Carrier Loop

A design based on the data-aided loop is selected for carrier recovery to eliminate crosstalk between the I and Q channels. This alleviates, for example, the tracking problems resulting from 2-phase Costas loop quadrature channel interference associated with the current SSARE DG1-Mode 3 operation.

2.4.2 Joint Carrier/Clock Acquisition

The bit sync and carrier loop function as a single unit and acquire simultaneously. This provides a rapid overall system acquisition.

2.4.3 Digital Implementation
The bit sync and carrier loop are implemented with numerical algorithms. Optimum filter parameters can be selected continuously and instantaneously. Smooth parameter transitions can also be realized easily.

2.4.4 Switchable Second- or Third-Order Loops

A third-order carrier loop is employed as a result of the requirement to track high dynamics for an unstable orbit. A third-order loop also nullifies the static phase error which affects the slip performance of the receiver. However, a second-order loop is used during initial acquisition and subsequent reacquisition to avoid potential stability problems associated with acquiring with a third-order loop.

2.5 Miscellaneous

2.5.1 PN/Carrier Loop Frequency Aiding

After the PN loop has acquired and tracks, the local PN clock, coherently related to the carrier frequency, can be used to aid carrier loop frequency acquisition. The frequency error, due to PN loop tracking jitter, is considerably less than the carrier frequency uncertainty provided by the orbit estimate. Hence the PN clock can be employed to reduce the carrier uncertainty during carrier acquisition. After the carrier loop has acquired and tracks, the carrier frequency can be divided down to aid the PN loop by compensating the Doppler induced PN clock dynamics so that a narrower PN loop bandwidth can be employed.

2.5.2 RFI Mitigation Processing

Provisions for processing demodulated convolutionally encoded symbols corrupted by RFI are incorporated. For the more complicated
nonlinear processing schemes, the processor is implemented using a high-speed ROM (Read Only Memory).

2.5.3 Adaptive Equalizer

Tapped delay line equalizers are included at the output of the data demodulator for high rate data (> 6 Mbps per channel). This can increase the SSA data throughput to 12 Mbps per channel.

3.0 DETAILED DESIGN APPROACH

The functional partitions of the AIRS baseline receiver are shown in Fig. 3-1. The receiver consists of a first IF stage where the incoming signal at 370 MHz is down converted and Doppler compensated with available predicts to a 35 MHz second IF. The 35 MHz IF is selected to be compatible with the existing LRD and MRD. The signal is then gain controlled with an automatic level control (ALC) circuit (i.e., noncoherent AGC) before it is fed to the PN despread subsystem.

If the incoming signal is PN spread, it is despread by multiplying off the PN modulation with the local PN code estimate. Despreading is bypassed for the unspread channel. The local PN code estimate is generated by means of the PN acquisition and tracking circuits.

In the IF demodulator section, I and Q channels are combined at IF if they contain identical data. The signals are then demodulated to baseband in the Acq/Track Conditioning block.

After the IF demodulator section, the receiver is implemented digitally. The baseband data is A/D converted and processed by the digital processor. The digital processor consists of high speed logic circuits dedicated to various functions such as filtering and loop error signal generation, etc. The digital processor also outputs the demodulated data.
Fig. 3-1. AIRS Functional Diagram.

DESPREAD IF DEMOD BASEBAND PROCESSOR

- SOFT DECISION SYMBOLS
- DATA OUTPUT
- ERROR SIGNALS TO SOFTWARE

1st IF

DOPPLER COMPENSATION

370 MHz → D/C → 35 MHz

PN_i

PN_Q

COHERENT COMBINE

ACQ/TRACK CONDITIONING

A/D

DIGITAL PROCESSOR

PN_ACQ

PN_TRACK

FREQUENCY AND TIME

HARDWARE/SOFTWARE INTERFACE

SOFTWARE

ORBIT UNCERTAINTY ESTIMATION

BIT SYNC

CARRIER RECOVERY

RFI MITIGATION

DOPPLER COMPENSATION

CAGC

LPI

ADAPTIVE EQUALIZATION

MONITOR & CONTROL

SELF DIAGNOSTIC

PN_ACQ/TRACK CONTROL

LOCK DETECTION
All loops (excluding the PN loop and ALC although their parameter selections are under software control) are closed via the software residing in a numerical processor (e.g. a microprocessor with dedicated floating point arithmetic). Additional functions are also shown in the figure.

Other ancillary blocks including frequency and time generation (locked to 5 MHz F&T reference) and hardware/software interface are also required.

In what follows, each functional block indicated in Figure 3.1 will be expounded.

3.1 First IF Section

Refer to Figure 3.1-1. The first IF stage converts the incoming frequency at 370 MHz to an IF of 35 MHz. Its output is then noncoherently gain controlled by the ALC circuit whose response time can be controlled by varying the loop parameters. The bias reference voltage can be varied according to the received data characteristics.

The IF conversion stage also performs Doppler compensation based on the available predicts. In the scheme shown, the Doppler predicts control the frequency output of the synthesizer which operates at a nominal frequency of 55 MHz. The synthesizer is locked to the station Frequency & Time (F&T) reference to provide best achievable frequency stability. The 335 MHz LO frequency is obtained by up converting the synthesizer output by a fixed reference at 280 MHz derived from a 5 MHz F&T reference.

3.2 PN Despread Section

The PN subsystem performs the acquisition, tracking and despreading of PN spread signals. Bypass paths are provided for unspread signals.
Fig. 3.1-1. First IF Conversion and ALC.
3.2.1 PN Acquisition

Sequential detection is employed for PN acquisition as shown in Figure 3.2-1 to optimize the acquisition performance. The BPF is selected to match the data rate of the incoming signal. In order to satisfy the AIRS acquisition requirement, 4 channels are employed to perform the sequential search in a coordinated manner*. Each channel searches over 1/4 of the total chip uncertainty region thereby increasing the average search rate by a factor of 4. When code sync has been detected, 2 channels will be reconfigured to the tracking configuration. Two remaining PN channels will continue to verify if the tracking channel is locked to a sidelobe by searching for higher code correlation elsewhere. If a sidelobe lock is not detected, they will be used to verify if a multipath lock has been detected by checking the displaced code correlation level (±2 chips relative to the lock point). If a multipath lock is not found, they will then be configured for tracking (DG1 Modes 1 and 2).

3.2.2 PN Tracking

Figure 3.2-2 shows the PN tracking loop. Two dithered early/late gated loops are employed in parallel—one for each data channel (if both I and Q channels are spread). The advantage of the dithered early/late gated loop is its ability to nullify the effects of imbalances between the early and the late channel. The BPF bandwidth is a design parameter and is selected according to the data rate. In the two channel configuration, the I and Q channels are also dithered as well as the early and late channels to nullify imbalances between the I and Q

*See acquisition employing CCD in Vol. III.
Fig. 3.2-1. Sequential PN Acquisition (4 Channel).
Fig. 3.2-2. 2-Channel Dithered Early/Late PN Tracking Loop.
channels. The timing diagram for the controlling and switching signals
\(s_1-s_8\) are shown in Figure 3.2-3. The gains \(G_I\) and \(G_Q\) for the PN error
signals are selected according to the specified power split. The code
clock frequency is aided with Doppler predicts and, after the carrier
recovery loop has acquired and tracked, with the carrier loop frequency
estimate.

When only one channel is spread, one-half of the tracking loop is
used and the configuration reduces to a conventional dithered early/late
PN loop.

3.3 IF Demodulator Section

The IF demodulator section consists of the coherent combiner and
the signal conditioning block for data wipe-off during carrier frequency
acquisition.

3.3.1 Coherent Combiner

When both the despread I and Q channel contain identical data, the
two channels are coherently combined at IF using a power combiner and
only one channel is used for subsequent processing.

3.3.2 Carrier Acquisition Processing

The carrier acquisition processing subsystem is shown* in Figure
3.3-1. The 35 MHz IF signal has already been down-converted using a
frequency synthesizer nominally at 10 MHz. The frequency synthesizer is
a numerically controlled oscillator under command of the software
residing in the numerical processor. During carrier frequency
acquisition, the frequency control is accomplished by means of a
frequency lock loop algorithm. During carrier tracking, the frequency

*A simpler scheme is discussed in Vol.III and shall be used.
Fig. 3.2-3. Timing Diagram for 2 Channel Tracking
Fig. 3.3-1. Carrier Acquisition Processing Subsystem (Only I Channel Shown).

*NO MULTIPLICATION FOR TRACKING CONFIGURATION
x2 FOR ACQUIRING BPSK AND UNBALANCED QPSK
x4 FOR ACQUIRING BALANCED QPSK

**MAY USE LOWER IF FOR PN SPREAD LOW RATE DATA (<100 Kbps)
control is accomplished by means of a phase-locked loop algorithm. The down-converted signal at 25 MHz is filtered by the BPF whose bandwidth is selected according to the data rate. A 25 MHz IF is chosen to accommodate the higher data rates (12 Mbps/channel). The signal is then complex (I&Q) demodulated by a fixed 25 MHz LO when configured for tracking. For acquiring BPSK and UQPSK (4:1 power split) signals, the signal is doubled and complex demodulated by a 50 MHz LO. For acquiring QPSK signal, the signal is quadrupled and complex demodulated by a 100 MHz LO.

The advantage of this scheme is that switching from acquisition to tracking configuration can be accomplished by simply switching the multipliers.

For PN spread low rate data (< 100 Kbps), a 2.5 MHz IF may be considered so that high Q BPFs are not required. In that case the nominal synthesizer output is 37.5 MHz and the 5 MHz system reference is divided by 2 (rather than multiplied by 5) to get 2.5 MHz.

3.4 Baseband Digital Processor Section

The complex demodulated signals (slowly rotating phasors at baseband) are A/D converted, processed and detected by the digital processor. The digital processor has additional functions: (1) it provides error signal samples at a rate compatible with the numerical processor for the tracking and acquisition algorithms, (2) it provides adaptive equalization for high data rates, (3) it provides RFI mitigation processing for convolutionally encoded data, and (4) it provides monitoring signals.

3.4.1 A/D Subsystem

The A/D subsystem is shown in Fig. 3.4-1. The inphase and
Fig. 3.4-1. A/D Subsystem.
quadrature components of the baseband channel are first filtered by the LPF whose bandwidth is commensurate with the sampling rate. The LPF is used to limit the noise power into the ADC and provide antialiasing filtering for the sampling process. For acquisition the sampling rate is 4 times the frequency uncertainty (4x20 KHz maximum). For tracking NRZ data, the sampling rate is 16 times the bit rate. However, for high data rates (~10 Mbps) the sampling rate is limited by the processing rate of the digital processor so that 8 times the bit rate is anticipated. For Manchester data the sampling rate is 2 times that of NRZ.

The lowpass filtered signal is then gain controlled to match the dynamic range of the ADC. The GCA setting is preset based on the data rate during initial acquisition. After the receiver has acquired, the GCA is controlled via a coherent AGC loop to optimize performance.

3.4.2 Digital Processor

The digital processor accepts the sampled signals from the A/D subsystem and provides error signals for carrier frequency acquisition, carrier tracking, data clock recovery, coherent AGC and the necessary data for monitoring functions. It groups the samples into demodulated data, provides RFI mitigation processing, and provides adaptive equalization for high rate data.

3.4.2.1 Frequency Acquisition Processing

In the carrier frequency acquisition mode, the data in the input signal has been multiplied off so that the input to the ADC is a slowly rotating phasor. Two approaches can be used to estimate the frequency uncertainty; namely, via an open loop estimator and via a closed loop estimator. The open loop estimator in general offers improved
performance at the expense of complexity and will not be addressed presently. Here we consider a frequency lock loop (FLL) mechanization shown in Figure 3.4-2. In this scheme, an estimate of the frequency error is formed from the crossproduct \((I_{k-1}Q_k-I_kQ_{k-1})\) which can be shown to be proportional to the frequency offset \(\Delta f\) and the time between samples. When both I and Q channels contain data and can be separated by the PN despreader, as in a normal DG-1 data configuration, the error signals are weighted with the corresponding power split before feeding to the FLL software. The highest sampling rate is on the order of 80 KHz; therefore, the numerical processor can accommodate the data throughput.

3.4.2.2 Data-Aided Carrier Tracking/Bit Sync

Figure 3.4-3 shows the required data processing for generating carrier and clock loop error signals. Since a data-aided carrier loop is implemented, demodulated data is also available as part of the error generation scheme.

The data-aided loop and the bit sync (a full symbol window DTTL) are basically digital implementation of the equivalent analog loops. The conventional integrate-and-dump circuit is implemented digitally with an accumulator which sums the samples over one symbol duration. To generate the error signal samples for the DTTL bit sync, the I (inphase) component samples are also accumulated over a bit interval centered between two adjacent bits. This gives a measure of the bit sync clock error. However, the error signal is not always of the appropriate sign. Therefore, a transition detector is implemented by examining two adjacent bits and its output is used to correct the sign ambiguity. At the highest data rate (~10 Mbps) the throughput rate of the error
Figure 3.A.2. Digital Processing for Carrier Frequency Acquisition.

**SCALE DETERMINED BY POWER SPLIT
**ONE SAMPLE DELAY
samples must be reduced in order to be compatible with the speed of the numerical processor. For this purpose, a second fixed length accumulator is used to reduce the data throughput rate. Two DTTLs are implemented for independent I and Q channels.

The error signal samples for the carrier recovery loop based on the MAP theory requires the product Q tanh(I). In that case, the nonlinear element must be implemented with a high speed ROM. However, negligible degradation is anticipated if the tanh(.) function is replaced by a clipper (or more simply, a sign function). The clipping function is easily implemented by a comparison/threshold operation. Error signals from the I and Q channels are weighted and combined according to the power split before feeding to the PLL algorithm software. When the ratio $P_I/P_Q$ is quantized to a power of 2, the (gain) multiplication can be implemented by shifting the position of the bits representing the error signal samples. Again, the fixed length accumulator following the error samples is for the purpose of data throughput reduction.

For Manchester coded data, the accumulator I&D operation must be slightly modified. In this case the accumulator sums the digital samples for the first half bit time and subtracts them for the remaining half. The net effect is identical to first converting the Manchester symbol to NRZ data and then performing the standard operations on the converted NRZ data stream. The above approach is motivated by the MAP estimation.

However, the DTTL can be implemented by tracking half of a Manchester symbol as shown in Figure 3.4-4. In this case the Manchester coded data is treated as NRZ coded data at double the data rate. The advantage of this approach is to have a guaranteed minimum symbol
(phase) transition density of 50% regardless of the source bit transition density. This also eliminates the occurrences of long runs of ones or zeros. The guaranteed transition density greatly improves the acquisition (and tracking) performance of the DTTL. However, means must be provided to resolve the clock phase ambiguity introduced by tracking 2 times the data rate. A standard method is to observe the transitions about the two possible clock phases (from dividing the X2 clock) over a period of time.

Due to its ability to accommodate low bit transition densities, the latter approach or a combination of both (e.g. acquire with the second method and track with the first) are recommended.

3.4.2.3 Carrier and Bit Sync Lock Detection

Lock detection is accomplished by comparing the power in the demodulated data and the power in the error signal driving the loops (carrier and clock recovery). When the loops are not locked, they are roughly equal. When the loops are in lock the data channel has a much higher power than the error channel. Lock is declared if the power ratio of the data channel to the error channel exceeds a certain threshold. The required signals to be processed by the lock detection software are indicated in Figure 3.4-3.

3.4.2.4 Coherent Automatic Gain Control

The generation of the error signal necessary to drive the coherent AGC software is also indicated in Fig. 3.4-3. The signal is a measure of the energy of the coherently demodulated data. An absolute value function is used to simplify operation. Signal energy estimates from I and Q channels are weighted by the power split and used for AGC control.

3.4.2.5 Adaptive Equalization
INVERTED CLOCK (DATA RATE) TO BIT SYNC/LOCK DETECTION ALGORITHM

ACM * I&D

TIMING ERROR

ACM

TO BIT SYNC/LOCK DETECTION ALGORITHM

I CHANNEL DEMODULATED DATA TO MORE PROCESSING

TO LPI ALGORITHM

TO CAGC/LOCK DETECTION ALGORITHM

TO CARRIER LOCK DETECTION ALGORITHM

TO CARRIER LOOP ALGORITHM

FROM I CHANNEL

Q

CLOCK (DATA RATE)

ACM * I&D

PHASE ERROR

ACM

ACM

ACM

ACM

ACM

ACM

Fig. 3.4-3. Digital Processing for Data Aided Tracking (Only I Channel Shown).

*ACM SUMS FULL CLOCK CYCLE FOR NRZ; ACM SUMS FIRST HALF CYCLE AND SUBTRACTS SECOND HALF CYCLE FOR BI-

**OPTIMAL NONLINEARITY IS TANH FUNCTION. IT CAN BE REPLACED BY A SIGN FUNCTION OR A CLIPPER.
Fig. 3.4-4. Alternate Digital Processing for Tracking Bi-ϕ Signals.
For high rate data (> 6 Mbps/channel), adaptive equalization is employed. The technique is shown in Figure 3.4-5. The adaptation algorithm is the method of steepest descent widely described in the literature. The tap weight increments are obtained by correlating the particular tap input with the equalized error defined as the difference between the decision circuit input and output. W represents a transversal filter with settable tap weights. A 3-tap transversal filter is shown in Figure 3.4-5b and should be adequate for our purpose. Again, the error signal samples $e_I$ and $e_Q$ must be accumulated by a fixed length accumulator to slow down the data throughput rate before going to the adaptive equalization software.

3.4.2.6 RFI Mitigation and Viterbi Decoder

Figure 3.4-6 shows the interface between the AIRS and the existing Viterbi decoder. It is anticipated that the only required signal to integrate the operation of the decoder with AIRS is the code node sync information. Hence, the AIRS can use the existing decoder. Methods of implementing various RFI mitigation schemes in the digital processor are also indicated.

3.4.2.7 Link Performance Indicator

Link performance indication can be obtained by either measuring the SNR of the demodulated data or its pseudo probability of error. In the first method, the sample mean and variance of the absolute value of the demodulated data samples (see Figure 3.4-3) are computed to get an estimate of the SNR. However, since this computation is rather involved, a dedicated arithmetic logic unit (ALU) may be needed. A way of getting around the speed problem is to count every 5 samples or so at the highest data rate. This reduces the speed requirement for the ALU.
Fig. 3.4-5. Digital Processing for Tapped Delay Line Equalizer.
**RFI MITIGATION TECHNIQUES**

<table>
<thead>
<tr>
<th>TECHNIQUE</th>
<th>IMPLEMENTATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>General Nonlinear Compression</td>
<td>ROM; use input demodulated symbol as address</td>
</tr>
<tr>
<td>Blankiing</td>
<td>Compare with average signal power (~AGC control). Set symbol values to zero if much greater than average</td>
</tr>
<tr>
<td>Clipping</td>
<td>Compare with threshold. For example use 5 bits of input symbol representation and only 3 bits for soft-decision Viterbi decoder input</td>
</tr>
</tbody>
</table>

Fig. 3.4-6. RFI Mitigation Processing and Viterbi Decoder.
Fig. 3.4-7. Digital Processing for LPI Monitor.
The second approach is shown in Figure 3.4-7. A scaled version of the AGC reference bias is used to set a threshold. The number of signal samples failing to exceed the threshold is counted and the value of the count is related to the BER. This method is considerably simpler to implement.

3.5 Software Section

The various algorithms selected which make up the software section are briefly described in what follows. Further tradeoffs and studies are required to specify the various parameters.

3.5.1 Orbit Uncertainty Estimation

A delay-locked loop is selected. It operates off the difference between the predicted and the measured Doppler to correct for the time uncertainty in the Doppler predicts. Since the uncertainty varies slowly with time (design goal is for reacquisition, not for correcting unstable orbit), a narrow bandwidth first-order loop design suffices.

3.5.2 Doppler Compensation

If only the state vectors or ephemerides are provided to AIRS, AIRS must compute the equivalent Doppler. A design similar to one used in ADPE suffices.

3.5.3 Bit Sync

A full-window DTTL with second-order loop is selected. The bit sync closes the loop by varying the frequency and phase of the clocks controlling the sampling of the ADCs and the clearing and dumping of the accumulators.

3.5.4 CAGC

Coherent AGC off the demodulated data is used. The AGC bandwidth should be roughly 10 times smaller than the carrier loop bandwidth. The
loop is closed by setting the GCA in front of the ADC.

3.5.5 Carrier Recovery

Data-aided loop is selected. A FLL is used to pull in the carrier frequency uncertainty to approximately 25 Hz. Then the carrier loop acquires phase with a second-order loop and tracks with a third-order loop. Upon loss of lock, a second-order loop is again employed for reacquisition. The long loop design closes the loop by changing the frequency and phase of the synthesizer at 10 MHz in Figure 3.3-1.

3.5.6 LPI

Simple computations are involved and depend on the method selected.

3.5.7 RFI Mitigation

Selects nonlinear processing based on RFI model during operation.

3.5.8 Adaptive Equalization

Performs weight updates in the tapped delay lines. Since the channel model does not change rapidly with time, the equalizer is designed to acquire with a larger feedback constant and track with a smaller feedback constant in its steepest descent algorithm.

3.5.9 Lock Detection

Simple filtering and comparison operation is required.

3.5.10 PN Acquisition and Track Control

Controls switching between acquisition and tracking. Switches to a narrower PN loop bandwidth after frequency aiding from carrier recovery is available.

3.5.11 Monitor and Control

The functions are:

- Determine acquisition and tracking sequence.
- Determine optimal reacquisition strategy based on receiver
status.

- Generate monitoring signals.
- Interface with Ground Segment/Operator Control (e.g. ADPE) with serial data.

3.5.12 Self Diagnostics

The AIRS is required to report and isolate faulty subsystems. The extent shall be determined by the contractor.