SODR Memory Control Buffer Control ASIC

Final Report

Principal Investigator: Dr. Robert F. Hodson

Department of Physics and Computer Science

Period: May 18, 1992 through July 31, 1994

CHRISTOPHER NEWPORT UNIVERSITY
NEWPORT NEWS, VIRGINIA 23606-2998

NASA Research Grant NUMBER NAG-1-1439

November 2, 1994
# Table of Contents

I. Summary of Research

II. Project Organization

III. System Design

IV. Memory Buffer Controller ASIC Design

V. ASIC Data Sheet

VI. Functional Testing

VII. Acceptance Testing

VIII. DAS Testing

IX. Recommendations

X. Conclusions

XI. Acknowledgments

Appendices

A. Schematics

B. Test Files

C. Related Publications

D. DAS Operating Procedure

E. Related Data Sheets
I. Summary of Research

The SODR Memory Buffer Control ASIC Research Grant is part of an effort to build a Spacecraft Optical Disk Recorder (SODR). The SODR system is designed to be a state of the art mass storage system for future NASA spaceflight missions requiring high rate and large capacity storage systems. The system goal for the SODR project is to design an expandable system with a 1.2 TByte capacity, a 2.4 GBit/sec data transfer rate and 250 msec access time.

The Memory Buffer Control (MBC) ASIC is a component in the SODR system that performs two primary functions:

1) buffering data to prevent loss of data during disk access times
2) converting data formats from a High Performance Parallel Interface Format (HIPPI) to a Small Computer Systems Interface Format (SCSI II).

In addition to designing a system to meet the functional specifications of the SODR system, developing an ASIC design capability at NASA, and the dissemination of information for potential commercial applications were projects goals.

In summary, the following results/activities/devices are a direct result of the SODR Memory Buffer Control ASIC research grant:

1) Ten 144 pin, 50 MHz CMOS ASICs were designed, fabricated and tested to implement the Memory Buffer Control Function.

2) Results of this research effort were published at two conferences:


3) The standard cell ASIC design process, with NASA tools for front end design and United Silicon (US2) tools layout and fabrication, was worked through for the first time in NASA’s Flight Electronics Branch.
## II. Project Organization

The SODR Memory Buffer Controller ASIC project team consisted of several different organizations working together. The technical individuals involved, their affiliations, and primary contributions are listed below.

<table>
<thead>
<tr>
<th>Name</th>
<th>Affiliations</th>
<th>Primary Contributions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Robert F. Hodson</td>
<td>CNU</td>
<td>Principal Investigator&lt;br&gt;ASIC System Design&lt;br&gt;Master Controller Design&lt;br&gt;Memory Interface Design&lt;br&gt;Functional Simulations&lt;br&gt;Acceptance Testing</td>
</tr>
<tr>
<td>Stephen Campbell</td>
<td>CNU (grad. student)</td>
<td>Group Controller Interface Design&lt;br&gt;Functional Simulations&lt;br&gt;DAS Testing</td>
</tr>
<tr>
<td>Stephen Jurczyk</td>
<td>NASA</td>
<td>Technical Project Management</td>
</tr>
<tr>
<td>Gerry Tucker</td>
<td>NASA</td>
<td>Technical Project Management</td>
</tr>
<tr>
<td>Glenn Hines</td>
<td>NASA</td>
<td>System Level Modelling&lt;br&gt;Board Level Design</td>
</tr>
<tr>
<td>Edward Naddeo</td>
<td>NASA (Co-op)</td>
<td>HIPPI Device Modelling</td>
</tr>
<tr>
<td>Lawerence Abga</td>
<td>NASA JOVE Program</td>
<td>Independent Design Review</td>
</tr>
<tr>
<td>Cathy McGowan</td>
<td>SAIC</td>
<td>HIPPI Interface Design&lt;br&gt;SCSI Interface Design&lt;br&gt;Functional Simulations</td>
</tr>
<tr>
<td>Brian Krieder</td>
<td>US2</td>
<td>Foundry Technical Contact&lt;br&gt;ASIC Layout</td>
</tr>
</tbody>
</table>
III. System Design

The SODR System has a modular, expandable design which allows for multiple data I/O ports and multiple optical disk drives under control of a centralized System Controller. Figure 1 is a block diagram of a fully configured SODR System.

The basis of the SODR system is a high speed optical disk drive that supports 10 Gbytes capacity, 300 MBit/sec transfer rates, and 150 msec access times. Disks can be cascaded to achieve the appropriate storage requirement for a particular application. The system was designed with a standard disk interface (SCSI II) so that any SCSI II disks that meet capacity and data rate requirements could be used. This standardized disk interface allows for multiple disk vendors and opens the door for potential commercial applications.
The System Controller manages the overall system operation by responding to user commands and maintaining system status information. High level system commands like INITIALIZE SYSTEM, OPEN WRITE, OPEN READ and others are received by the System Controller. The System Controller allocates resources (Data Ports, Group Controllers and Disk Drives) to perform the details of the data transfer task.

The Group Controller performs the low level data transfer and buffering functions including the control of the Data Ports which use a HIPPI Protocol and the disk drive interface which uses a SCSI II Protocol. Each Group Controller is designed to interface with one I/O port and four disk drives. Data from the I/O Ports is striped across four disk drives to maintain the high I/O Port bandwidth of 600 MBits/sec.

Each group controller consists of a processor which receives commands from the system controller, a HIPPI I/O Port interface, a SCSI II Disk Interface, four Memory Buffer Control ASICs and 16 Mbytes of buffer memory.
IV. Memory Buffer Controller ASIC Design

The Group Controller consisting of an I/O Port, four Memory Buffer Control ASICs along with buffer memories (4MBytes each), four SCSI II disk drive interfaces and the Group Controller processor is shown in Figure 2.

The MBC ASIC was designed to interface with a specific chip set consisting of:

1) AMCC's S2020/S2021 HIPPI Source/Destination Interface Circuits
2) EMULEX's FAS-366 SCSI Processor
3) Cypress IDT7MP4045 256K x 32 CMOS static RAM memories

The best/typical/worse case timing for these devices were used for functional testing of the MBC design. Pinout of the MBC was designed to interface with these devices with minimal glue logic.
Functionally the MBC ASIC performs data conversion and data buffering as shown in Figure 3. In HIPPI to SCSI Mode, 8-bits of a HIPPI data burst arrive from the AMCC HIPPI destination chip. The 8-bit data are buffered and de-multiplexed into 32-bit data before it is sent off-chip to a 4 MByte memory for buffering. Data are read back from memory and multiplexed into a 16-bit format before being sent off-chip to the EMULEX SCSI Processor. The data path is reversed in SCSI to HIPPI Mode. Data comes into the MBC ASIC from the SCSI Processor, it is de-multiplexed, sent to memory, multiplexed and sent out to the HIPPI source chip. The MBC ASIC can also function in a diagnostic mode where the Group Controller can read and write the 4 MByte memory through the ASIC. This mode is useful for testing memory and for checking out either the HIPPI or SCSI interfaces independently.

The MBC ASIC was designed as five major functional units as shown in Figure 4.

1) Memory Buffer Master Controller
2) HIPPI Interface.
3) SCSI II Interface.
4) Group Controller Interface.
5) Memory Interface.
Memory Buffer Master Controller (MBMC)

The Memory Buffer Master Controller (MBMC) is designed to provide centralized control over the various interfaces within the MBC ASIC. It is a large state machine that has the following operating modes:

- Mode 0: Reset
- Mode 1: HIPPI to SCSI
- Mode 2: SCSI to HIPPI
- Mode 3: GC to Memory
- Mode 4: Memory to HIPPI
- Mode 5: Memory to SCSI

Figure 4. Functional View

For each mode, the MBMC performs high level control over the appropriate data transfers. It provides information to the interfaces about the direction of transfer and controls the high level data transfer timing between the interfaces.
HIPPI Interface

The HIPPI interface communicates with the AMCC HIPPI source and destination chip set. These chips implement the High Performance Parallel Interface Standard. The chips perform the high level channel connect protocol as well as the low level data transfers. The HIPPI channel is 32-bits wide. This 32-bit data path is striped across 4 MBC ASICs, each controlling the transfer of an 8-bit data path to independent SCSI II disk drives. The MBC ASIC only implements the low level control for the AMCC chips. It also performs the data transfer functions (burst transfers). The Connect/Disconnect protocol must be implemented with external logic with the exception of the I-field transfer. The timing between the Connect/Disconnect and the burst transfers is not critical and therefore was de-coupled to reduce pinout on the MBC ASIC.

The function of the HIPPI interface is to first issue an I-field during the HIPPI Connect phase and then handle the data transfer. This is accomplished by writing an I-field to the GC interface and placing the ASIC in Memory to HIPPI Mode. After a connect is achieved, the mode can be changed to SCSI to HIPPI and the HIPPI Interface will buffer data it receives from the Memory Interface into burst of 256 bytes. This is accomplished by using a 512x8 FIFO and monitoring its half full flag. As bursts become available, the data is sent to the AMCC source chip for transfer across the HIPPI channel. When the MBC ASIC is in HIPPI to SCSI Mode, the HIPPI interface transfers data in the opposite timing and control to the HIPPI source/destination chips are performed by the HIPPI Interface.

SCSI II Interface

The SCSI II interface communicates with the EMULEX FAS366 SCSI Processor. The MBC ASIC controls the handshaking for the DMA interface and provides a 16-bit bidirectional data path to the SCSI Processor. The microprocessor interface to the FAS366 is not controlled by the MBC ASIC and should be controlled by the Group Controller microprocessor. This interface contains a 256x16 FIFO for data rate matching between the Memory interface and the SCSI interface. Data is received from the Memory Interface in HIPPI to SCSI mode and sent to the Memory Interface in SCSI to HIPPI Mode. The interface contains several small state machines to control the data transfer timing.

Group Controller Interface

The Group Controller interface connects the MBC ASIC to the Group Controller microprocessor. Since the Group Controller microprocessor has not been chosen yet, a generic memory mapped interface design was implemented within the MBC ASIC. This interface has an 8-bit data path and five bits of register selects. Read, Write, and an ASIC Select signal are used to control the data transfers to this interface. Through the GC Interface the MBC ASIC is controlled by setting modes, checking status or transferring data. Details of the GC Interface's register mapping are given in ASIC Data Sheet Section of this report.

Memory Interface

The Memory Interface controls the low level timing of data transfers to or from the 4 MByte off-chip buffer memory. The memory is organized into a 1MByte by 32-bit memory. This requires 4
memory chips with an external decoder logic. The Memory Interface can control memory transfers to and from the HIPPI Interface, the SCSI Interface or the GC Interface depending on the operating mode of the MBC ASIC. The memory functions as a circular buffer using read and write address registers to point to head and tail of the buffer space. A memory full status is also maintained by this interface and can be read via the GC Interface.
V. SODR MBC Data Sheets

Description: SODR Memory Buffer Controller ASIC
Package/Pins: Ceramic PGA 144
Material/Process: CMOS 1.0 micron Technology
Ratings: Industrial (-40 to 85°C)
Power Consumption: 0.25W

Sheets included:
1) Pinout Diagram
2) Signal Description
3) ES2 Pinout Report
4) ES2 I/O Cell Specifications
5) ES2 I/O Cell Library Sheets
6) Register Map
7) SODR Operating Guide
8) US2 Power Calculation Worksheets
## Signal Description

<table>
<thead>
<tr>
<th>PIN NAME</th>
<th>I/O</th>
<th>#</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock25</td>
<td>I</td>
<td>1</td>
<td>CMOS</td>
<td>25MHz Asic Clock</td>
</tr>
<tr>
<td>Resel_</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>Chip Reset (active low)</td>
</tr>
<tr>
<td>BIST_Test</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>BIST Test input</td>
</tr>
<tr>
<td>BIST_HResult</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>BIST Test Result (HIPPI)</td>
</tr>
<tr>
<td>BIST_SResult</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>BIST Test Result (SCSI)</td>
</tr>
<tr>
<td>BIST_Clock</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>BIST TEST Clock</td>
</tr>
<tr>
<td>GC I/F:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Asic_SEL_</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>Asic Select (active low)</td>
</tr>
<tr>
<td>GC_Bus[7:0]</td>
<td>I/O</td>
<td>8</td>
<td>TTL</td>
<td>GC Data Bus</td>
</tr>
<tr>
<td>GC_WR_</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>GC Write (active low)</td>
</tr>
<tr>
<td>GC_RD_</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>GC Read (active low)</td>
</tr>
<tr>
<td>Reg_sel[4:0]</td>
<td>I</td>
<td>5</td>
<td>TTL</td>
<td>GC Register Select</td>
</tr>
<tr>
<td>HIPPI I/F:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HIPPI_Data[7:0]</td>
<td>I/O</td>
<td>8</td>
<td>TTL</td>
<td>HIPPI Data Bus</td>
</tr>
<tr>
<td>DTREQ</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Data Request</td>
</tr>
<tr>
<td>NRDEN</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI NOT Read Enabled</td>
</tr>
<tr>
<td>RDCLK</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Read Clock</td>
</tr>
<tr>
<td>SELB0</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI SELB</td>
</tr>
<tr>
<td>SELB1</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI SELB</td>
</tr>
<tr>
<td>SELB2</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI SELB</td>
</tr>
<tr>
<td>WRLCKD</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Write Clock</td>
</tr>
<tr>
<td>BSTAV</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Burst Available</td>
</tr>
<tr>
<td>DEST_OE_</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Destination Output Enable</td>
</tr>
<tr>
<td>PAR0</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Parity 0</td>
</tr>
<tr>
<td>PKTAV</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Packet Available</td>
</tr>
<tr>
<td>RDYIN</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Ready In</td>
</tr>
<tr>
<td>SHBST</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Short Burst</td>
</tr>
<tr>
<td>Sync</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>HIPPI Synchronized True</td>
</tr>
<tr>
<td>MEM I/F:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Mem_Data[31:0]</td>
<td>I/O</td>
<td>32</td>
<td>TTL</td>
<td>Memory Data Bus</td>
</tr>
<tr>
<td>Mem_Addr[19:0]</td>
<td>O</td>
<td>20</td>
<td>TTL</td>
<td>Memory Address</td>
</tr>
<tr>
<td>WRITE_</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>Memory Write (active low)</td>
</tr>
<tr>
<td>MEM_OE_</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>Memory Output Enable (active low)</td>
</tr>
<tr>
<td>SCSI I/F:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SCSI_Data[15:0]</td>
<td>I/O</td>
<td>16</td>
<td>TTL</td>
<td>SCSI Data Bus</td>
</tr>
<tr>
<td>ASIC_50_clk</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>50MHz SCSI Clock</td>
</tr>
<tr>
<td>DREQ</td>
<td>I</td>
<td>1</td>
<td>TTL</td>
<td>SCSI Data Request</td>
</tr>
<tr>
<td>DACKN_</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>SCSI Data Acknowledge (active low)</td>
</tr>
<tr>
<td>RDN_</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>SCSI Read (active low)</td>
</tr>
<tr>
<td>WRN_</td>
<td>O</td>
<td>1</td>
<td>TTL</td>
<td>SCSI Write (active low)</td>
</tr>
</tbody>
</table>
**PIN DISTRIBUTION:** | **PIN FUNCTION:** | GND : Digital gnd  
GND : Core gnd  
GNDX : Periphery gnd  
VDD : Dig. pwr  
VDDX : Periphery pwr  
VDDC : Core power  
VDDP : Power-on Rst  
AVDD : Analog pwr  
AGND : Analog gnd  
AIN : Analog in  
AOUT : Analog output  
I : Input  
I/O : Output  
I/O : Bidir  
TRI : Tristate  

**GND** : 0  
**GNDC** : 2  
**GNDX** : 11  
**VDD** : 0  
**VDDC** : 2  
**VDDX** : 10  
**VDDP** : 0  
**AVDD** : 0  
**AGND** : 0  
**AGNR** : 0  
**AVDD** : 0  
**VDCP** : 0  
**AVDR** : 0  
**VDCP** : 0  
**AVDR** : 0  
**AIN** : 0  
**AOUT** : 0  
**AI/O** : 0  
**TRI** : 0  
**VDXP** : 0  
**NC** : 0  
**I** : 22  
**O** : 33  
**I/O** : 64  
**AVDR** : 0  
**VDCP** : 0  
**AVDR** : 0  
**AIN** : 0  
**AOUT** : 0  
**AI/O** : 0  
**TRI** : 0  
**VDXP** : 0  
**NC** : 0  

**PIN FUNCTION:**  
GND : Digital gnd  
GND : Core gnd  
GNDX : Periphery gnd  
VDD : Dig. pwr  
VDDX : Periphery pwr  
VDDC : Core power  
VDDP : Power-on Rst  
AVDD : Analog pwr  
AGND : Analog gnd  
AGNR : Ref. low  
AIN : Analog in  
AOUT : Analog output  
I : Input  
I/O : Output  
I/O : Bidir  
TRI : Tristate  

---

**ES2 DATA SHEET:** FOR INTERNAL USE BY ES2.
<table>
<thead>
<tr>
<th>PIN</th>
<th>FUNCTION</th>
<th>CENTER (X, Y)</th>
</tr>
</thead>
<tbody>
<tr>
<td>O</td>
<td>OPR1U</td>
<td>2335,3242</td>
</tr>
<tr>
<td>GND</td>
<td>GND</td>
<td>2203,3242</td>
</tr>
<tr>
<td>pwr</td>
<td>PWRPY</td>
<td>2071,3242</td>
</tr>
<tr>
<td>ASIC_SEL</td>
<td>IPS8G</td>
<td>1939,3242</td>
</tr>
<tr>
<td>RDYIN</td>
<td>OPR1U</td>
<td>1807,3242</td>
</tr>
<tr>
<td>BIST_HResult</td>
<td>OPR1U</td>
<td>1675,3242</td>
</tr>
<tr>
<td>BIST_Test</td>
<td>IPS8G</td>
<td>1543,3242</td>
</tr>
<tr>
<td>SHBST</td>
<td>OPR1U</td>
<td>1411,3242</td>
</tr>
<tr>
<td>BIST_Clock</td>
<td>IPS8G</td>
<td>1279,3242</td>
</tr>
<tr>
<td>BIST_SResult</td>
<td>OPR1U</td>
<td>1147,3242</td>
</tr>
<tr>
<td>sync</td>
<td>IPS8G</td>
<td>1015,3242</td>
</tr>
<tr>
<td>gnd</td>
<td>GNDC</td>
<td>883,3242</td>
</tr>
<tr>
<td>GC_Bus&lt;4&gt;</td>
<td>I/O</td>
<td>751,3242</td>
</tr>
<tr>
<td>GC_Bus&lt;3&gt;</td>
<td>I/O</td>
<td>619,3242</td>
</tr>
<tr>
<td>pwr</td>
<td>VDDX</td>
<td>-172,3242</td>
</tr>
<tr>
<td>gnd</td>
<td>GNDC</td>
<td>-304,3242</td>
</tr>
<tr>
<td>GC_Bus&lt;2&gt;</td>
<td>I/O</td>
<td>-436,3242</td>
</tr>
<tr>
<td>GC_Bus&lt;1&gt;</td>
<td>I/O</td>
<td>-568,3242</td>
</tr>
<tr>
<td>GC_Bus&lt;5&gt;</td>
<td>I/O</td>
<td>-700,3242</td>
</tr>
<tr>
<td>GC_Bus&lt;6&gt;</td>
<td>I/O</td>
<td>-832,3242</td>
</tr>
<tr>
<td>Reg_sel&lt;0&gt;</td>
<td>I</td>
<td>-964,3242</td>
</tr>
<tr>
<td>GC_Bus&lt;0&gt;</td>
<td>I/O</td>
<td>-1096,3242</td>
</tr>
<tr>
<td>GC_Bus&lt;7&gt;</td>
<td>I/O</td>
<td>-1228,3242</td>
</tr>
<tr>
<td>pwr</td>
<td>VDDX</td>
<td>-1360,3242</td>
</tr>
<tr>
<td>GC_Bus&lt;4&gt;</td>
<td>VDDX</td>
<td>-1492,3242</td>
</tr>
<tr>
<td>gnd</td>
<td>GNDC</td>
<td>-1624,3242</td>
</tr>
<tr>
<td>Reg_sel&lt;1&gt;</td>
<td>I</td>
<td>-1756,3242</td>
</tr>
<tr>
<td>ASIC_50_clk</td>
<td>I</td>
<td>-1888,3242</td>
</tr>
<tr>
<td>DACK_</td>
<td>0</td>
<td>-2020,3242</td>
</tr>
<tr>
<td>Reg_sel&lt;2&gt;</td>
<td>I</td>
<td>-2152,3242</td>
</tr>
<tr>
<td>Reg_sel&lt;3&gt;</td>
<td>I</td>
<td>-2315,3242</td>
</tr>
<tr>
<td>DREQ</td>
<td>I</td>
<td>-2687,3242</td>
</tr>
<tr>
<td>WRN</td>
<td>0</td>
<td>-2862,3242</td>
</tr>
<tr>
<td>SCSI_Data&lt;0&gt;</td>
<td>I/O</td>
<td>-3279,2830</td>
</tr>
<tr>
<td>Reg_Sel&lt;4&gt;</td>
<td>I</td>
<td>-3279,2546</td>
</tr>
<tr>
<td>ASIC_CLOCK</td>
<td>I</td>
<td>-3279,2361</td>
</tr>
<tr>
<td>SCSI_Data&lt;1&gt;</td>
<td>I/O</td>
<td>-3279,2189</td>
</tr>
<tr>
<td>SCSI_Data&lt;3&gt;</td>
<td>I/O</td>
<td>-3279,2032</td>
</tr>
<tr>
<td>pwr</td>
<td>VDDX</td>
<td>-3279,1893</td>
</tr>
</tbody>
</table>

**PIN DISTRIBUTION:**

- **GND**: Digital gnd
- **GND**: Core gnd
- **GND**: Periphery gnd
- **VDD**: Digital pwr
- **VDD**: Periphery pwr
- **VDDP**: Power-on Reset
- **AVDD**: Analog Power
- **AGND**: Analog gnd
- **AIN**: Analog Input
- **AIN**: Analog Output
- **TRI**: Tri-state
- **I/O**: Bidirectional

**ES2 DATA SHEET: FOR INTERNAL USE BY ES2.**
SILICON WORK ORDERS

DEVICE PIN-OUT SHEET

DATE: 30/11/1993
PACKAGE TYPE: BGA144S
PRODUCT No: 10248

BND: PAD: PT : PT : PIN : ES2 DATA SHEET
PIN: PIN: PIN: PIN: PIN: FUNCTION : SHEET
PIN CUST : PAD CENTRE : NAME : COORDINATES

79: I/O : IORIP : SCSI_Data<4> : -3279,1761
80: I/O : IORIP : SCSI_Data<2> : -3279,1732
81: GNDX : GNDPY : gnd : -3279,1497
82: 0 : OPSIU : RDN : -3279,1365
83: I/O : IORIP : SCSI_Data<5> : -3279,1233
84: I/O : IORIP : SCSI_Data<7> : -3279,1101
85: I/O : IORIP : SCSI_Data<6> : -3279,969
86: VDDX : PWRPY : pwr : -3279,837
87: I/O : IORIP : SCSI_Data<8> : -3279,705
88: I/O : IORIP : SCSI_Data<10> : -3279,573
89: I/O : IORIP : SCSI_Data<11> : -3279,441
90: I/O : IORIP : SCSI_Data<9> : -3279,350
91: I/O : IORIP : SCSI_Data<12> : -3279,482
92: I/O : IORIP : SCSI_Data<14> : -3279,614
93: GNDX : GNDPY : gnd : -3279,746
94: I/O : IORIP : SCSI_Data<13> : -3279,878
95: I/O : IORIP : SCSI_Data<15> : -3279,1010
96: VDDX : PWRPY : pwr : -3279,1142
97: 0 : OPR1U : Mem_Addr<0> : -3279,1274
98: 0 : OPR1U : Mem_Addr<1> : -3279,1406
99: 0 : OPR1U : Mem_Addr<3> : -3279,1538
100: 0 : OPR1U : Mem_Addr<10> : -3279,1670
101: 0 : OPR1U : Mem_Addr<4> : -3279,1802
102: 0 : OPR1U : Mem_Addr<2> : -3279,1934
103: 0 : OPR1U : Mem_Addr<9> : -3279,2066
104: 0 : OPR1U : Mem_Addr<14> : -3279,2198
105: 0 : OPR1U : Mem_Addr<5> : -3279,2393
106: 0 : OPR1U : Mem_Addr<8> : -3279,2462
107: 0 : OPR1U : Mem_Addr<13> : -3279,2653
108: 0 : OPR1U : Mem_Addr<15> : -3279,2828
109: 0 : OPR1U : Mem_Addr<7> : -2865,3242
110: 0 : OPR1U : Mem_Addr<12> : -2675,3242
111: 0 : OPR1U : Mem_Addr<16> : -3272,3242
112: 0 : OPR1U : Mem_Addr<11> : -2151,3242
113: 0 : OPR1U : Mem_Addr<6> : -2019,3242
114: 0 : OPR1U : Mem_Addr<17> : -1887,3242
115: 0 : OPR1U : WRITE : -1755,3242
116: 0 : OPR1U : Mem_Addr<18> : -1623,3242
117: VDDX : PWRPY : pwr : -1491,3242

PIN DISTRIBUTION:

| PIN FUNCTION | GND : Digital gnd |
| GNDC : Core gnd | GNDX : Periphery gnd |
| VDD : Dig. pwr | VDDD : Periphery pwr |
| VDDC : Core power | VDDP : Power-on Rst |
| VDDP : Core POR | AVDD : Analog pwr |
| AGND : Analog gnd | AGNR : Ref. low |
| AI : Analog in | AI/O : Analog output |
| O : Output |

ES2 DATA SHEET: FOR INTERNAL USE BY ES2.
**SILICON WORK ORDERS**

**DEVICE PIN-OUT SHEET**

| **DATE:** | **30/11/1993** |
| **PACKAGE TYPE:** | **BGA144S** |
| **PRODUCT No:** | **10248** |

**PIN DISTRIBUTION:**

| PIN FUNCTION: | GND : Digital gnd |
| **GND** | 0 | **GNDC** | 2 | **GNDX** | 11 |
| **VDD** | 0 | **VDDC** | 2 | **VDDX** | 10 |
| **VDDP** | 0 | **VDCP** | 0 | **AVDR** | 0 |
| **AVDD** | 0 | **AGND** | 0 | **AGNR** | 0 |
| **I** | 22 | **AO** | 33 | **I/O** | 64 |
| **AIN** | 0 | **AOUT** | 0 | **AIN** | 0 |
| **TRI** | 0 | **VDXP** | 0 | **NC** | 0 |

**ES2 DATA SHEET: FOR INTERNAL USE BY ES2.**
# Family Specifications

These specifications apply to the following processes: ECPD15, ECPD12 and ECPD10.

## Electrical Characteristics

### Recommended Operating Conditions

This is the range for which ES2's library cells have been characterised. Operation of a device outside this range may result in the device failing to meet some of its specifications.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
<th>CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>DC supply voltage</td>
<td>2.5</td>
<td>5.0</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VI</td>
<td>DC input voltage</td>
<td>0</td>
<td>VDD</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VO</td>
<td>DC output voltage</td>
<td>0</td>
<td>VDD</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TA</td>
<td>Operating free air temp range</td>
<td>-55</td>
<td>+125</td>
<td>+55</td>
<td>°C</td>
<td>Military</td>
</tr>
<tr>
<td>TR</td>
<td>Input rise time</td>
<td>300</td>
<td>ns</td>
<td></td>
<td></td>
<td>10%-90%</td>
</tr>
<tr>
<td>TF</td>
<td>Input fall time</td>
<td>300</td>
<td>ns</td>
<td></td>
<td></td>
<td>90%-10%</td>
</tr>
</tbody>
</table>

See the characterisation information in Section 1.2.2 for definitions of the conditions used in this table.
Absolute Maximum Ratings

Operation of a device outside this range may cause permanent damage to the device and/or affect reliability.


<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
<th>CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>DC supply voltage</td>
<td>-0.5</td>
<td>7.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VI</td>
<td>DC input voltage</td>
<td>-0.5</td>
<td>[VDD+0.5]</td>
<td>V</td>
<td>Or see ++-I1k</td>
</tr>
<tr>
<td>VO</td>
<td>DC output voltage</td>
<td>-0.5</td>
<td>[VDD+0.5]</td>
<td>V</td>
<td>Or see ++-I0k</td>
</tr>
<tr>
<td>++-I1k</td>
<td>DC input diode current</td>
<td>10</td>
<td>mA</td>
<td>VI &lt; -0.5V</td>
<td></td>
</tr>
<tr>
<td>++-I0k</td>
<td>DC output diode current</td>
<td>20</td>
<td>mA</td>
<td>VO &lt; -0.5V</td>
<td></td>
</tr>
<tr>
<td>IOLMAX</td>
<td>Continuous output current</td>
<td>IOLX2.0</td>
<td>mA</td>
<td>Industrial</td>
<td></td>
</tr>
<tr>
<td>THNMX</td>
<td>Continuous output current</td>
<td>THNX2.0</td>
<td>mA</td>
<td>Industrial</td>
<td></td>
</tr>
<tr>
<td>TSG</td>
<td>Storage temperature</td>
<td>-65</td>
<td>+150</td>
<td>C</td>
<td></td>
</tr>
<tr>
<td>TSH</td>
<td>Time of outputs shorted</td>
<td>5</td>
<td>sec</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TA</td>
<td>Operating free air temp range</td>
<td>-55</td>
<td>+125</td>
<td>C</td>
<td>Military</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40</td>
<td>+85</td>
<td>C</td>
<td>Industrial</td>
</tr>
</tbody>
</table>

Applies to external output or bi-directional pads. See datasheets for IOL and IOH.

See the characterisation information in Section 1.2.2 for definitions of the conditions used in this table.
1.2.1.3 **Input/Output Characteristics** *(Padlib2 Library Only)*

(Industrial temperature range, VDD = 4.5 to 5.5V, TA = -40 to +85 C)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
<th>CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOH</td>
<td>High level VDD-0.05</td>
<td>V</td>
<td>V</td>
<td>IOM = 0 mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VOL</td>
<td>Low level 0.05</td>
<td>V</td>
<td>V</td>
<td>IOL = 0 mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VOH</td>
<td>High level VDD-0.5</td>
<td>V</td>
<td>V</td>
<td>IOM = rated output current</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VOL</td>
<td>Low level 0.5</td>
<td>V</td>
<td>V</td>
<td>IOL = rated output current</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IOZ</td>
<td>High impedance 2.0</td>
<td>µA</td>
<td>VDD = 5.5V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>output leakage 1.0</td>
<td>µA</td>
<td>VDD = 3.0V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>(bidir cells)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIH</td>
<td>High level 70%VDD</td>
<td>V</td>
<td>CMOS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIL</td>
<td>Low level 30%VDD</td>
<td>V</td>
<td>CMOS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIH</td>
<td>High level 2.00V</td>
<td>V</td>
<td>TTL</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIL</td>
<td>Low level 0.80</td>
<td>V</td>
<td>TTL</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IIH</td>
<td>Input leakage 1.00</td>
<td>µA</td>
<td>VIN=VDD=5.5V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>w/o pull-up 0.50</td>
<td>µA</td>
<td>VIN=VDD=3.0V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IIL</td>
<td>Input leakage 1.00</td>
<td>µA</td>
<td>VIN=0 VDD=5.5V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>w/o pull-up 0.50</td>
<td>µA</td>
<td>VIN=0 VDD=3.0V</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

See the characterisation information in Section 1.2.2 for definitions of the conditions used in this table.
Bidirectional I/O cell
4mA tri-state output buffer
with half di/dt
TTL inverting input buffer

PARAMETER | VALUE | UNIT
--- | --- | ---
Size | 130.5*399.8 | um²
C_PAD | 4 | pF
Cin_ENB | 0.086 | pF
CIN_OUT | 0.085 | pF
Fanout_IN | 0.91 | pF
Fanout_PAD | 100.0 | pF
total cap | 6.73 | pF
transistors | 30 | 

PARAMETER | CONDITIONS | MILITARY | INDUSTRIAL | UNIT
--- | --- | --- | --- | ---
III | V1=VCC, temp=full range | -10 | -10 | uA
IIL | V1=0, temp=full range | -10 | -10 | uA
VIL | VCC worst case VCC=4.5V | - | 0.8 | V
VIH | VCC worst case VCC=5.5V | 2.0 | 2.0 | V
IOZ | VOZ= VCC or 0V | -10 | -10 | uA
VOL | IOL=+5.5mA & VCC=4.5V | - | - | V
VOL | IOL=+4.0mA & VCC=4.5V | - | 0.5 | V
VOH | IOH=-5.5mA & VCC=4.5V | - | 4.0 | V
VOH | IOH=-4.0mA & VCC=4.5V | 4.0 | - | V

PARAMETER | FROM | TO | MIN | TYP | MAX | MIL | UNIT
--- | --- | --- | --- | --- | --- | --- | ---
tplh | OUT | PAD | 1.40 | 3.50 | 7.71 | 9.29 | ns
thpl | OUT | PAD | 1.11 | 2.79 | 6.13 | 7.38 | ns
tphz | ENB | PAD | 1.58 | 3.96 | 8.71 | 10.5 | ns
tplz | ENB | PAD | 1.30 | 3.24 | 7.13 | 8.59 | ns
tplz | ENB | PAD | 1.08 | 2.70 | 5.94 | 7.15 | ns
tplz | ENB | PAD | 1.32 | 3.30 | 7.26 | 8.74 | ns
tplh | PAD | IN | 0.073 | 0.16 | 0.40 | 0.48 | ns
thph | PAD | IN | 0.042 | 0.10 | 0.23 | 0.26 | ns
Δtplh | OUT | PAD | 0.015 | 0.036 | 0.060 | 0.096 | ns/pF
Δtplh | OUT | PAD | 0.016 | 0.040 | 0.089 | 0.11 | ns/pF
Δtplh | PAD | IN | 0.41 | 1.04 | 2.28 | 2.75 | ns/pF
Δtplh | PAD | IN | 0.11 | 0.27 | 0.59 | 0.71 | ns/pF
ES2 PadLib2

Bidirectional I/O cell
4mA tri-state output buffer
TTL inverting input buffer

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Size C_PAD</td>
<td>130.5*399.8</td>
<td>um2</td>
</tr>
<tr>
<td>C_in_ENB</td>
<td>0.086</td>
<td>pF</td>
</tr>
<tr>
<td>C_in_OUT</td>
<td>0.085</td>
<td>pF</td>
</tr>
<tr>
<td>Fout_IN</td>
<td>0.91</td>
<td>pF</td>
</tr>
<tr>
<td>Fout_PAD</td>
<td>100.0</td>
<td>pF</td>
</tr>
<tr>
<td>total cap</td>
<td>6.76</td>
<td>pF</td>
</tr>
<tr>
<td>transistors</td>
<td>30</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MILITARY MIN</th>
<th>MILITARY MAX</th>
<th>INDUSTRIAL MIN</th>
<th>INDUSTRIAL MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_pll</td>
<td>V1=VCC, temp=full range</td>
<td>-10</td>
<td>10</td>
<td>-10</td>
<td>10</td>
<td>uA</td>
</tr>
<tr>
<td>t_pll</td>
<td>V1=0, temp=full range</td>
<td>-10</td>
<td>10</td>
<td>-10</td>
<td>10</td>
<td>uA</td>
</tr>
<tr>
<td>t_pll</td>
<td>VCC worst case VCC=4.5V</td>
<td>-10</td>
<td>10</td>
<td>-10</td>
<td>10</td>
<td>V</td>
</tr>
<tr>
<td>t_pll</td>
<td>VCC worst case VCC=5.5V</td>
<td>2.0</td>
<td>0.8</td>
<td>2.0</td>
<td>0.8</td>
<td>V</td>
</tr>
<tr>
<td>t_pll</td>
<td>VOZ= VCC or ØV</td>
<td>-10</td>
<td>10</td>
<td>-10</td>
<td>10</td>
<td>uA</td>
</tr>
<tr>
<td>t_pll</td>
<td>IOL=+4.5mA &amp; VCC=4.5V</td>
<td>-</td>
<td>0.5</td>
<td>-</td>
<td>0.5</td>
<td>V</td>
</tr>
<tr>
<td>t_pll</td>
<td>IOL=+4.0mA &amp; VCC=4.5V</td>
<td>-</td>
<td>4.0</td>
<td>-</td>
<td>4.0</td>
<td>V</td>
</tr>
<tr>
<td>t_pll</td>
<td>IOH=-5.5mA &amp; VCC=4.5V</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>t_pll</td>
<td>IOH=-4.0mA &amp; VCC=4.5V</td>
<td>0.07</td>
<td>0.18</td>
<td>0.40</td>
<td>0.48</td>
<td>ns</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>FROM</th>
<th>TO</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>MIL</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_pll</td>
<td>OUT</td>
<td>PAD</td>
<td>0.63</td>
<td>1.57</td>
<td>3.45</td>
<td>4.16</td>
<td>ns</td>
</tr>
<tr>
<td>t_pll</td>
<td>ENB</td>
<td>PAD</td>
<td>0.61</td>
<td>1.54</td>
<td>3.38</td>
<td>4.07</td>
<td>ns</td>
</tr>
<tr>
<td>t_pll</td>
<td>ENB</td>
<td>PAD</td>
<td>0.65</td>
<td>1.63</td>
<td>3.59</td>
<td>4.32</td>
<td>ns</td>
</tr>
<tr>
<td>t_pll</td>
<td>ENB</td>
<td>PAD</td>
<td>0.58</td>
<td>1.45</td>
<td>3.19</td>
<td>3.84</td>
<td>ns</td>
</tr>
<tr>
<td>t_pll</td>
<td>ENB</td>
<td>PAD</td>
<td>0.48</td>
<td>1.21</td>
<td>2.66</td>
<td>3.20</td>
<td>ns</td>
</tr>
<tr>
<td>t_pll</td>
<td>ENB</td>
<td>PAD</td>
<td>0.54</td>
<td>1.35</td>
<td>2.99</td>
<td>3.60</td>
<td>ns</td>
</tr>
<tr>
<td>t_pll</td>
<td>PAD</td>
<td>IN</td>
<td>0.073</td>
<td>0.18</td>
<td>0.40</td>
<td>0.48</td>
<td>ns</td>
</tr>
<tr>
<td>t_pll</td>
<td>PAD</td>
<td>IN</td>
<td>0.042</td>
<td>0.10</td>
<td>0.23</td>
<td>0.28</td>
<td>ns</td>
</tr>
<tr>
<td>t_pll</td>
<td>OUT</td>
<td>PAD</td>
<td>0.612</td>
<td>0.031</td>
<td>0.068</td>
<td>0.082</td>
<td>ns/pF</td>
</tr>
<tr>
<td>t_pll</td>
<td>OUT</td>
<td>PAD</td>
<td>0.013</td>
<td>0.033</td>
<td>0.073</td>
<td>0.088</td>
<td>ns/pF</td>
</tr>
<tr>
<td>t_pll</td>
<td>PAD</td>
<td>IN</td>
<td>0.41</td>
<td>1.04</td>
<td>2.28</td>
<td>2.75</td>
<td>ns/pF</td>
</tr>
<tr>
<td>t_pll</td>
<td>PAD</td>
<td>IN</td>
<td>0.11</td>
<td>0.27</td>
<td>0.59</td>
<td>0.71</td>
<td>ns/pF</td>
</tr>
</tbody>
</table>
# TTL input buffer

## PARAMETERS

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Size</td>
<td>130.5*399.8</td>
<td>um2</td>
</tr>
<tr>
<td>$C_{PAD}$</td>
<td>3</td>
<td>pF</td>
</tr>
<tr>
<td>$F_{anout_IN}$</td>
<td>3.24</td>
<td>pF</td>
</tr>
<tr>
<td>total cap</td>
<td>2.59</td>
<td>pF</td>
</tr>
<tr>
<td>transistors</td>
<td>13</td>
<td></td>
</tr>
</tbody>
</table>

## CONDITIONS

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MILITARY</th>
<th>INDUSTRIAL</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{IH}$</td>
<td>$V_{I}=V_{CC}$, temp=full range</td>
<td>-10</td>
<td>-10</td>
<td>uA</td>
</tr>
<tr>
<td>$I_{IL}$</td>
<td>$V_{I}=0$, temp=full range</td>
<td>-10</td>
<td>-10</td>
<td>uA</td>
</tr>
<tr>
<td>$V_{IL}$</td>
<td>$V_{CC}$ worst case $V_{CC}=4.5V$</td>
<td>-0.8</td>
<td>-0.8</td>
<td>V</td>
</tr>
<tr>
<td>$V_{IH}$</td>
<td>$V_{CC}$ worst case $V_{CC}=5.5V$</td>
<td>2.0</td>
<td>2.0</td>
<td>V</td>
</tr>
</tbody>
</table>

## PARAMETERS

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>FROM</th>
<th>TO</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>MIL</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{plh}$</td>
<td>PAD</td>
<td>IN</td>
<td>0.10</td>
<td>0.25</td>
<td>0.56</td>
<td>0.67</td>
<td>ns</td>
</tr>
<tr>
<td>$t_{phl}$</td>
<td>PAD</td>
<td>IN</td>
<td>0.23</td>
<td>0.56</td>
<td>1.24</td>
<td>1.49</td>
<td>ns</td>
</tr>
<tr>
<td>$\Delta t_{plh}$</td>
<td>PAD</td>
<td>IN</td>
<td>0.13</td>
<td>0.33</td>
<td>0.73</td>
<td>0.88</td>
<td>ns/pF</td>
</tr>
<tr>
<td>$\Delta t_{phl}$</td>
<td>PAD</td>
<td>IN</td>
<td>0.10</td>
<td>0.26</td>
<td>0.57</td>
<td>0.69</td>
<td>ns/pF</td>
</tr>
</tbody>
</table>
4mA output buffer with half di/dt

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Size</td>
<td>130.5*399.8</td>
<td>µm²</td>
</tr>
<tr>
<td>C_PAD</td>
<td>4</td>
<td>pF</td>
</tr>
<tr>
<td>CIN_OUT</td>
<td>0.085</td>
<td>pF</td>
</tr>
<tr>
<td>FANOUT_PAD</td>
<td>100.0</td>
<td>pF</td>
</tr>
<tr>
<td>TOTAL CAP</td>
<td>5.44</td>
<td>pF</td>
</tr>
<tr>
<td>TRANSISTORS</td>
<td>14</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MILITARY MIN</th>
<th>MILITARY MAX</th>
<th>INDUSTRIAL MIN</th>
<th>INDUSTRIAL MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOL</td>
<td>IOL=+5.5mA &amp; VCC=4.5V</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0.5</td>
<td>V</td>
</tr>
<tr>
<td>VOL</td>
<td>IOL=+4.0mA &amp; VCC=4.5V</td>
<td>-</td>
<td>0.5</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>VOH</td>
<td>IOH=-5.5mA &amp; VCC=4.5V</td>
<td>-</td>
<td>-</td>
<td>4.0</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>VOH</td>
<td>IOH=-4.0mA &amp; VCC=4.5V</td>
<td>4.0</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>FROM</th>
<th>TO</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>MIL</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>tPLH</td>
<td>OUT</td>
<td>PAD</td>
<td>1.46</td>
<td>3.65</td>
<td>8.03</td>
<td>9.67</td>
<td>ns</td>
</tr>
<tr>
<td>tPHL</td>
<td>OUT</td>
<td>PAD</td>
<td>1.13</td>
<td>2.83</td>
<td>6.23</td>
<td>7.50</td>
<td>ns</td>
</tr>
<tr>
<td>ΔtPLH</td>
<td>OUT</td>
<td>PAD</td>
<td>0.015</td>
<td>0.037</td>
<td>0.081</td>
<td>0.098</td>
<td>ns/pF</td>
</tr>
<tr>
<td>ΔtPHL</td>
<td>OUT</td>
<td>PAD</td>
<td>0.017</td>
<td>0.041</td>
<td>0.091</td>
<td>0.11</td>
<td>ns/pF</td>
</tr>
</tbody>
</table>
ES2 PadLib2

4mA output buffer

OPS1U

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Size</td>
<td>130.5*399.8</td>
<td>\mu m²</td>
</tr>
<tr>
<td>C_PAD</td>
<td>4</td>
<td>pF</td>
</tr>
<tr>
<td>Cin_OUT</td>
<td>0.085</td>
<td>pF</td>
</tr>
<tr>
<td>Fanout_PAD</td>
<td>100.0</td>
<td>pF</td>
</tr>
<tr>
<td>total cap</td>
<td>5.18</td>
<td>pF</td>
</tr>
<tr>
<td>transistors</td>
<td>12</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MILITARY</th>
<th>INDUSTRIAL</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOL</td>
<td>IOL=+5.5mA &amp; VCC=4.5V</td>
<td></td>
<td>0.5</td>
<td>V</td>
</tr>
<tr>
<td>VOL</td>
<td>IOL=+4.0mA &amp; VCC=4.5V</td>
<td>0.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VOH</td>
<td>IOH=-5.5mA &amp; VCC=4.5V</td>
<td></td>
<td>4.0</td>
<td>V</td>
</tr>
<tr>
<td>VOH</td>
<td>IOH=-4.0mA &amp; VCC=4.5V</td>
<td>4.0</td>
<td></td>
<td>V</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>FROM</th>
<th>TO</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>MIL</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>tplh</td>
<td>OUT</td>
<td>PAD</td>
<td>0.46</td>
<td>1.14</td>
<td>2.51</td>
<td>3.02</td>
<td>ns</td>
</tr>
<tr>
<td>tphl</td>
<td>OUT</td>
<td>PAD</td>
<td>0.49</td>
<td>1.23</td>
<td>2.71</td>
<td>3.26</td>
<td>ns</td>
</tr>
<tr>
<td>Δtplh</td>
<td>OUT</td>
<td>PAD</td>
<td>0.013</td>
<td>0.032</td>
<td>0.070</td>
<td>0.084</td>
<td>ns/pF</td>
</tr>
<tr>
<td>Δtphl</td>
<td>OUT</td>
<td>PAD</td>
<td>0.014</td>
<td>0.034</td>
<td>0.075</td>
<td>0.090</td>
<td>ns/pF</td>
</tr>
</tbody>
</table>
## Register Map

Description: This file lists the names and addresses for the registers used in the SODR Memory Buffer Controller ASIC.

<table>
<thead>
<tr>
<th>Dec.</th>
<th>Hex</th>
<th>Addr : Addr : Register</th>
<th>Type</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>00</td>
<td>None</td>
<td>N/A</td>
<td>NOT USED</td>
</tr>
<tr>
<td>1</td>
<td>01</td>
<td>HPPI STATUS</td>
<td>Read</td>
<td>Tri-state outputs</td>
</tr>
<tr>
<td>2</td>
<td>02</td>
<td>HPPI CONTROL</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>3</td>
<td>03</td>
<td>HPPI Interrupt</td>
<td>Read</td>
<td>Tri-state outputs</td>
</tr>
<tr>
<td>4</td>
<td>04</td>
<td>IFIELD</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>5</td>
<td>05</td>
<td>Transfer Counter [LSB]</td>
<td>Read/Write</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>06</td>
<td>Transfer Counter</td>
<td>Read/Write</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>07</td>
<td>Transfer Counter</td>
<td>Read/Write</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>08</td>
<td>Transfer Counter</td>
<td>Read/Write</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>09</td>
<td>Transfer Counter</td>
<td>Read/Write</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>0A</td>
<td>Transfer Counter [MSB]</td>
<td>Read/Write</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>0B</td>
<td>System Status Read</td>
<td>Read</td>
<td>Tri-state/ASIC clock</td>
</tr>
<tr>
<td>12</td>
<td>0C</td>
<td>System Mode Write</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>13</td>
<td>0D</td>
<td>Address to G.C. [LSB]</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>14</td>
<td>0E</td>
<td>Address to G.C.</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>15</td>
<td>0F</td>
<td>Address to G.C. [MSB]</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>16</td>
<td>10</td>
<td>Mem to GC Data [LSB]</td>
<td>Read</td>
<td>Tri-state/ASIC clock</td>
</tr>
<tr>
<td>17</td>
<td>11</td>
<td>Mem to GC Data</td>
<td>Read</td>
<td>Tri-state/ASIC clock</td>
</tr>
<tr>
<td>18</td>
<td>12</td>
<td>Mem to GC Data</td>
<td>Read</td>
<td>Tri-state/ASIC clock</td>
</tr>
<tr>
<td>19</td>
<td>13</td>
<td>Mem to GC Data [MSB]</td>
<td>Read</td>
<td>Tri-state/ASIC clock</td>
</tr>
<tr>
<td>20</td>
<td>14</td>
<td>GC to Mem Data [LSB]</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>21</td>
<td>15</td>
<td>GC to Mem Data</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>22</td>
<td>16</td>
<td>GC to Mem Data</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>23</td>
<td>17</td>
<td>GC to Mem Data [MSB]</td>
<td>Write</td>
<td>Register outputs</td>
</tr>
<tr>
<td>24</td>
<td>18</td>
<td>GC Address load</td>
<td>Signal</td>
<td>F/F ASIC clock</td>
</tr>
<tr>
<td>25</td>
<td>19</td>
<td>GC Address read</td>
<td>Signal</td>
<td>F/F ASIC clock</td>
</tr>
<tr>
<td>26</td>
<td>1A</td>
<td>GC Address write</td>
<td>Signal</td>
<td>F/F ASIC clock</td>
</tr>
<tr>
<td>27</td>
<td>1B</td>
<td>None</td>
<td>N/A</td>
<td>NOT USED</td>
</tr>
<tr>
<td>28</td>
<td>1C</td>
<td>None</td>
<td>N/A</td>
<td>NOT USED</td>
</tr>
<tr>
<td>29</td>
<td>1D</td>
<td>None</td>
<td>N/A</td>
<td>NOT USED</td>
</tr>
<tr>
<td>30</td>
<td>1E</td>
<td>None</td>
<td>N/A</td>
<td>NOT USED</td>
</tr>
<tr>
<td>31</td>
<td>1F</td>
<td>None</td>
<td>N/A</td>
<td>NOT USED</td>
</tr>
</tbody>
</table>
Operational Description

The following section describes the steps required to setup the various operating modes of the MBC ASIC.

HIPPI to SCSI Transfer:
1) Write Reset to the Mode Register.
2) Write a starting address to the memory address register (if desired). This consists of writing registers 13, 14, 15 with data and writing 24 to load.
3) Establish a HIPPI connection by externally controlling the destination chip (refer to HIPPI data sheet).
4) Write HIPPI_to_SCSI to the Mode Register. This causes the transfer to begin.
5) Disconnect HIPPI channel (if desired).

SCSI to HIPPI Transfer:
1) Write Reset to the Mode Register.
2) Write a starting address to the memory address register (if desired). This consists of writing registers 13, 14, 15 with data and writing 24 to load.
3) Write transfer counter with \(2^{48} - \) number of bytes to be transferred.
4) Write the I-Field to register 4.
5) Write Memory_to_HIPPI to the Mode Register.
6) Establish a HIPPI connection by externally controlling the source chip.
7) Write SCSI_to_HIPPI to Mode Register. This causes the transfer to begin.
8) Disconnect HIPPI channel (if desired).

GC to SCSI Transfer:
1) Write Reset to the Mode Register.
2) Write GC_to_Memory to the Mode Register.
3) Write Address to registers 13, 14, 15 and load with a write to register 24.
4) Write Data to registers 20, 21, 22, 23 and load with a write to register 26. (At this point data will be written to memory at the specified address.)
5) Repeat step 3 and 4 for each word written.
6) Write Memory_to_SCSI to the Mode Register. This will start the data transfer from memory to the SCSI Processor. Note: the data will be inverted.

GC to HIPPI Transfer:
1) Write Reset to the Mode Register.
2) Write GC_to_Memory to the Mode Register.
3) Write Address to registers 13, 14, 15 and load with a write to register 24.
4) Write Data to registers 20, 21, 22, 23 and load with a write to register 26.
   (At this point data will be written to memory at the specified address.)
5) Repeat step 3 and 4 for each word written.
6) Write transfer counter with \((2^{48} - \text{number of bytes})\) to be transferred.
7) Write the I-Field to register 4.
8) Write Memory_to_HIPPI to Mode Register.
9) Establish a HIPPI Connection by externally controlling the source chip.
   Data will be sent from the MBC ASIC to the HIPPI Source chip. Note the data will be the inversion of what was written to memory.
10) Disconnect HIPPI channel (if desired).

**HIPPI to GC Transfer:**
1) Write Reset to the Mode Register.
2) Write GC_to_Memory to the Mode Register.
3) Write starting address to the memory address register.
   This consists of writing registers 13, 14, 15 with data and writing 24 to load.
4) Establish a HIPPI Connection by externally controlling the destination chip.
5) Write HIPPI_to_SCSI to the Mode Register. This causes the transfer to begin. Data will be transferred from the HIPPI interface to memory.
6) To read the data out of memory via the GC, write GC_to_Memory to the Mode Register.
7) Write the starting address by writing registers 13, 14, and 15 with data and writing register 24 to load.
8) Load the data into the GC interface data by writing register 24.
9) Read the data from registers 16, 17, 18, 19. Note: this data will be the inversion of what is sent from the HIPPI destination chip.
10) Repeat steps 7, 8 and 9 to read each word of memory.
11) Disconnect HIPPI channel (if desired).

**SCSI to GC Transfer:**
1) Write Reset to the Mode Register.
2) Write GC_to_Memory to the Mode Register
3) Write starting address to the memory address register.
   This consists of writing registers 13, 14, 15 with data and writing 24 to load.
4) Write SCSI_to_HIPPI to the Mode Register. The MBC ASIC is now ready to accept data from the SCSI Processor. The data will be transferred from the SCSI interface to the memory.
5) To read the data out of memory via the GC, write GC_to_Memory to the Mode Register.
6) Write the starting address by writing registers 13, 14, and 15 with data and writing register 24 to load.
7) Load the data into the GC interface data by writing register 24.
8) Read the data from registers 16, 17, 18, 19. Note: this data will be the inversion of what is sent from the SCSI Processor.
9) Repeat steps 6, 7 and 8 to read each word of memory.

**GC to Memory Transfer:**
1) Write Reset to the Mode Register.
2) Write GC_to_Memory to the Mode Register.
3) Write an address to registers 13, 14, 15 and load with a write to register 24.
4) Write data to registers 20, 21, 22, 23 and load with write to register 26.
   (At this point data will be written to memory at the specified address.)
5) Repeat step 3 and 4 for each word written.
6) To read data back, write the address again to registers 13, 14, 15 and load with a write to register 24.
7) Perform a memory read by writing register 25.
8) The data can then be read back via registers 16, 17, 18, 19.
9) Repeat steps 6, 7 and 8 to read each word.

**Reading MBC ASIC Status:**
1) Read register 11.
   bit 0: Transfer Counter = 0.
   bit 1: HIPPI FIFO Empty Flag.
   bit 2: Memory Full.
   bit 3. Memory Empty.
# US2 Customer Design Signoff Document

## Static Power Calculation Sheet

**Spec No:** AG8-HN17  Revision A

### Customer Design Name:

### US2 Product Code:

### US2 Databook used:

### Technology Used:

### Supply voltage: VDD = 5.0 V

### Temperature range: -40°C to 85°C

### Number of gates in the design:

### Total leakage current for gates: IGA = 12.4 uA

### Number of input cells in the design:

### Total leakage current for input cells: IINP = 4.4 uA

### Number of output cells in the design:

### Total leakage current for output cells: IOUT = 4.4 uA

### Number of bi-directional I/O cells in the design:

### Total leakage current for bi-dir I/O cells: IBDR = 2.4 uA

### Number of compiled megacells:

- **Megacell type:** 2.5V x (6)
  - Leakage current: 2.0 uA
- **Megacell type:** 2.4V
  - Leakage current: 0.7 uA
- **Megacell type:** 2.1V
  - Leakage current: 0.7 uA
- **Megacell type:** 1.8V
  - Leakage current: 0.7 uA
- **Total leakage current for megacells:** TMO = 1.7 uA

### Number of analogue cells:

- **Analogue cell:** Leakage current: uA
- **Analogue cell:** Leakage current: uA
- **Analogue cell:** Leakage current: uA
- **Total leakage current for analogue cells:** IAN = uA

### Total leakage current for device:

\[ \text{ITOT} = \text{IGA} + \text{IINP} + \text{IOUT} + \text{IBDR} + \text{IMG} + \text{IAN} \]

### Average static output current per output cell: ISOUT = 0.2 µA

### Static power dissipation per output cell: PSOUT = 3.6 µW

### Total static power dissipation for output cells: PTOUT = 12.012 µW

### Total static power dissipation:

\[ \text{PSTA} = \text{VDD} \times \text{ITOT} \times 0.001 + \text{PTOUT} \]

### Note that minimum leakage is only achieved if:

- All internal tri-states nodes are biased.
- All PLAs are in standby mode and all oscillators are turned off.
- All inputs with pullup are at VDD, all other inputs are at 0 or VDD.

---

Report generated by: **Gordon Hines**  Signature:  

US2 approval by:  

**AG8-HN17** - Static Power Calculation Sheet - Revision A
US2 Customer Design Signoff Document
Dynamic Power Calculation Sheet

Spec No: AG8-HN17 Revision A

Customer Design Name: __________

US2 Product Code: __________ Technology Used: ECPD10

P = 9 uW/gate/MHz for ECPD15 P = 5 uW/gate/MHz for ECPD10 (all at VDD = 5V)
P = 7 uW/gate/MHz for ECPD12 P = 4 uW/gate/MHz for ECPD07

Supply voltage: VDD = 5.0 V Operating frequency: F = 25 MHz

Number of gates in the design: G = __________

Estimated fraction of gates switching simultaneously (typical 0.20)
S = 0.20

Dynamic power dissipation by gates:
PGA = P * F * S * G * 0.001

Total dynamic power dissipation for compiled megacells (consult generated datasheets): PMG = __________ mW

Total dynamic power dissipation in core:
PCOR = PGA + PMG

Average output capacitance load:
CL = __________ pF

Estimated number of output pads (including bi-dir I/Os) switching simultaneously:
SP = __________ (% typical)

Operating frequency for outputs:
FP = 25 MHz

Total output dynamic power dissipation:
POUT = VDD * VDD * CL * SP * FP / 2000

Total input dynamic power dissipation: PINP = __________ mW
(typical 0 if input cells are included in gate count)

Total dynamic power dissipation for analogue cells:
(PAN = __________ mW
(consult analogue datasheets)

Total dynamic power dissipation:
PDYN = ( PCOR + POUT + PINP + PAN ) * 0.001

Total static power dissipation:
(PSTA = __________ mW
(from US2 Static Power Calculation Sheet)

Total device power dissipation:
PTOT = PDYN + ( PSTA * 0.001 )

Ambient operating temperature: TA = 85 °C

Package type: PGA (typical)
Theta JA of package: TP = 35 °C/W

Junction temperature: TJ = ( PTOT * TP ) + T
TJ = 93.54 °C

Report generated by: __________ Signature: __________ Date

US2 approval by: __________ Signature: __________ Date

AG8-HN17 - Dynamic Power Calculation Sheet - Revision A
VI. Functional Testing

Extensive simulations were performed to verify correct logical operation of the MBC ASIC. These tests were performed for minimum, typical and maximum propagation delays. All tests were performed before and after layout. The post layout tests included extracted capacitance values used to estimate wire delays for more accurate simulations. All simulations used the US2 standard cell library and the Verilog-XL simulator.

Test Limitations

All simulations are limited by the accuracy of the timing models for the standard cells and for the wire delay estimations. We have a relatively high level of confidence in these models since they have been extensively used by US2. We did, however, find some problems with the timing of one of the I/O cells and the flag timing for the FIFO Models. The I/O cell timing was corrected by US2 and we worked around the FIFO problem by designing our own FIFO flag logic.

The HIPPI source and destinations chips were modelled in Verilog XL by a NASA co-op. These models are relatively complex. These models are used to provide stimulus to the MBC ASIC model for testing of the HIPPI interface. The timing of HIPPI signals is critical for correct operation. Although these signals were carefully examined by several individuals there is some risk involved in this interface since this is the first time these HIPPI models have been used and their timing was determined by interpreting the HIPPI Data Sheet.

Similar to the HIPPI interface, the SCSI interface timing was gleaned from data sheets and modelled in Verilog-XL. This process always involves risk but in this case the risk is minimal due to the relatively simple timing involved in the SCSI interface.

Another limitation of functional simulations is that the number of test patterns written must be limited to keep execution time reasonable. For example, in testing the SCSI to HIPPI data path only a couple of data bursts were written. Certain test like reading and writing the entire memory were prohibitive due to extremely long execution times.

Simulation Organization.

The logical organization of the simulation is shown in Figure 5. Verilog models exist for the HIPPI Channels, The MBC ASIC, and the Memory. The Test Driver provides the stimulus to this circuit and monitors signal responses to verify correct operations. Detailed signal timing was also verified with the Cwaves program which graphically displays selected signals. A copy of the Test Driver is given in Appendix B. This test driver shows the detailed timing of all the controls signals required for correct circuit operation. The Test Driver is organized into eight main tasks which are each described in the following sections.
Test Driver

Provides stimulus and verifies correct signal responses.

Figure 5. Functional test organization.

Test 1: GC to Memory Read/Write Test

The GC to Memory Test is designed to verify correct operation of the data path from the GC to the memory interface as well as the memory chip timing. This test writes three different data patterns to memory and then reads them back and verifies the patterns read back are correct. The verilog code which controls this test is fairly straight forward. All code is organized into tasks in a top down approach. The following code is an excerpt from the test driver.

```verilog
begin
    $display("- ............................................. in\n");
    $display("Starting GC to Memory Read/Write Test - test 1\n");
    $display("- ............................................. \n");

    write_GC(mode_reg, RESET_mode);
    write_GC(mode_reg, GCtoM_mode);

    write_data(pattern1, t1_start_addr, t1_end_addr);
    check_mem_data(pattern1, t1_start_addr, t1_end_addr, noninvert);
    $display(" First pattern test complete.\n");
```
write_data(pattern2, t1_start_addr, t1_end_addr);
check_mem_data(pattern2, t1_start_addr, t1_end_addr, noninvert);
$display(" Second pattern test complete.
");

write_data(pattern3, t1_start_addr, t1_end_addr);
check_mem_data(pattern3, t1_start_addr, t1_end_addr, noninvert);
$display(" Third pattern test complete.
");

$display("----------------------------------------\n");
$display("GC to Memory Read/Write Test Complete.\n");
$display("----------------------------------------\n");

end

Chip timing constraints can also be verified within the test driver or within verilog models. The following code segment shows how timing for the memory chips was verified by testing the timing requirements given in the memory data sheet. If a setup, width, or recovery time violation occurs and error message is reported by the test.

specify
  specparam
    Tcw = 40, //chip select to end of write
    Taw = 40, //address valid to end of write
    Twp = 35, //write pulse width
    Twr = 2, //write recovery time
    Tdw = 25, //data to end of write
    Tasu = 5, //derived timing req., address to start of write,
      //insures address doesn't change during write
    Taa = 45, //address access time for read
    Tacs = 40; //cs access time

$setup(cs1_, posedge oe_, Tacs);
$setup(cs2_, posedge oe_, Tacs);
$setup(cs3_, posedge oe_, Tacs);
$setup(cs4_, posedge oe_, Tacs);

$width(negedge cs1_, Tcw);
$width(negedge cs2_, Tcw);
$width(negedge cs3_, Tcw);
$width(negedge cs4_, Tcw);
$setup(addr, posedge write_, Taw);

$width(negedge write_, Twp);

$recovery(posedge write_, addr, Twr);

$setup(data, posedge write_, Tdw);

$setup(addr, negedge write_, Tasu);

endspecify

Test 2: HIPPI to SCSI Test

The HIPPI to SCSI test verifies correct operation of the data path from the HIPPI to SCSI interfaces, using the memory as a buffer. This test sends a single packet of data with a single burst (256 bytes). First the MBC ASIC is reset and the address registers to the memory are initialized. The high level control to connect the HIPPI channel is performed. The connect function is performed independent of the MBC ASIC and simply establishes a HIPPI channel from the HIPPI Source to the HIPPI Destination. After a connection is established, an incrementing pattern is written to the HIPPI Source from the Test Driver. This pattern is transferred through the HIPPI channel and stimulates the HIPPI interface of the MBC ASIC. Data goes through the MBC ASIC to memory and is read back from memory and sent to the SCSI interface. The Test Driver performs the necessary handshake to acquire the data from the SCSI interface. The data is then verified as correct. Finally, a HIPPI disconnect is performed closing the HIPPI channel and the test terminates.

Test 3: SCSI to HIPPI Test

The SCSI to HIPPI test verifies correct operation of the data path from the SCSI interface, through the HIPPI interface using the memory and a buffer. This test first resets the MBC ASIC and then initializes the memory address registers. A connection is then established on the HIPPI channel. The connection requires writing the transfer counter and the I-Field to the MBC ASIC and performing the high level HIPPI control. The transfer counter is setup to transfer two bursts of data (512 bytes). An incrementing pattern is then written to the SCSI interface from the Test Driver. This data goes through the MBC ASIC and then through the HIPPI Channel. Data is acquired by the Test Driver at the HIPPI Destination chip and verified as correct. A HIPPI disconnect is then performed and the test is terminated.

Test 4: GC to SCSI Test

The GC to SCSI test writes a data pattern to memory while in GC_to_Memory mode and then transfers that data to the SCSI interface by changing to Memory_to_SCSI mode. This test simulates how the MBC ASIC might be used to check out the SCSI interface with no HIPPI device connected. The test acquires the data from the SCSI interface and verifies that it is correct. Several data patterns are written in this test to verify correct operation independent of data.
After multiple patterns have been written, read and verified, the test writes enough data to fill the SCSI FIFO and then tests that the FIFO full flag is set properly. This condition can occur if the SCSI drive is blocking or not handshaking properly with the MBC ASIC.

Test 5: SCSI to GC Test

The SCSI to GC test writes several data patterns into the SCSI interface of the MBC ASIC. These patterns are then written into memory and then are read back out via the GC interface. The data read out is verified as correct and the test terminates. This test simulates a setup that could check out the SCSI interface in the absence of a HIPPI drive.

Test 6: GC to HIPPI Test

The GC to HIPPI test verifies correct operation of the MBC ASIC from the GC interface to the HIPPI Interface. Data is also transferred through the simulated HIPPI channel so all the high level connect signals are also simulated. This test first writes a data pattern to memory while in GC_to_Memory mode. A connection on the HIPPI channel is established. This connection includes writing the transfer counter and the I-Field to the MBC ASIC and switching to Memory_to_HIPPI mode. A request_verify task acquires data at the HIPPI destination after data travels through the MBC ASIC and the HIPPI channel. Data is verified as correct and the test terminates.

Test 7: HIPPI to GC Test

In this test data are sent to the HIPPI source chip from the Test Driver. Data travels across the HIPPI Channel to the destination chip. Data then goes into the HIPPI interface of the MBC and into memory. Data is read out of memory via the GC interface. Memory address registers are first initialized and a HIPPI connection is established on the channel. An incrementing data pattern is written to the HIPPI Source chip while in HIPPI_to_SCSI mode. The data burst is transferred to memory by the MBC ASIC. The mode is then changed to GC_to_Memory mode and the data is addressed and read from memory. The data is then verified as correct and the test terminates.

Test 8: Memory Status Test

This test was designed to write memory until it was full and read back the memory full flag to verify that the flag logic worked properly. Unfortunately writing 4MBytes of data to memory in the simulation would take days. Instead the Patch Tool was used to force a value in the memory word counter and the flag was verified. The memory word counter was also shown to increment and decrement correctly by graphically viewing its operations with CWaves.

Synchronization Test

Most of the functionality of the MBC ASIC can be tested by simulating a single device. One facet of the chip cannot, however, be tested stand alone. When data is travelling from SCSI to HIPPI, there is no guarantee the data arriving from multiple SCSI Drives will arrive in sync. In fact, it is highly
unlikely that it will. Therefore, the MBC ASICs must sync up data from multiple SCSI Drives before sending it through the HIPPI channel. Remember that four MBC ASICs are used for one 32-bit HIPPI channel. In this configuration, one MBC ASIC is a master and controls the HIPPI signals while the other simply provides data. Figure 6 shows the organization of the Synchronization Test.

![Diagram of Synchronization Test Organization](image)

Figure 6. Synchronization Test Organization.

To verify that the synchronization logic was working properly, a separate test was devised with two MBC ASICs working in a master/slave mode and the external synchronization logic (a four input AND gate and a flip-flop). This test establishes a connection on HIPPI channel and sends data to both SCSI interfaces out of sync. The MBC ASICs must then synchronize the data and send it through the HIPPI channel. The data is verified as correct and then the test terminates.

**Additional Miscellaneous Testing**

In addition to the testing stated, several other checks are performed to insure correct operation and timing of the MBC ASIC. Some of the additional test are as follows:

1) HIPPI Timing checks (from data sheets).
2) SCSI Timing checks (from data sheets).
3) Memory Timing check (from data sheets).
4) HIPPI Errors test (monitoring of HIPPI source/destination errors).
VII. Acceptance Testing

Acceptance tests are post fabrication tests that are used to ensure that parts are fabricated without defects. These tests were designed by the NASA/CNU design team, but verified as correct by US2 at the foundry. All samples returned to NASA after fabrication passed acceptance testing.

Test Limitations

Ideally, acceptance testing guarantees a fault free design by providing test vectors which identify all possible stuck-at faults in a circuit. Unfortunately, since no fault analysis tools were available, another approach was taken. The acceptance tests were design to exercise all major data paths through the ASIC and verify correct data at the outputs.

Other limitations of the acceptance tests were:
1) The total number of test vectors was limited to 65,535.
2) The data rate was limited to 1MHz.
3) The data timing and sampling was limited as shown in Figure 7 below.

![Test vector timing diagram](Figure 7. Test vector timing.)

Tests

The Acceptance tests were written in Verilog -XL. Two tasks were provided by US2 to extract the test vectors and to verify that the extracted vectors would meet US2’s timing requirements. These task are called $get_design and $check_design and are called from the test fixture. The result of running the Verilog Acceptance test is a file of test vectors with expected responses. A total of seven data path tests were performed along with BIST.
The Memory to SCSI test writes five different patterns to the memory while in GC_to_Memory mode and then transfer the data to the SCSI interface by switching to Memory_to_SCSI mode. The following data patterns (hex) are written: 33221100, FFFFFFFF, 00000000, AAAAAAAA, 55555555.

The GC to Memory test writes four different test patterns to memory. These patterns are verified as correct at the memory interface. The patterns the test writes are: 55555555, AAAAAAAA, 00000000, 11111111.

The SCSI to Memory Test writes four different patterns to into the SCSI interface and these patterns are verified at the memory interface as correct. The patterns written were: 33221100, 00000000, 55555555, AAAAAAAA.

The Memory to GC test sets the data inputs to the memory interface to five different patterns. These patterns are read via the GC interface and verified as correct. The patterns used in this test were: 99887766, 00000000, FFFFFFFF, AAAAAAAA, 55555555.

The HIPPI to Memory test writes four different patterns to the HIPPI interface and verifies that the data are correct at the memory interface. The patterns written are: FF, 00, AA, 55.

The Transfer Counter test writes five different data patterns to the transfer counter and then reads the data back. The patterns written were: FF00AABBCC55, FFFFFFFFFF, 000000000000, AAAAAAAAAAAA, 555555555555.

The Memory to HIPPI test sets the data inputs on the memory interface to five different test patterns. The system is put into Memory_to_HIPPI mode and test patterns are read from the HIPPI interface and verified as correct. The patterns write were: FFFFFFFF, 00000000, AAAAAAAA, 55555555, FF00AA55.

In addition to the data path checking performed, all FIFOs were designed with Built in Self Test (BIST). The BIST test was exercised at the foundry and all chips provided by US2 passed BIST for both the HIPPI and SCSI FIFOs.
VIII. DAS Testing

In order to test the new ASICs, NASA/Langley purchased a Tektronix DAS9200. The DAS9200 is a Digital Acquisition System which can provide input stimulus and output acquisition capabilities to a complex digital system or chip such as the SODR ASIC. The DAS can be configured in a variety of ways depending on the acquisition and pattern generation cards installed. The DAS at NASA/Langley is equipped with:

1 92A96 96-channel by 8K, 100MHz acquisition card
1 92A16 16-channel by 4K, 200MHz acquisition card
1 92S16 16-channel by 1K, 50MHz pattern generator card
1 92S32T 32-channel by 8K, 50MHz pattern generator card.

These cards can be grouped together to behave as one piece of equipment operating synchronously (known as a cluster), or each card may be started or stopped individually. This SODR setup uses the 92A96, and the 92S32T cards as a single cluster.

Pattern generator cards supply inputs to the Device Under Test (DUT), in this case a single SODR MBC ASIC along with a 4MB buffer memory. The 92S16 card is an algorithmic card which can be programmed to follow a user-defined set of instructions. The 92S32T, on the other hand, supplies vectors (patterns of logical 1’s and 0’s) to the DUT. These vectors are generated external to the DAS, configured for the DAS, and then imported to the DAS. These vectors are available in two formats: Swave and Ewave. The Swave format provides a vector for every input at a regular interval such as every edge of the 50MHz clock used by the SODR ASIC. The Ewave format provides a new vector only when a single input changes or when multiple inputs change.

The DAS9200 can be used stand alone with a 92020XT X-terminal as a front end, but it’s uses are limited. The primary limitation is that the Programmatic Command Language (PCL) tools are not accessible. This means input stimulus and machine configuration files (Swave and device map files) must be entered by hand. Other control and configuration capabilities include connection to a RS-232 host, a LAN-connected host, or a GPIB-connected host. Preliminary investigation into setting up the DAS indicated a need for a network connection for the DAS and 92LANP software (not originally purchased) in order to communicate and connect to the DAS using the CAEDE Lab’s Sun Workstations. After a conference between Tektronix engineers and NASA personnel, purchase requests for a DAS network IP address, and the 92LANP software were issued. The network connected DAS can now be accessed and controlled from a SUN workstation on the CAEDE network. FTP is used to transfer files between the CAEDE workstation and the DAS.

Test Stand

In order to connect and test the SODR ASICs, a test stand or custom circuit board was required. Time constraints precluded the design and fabrication of a custom printed circuit board. Instead, a standard IBM-AT expansion card was selected as the basis for a test stand. This was primarily due to the large number and physical size of the connectors required to attach the various probes of the DAS. This particular ASIC has 12 power and ground pairs, an 8-bit GC data path, a 16-bit SCSI data path, an 8-bit HIPPI data path, and a 32-bit memory data path (with 20-bit address) along with the associated control and handshake signals. A full length card can hold the ASIC, stimulus and output connections for all of the pins, as well as a custom 4M memory daughter board which was also designed for the SODR ASIC teststand. A diagram showing the physical layout of the SODR ASIC test stand is shown in Figure TESTSTAND. The daughter board converts the non-standard 0.05" spacing of the 64-pin SIMM memory module sockets to standard 0.1" perf-board spacing, as well as providing external chip-select logic for the four 256k x 32b SIMM memories. This board was
laid out and fabricated at NASA/Langley's Microelectronic Fab Shop by Vince Cowling. The board is connected to the test stand with a 96-pin VME-type connector. By using a memory daughter board, the testing process is greatly simplified, since real memory can be used instead of trying to make the DAS emulate memory. In addition to the memory daughter board, the test stand includes wire-wrap connections between a LIF (Low Insertion Force) socket for the ASICs and the input/output connectors for the GC, HIPPI, SCSI, and memory pins of the chip. This type of setup facilitates verification of all possible data paths by reconfiguring the DAS instead of rewiring the test stand.

Another reason for using a PC type card resulted from the development of a PC-interface which allows a PC to act as the group controller for the SODR ASIC. This interface enables a PC to pre-load the memory via the GC interface and then perform a block output through either the HIPPI or SCSI interface. This should prove to be extremely beneficial during subsequent testing.

**Vector Generation**

The attached samples of the vector generator (Appendix B DASgen.v) and the resultant output files (*.Swav) were produced using Cadence's Verilog-XL hardware descriptive language (HDL). Vector generation was broken down into modular, reusable tasks within DASgen.v. This allowed the functional tests for all possible data paths to be included within one file. Menu selection allows the generator user to select the appropriate vector file (data path) to be created. Statements within the generator produce vectors, headers, and other information to the desired output file. As can be seen in DASgen.v, there are seven major tests, as well as tasks to read and write data at each of the interfaces. The vector generator artificially emulates the required handshake and control timing necessary to interact with different interfaces of the SODR ASIC. Much of this test is an extension of the Verilog code used in the simulative testing of the SODR chip during the design process. This vector generator created the necessary vectors in the Tektronix Swave format, while also allowing the use of the Gwave graphical output tools of Composer to view the vectors and outputs as waveforms. The vectors themselves are created by sampling the inputs and outputs of DASgen.v at every edge of a 50MHz clock. This means that the finest separation between events is 10 time units (ns).

In addition to vector files, the DAS requires a Device Map file (DMF). Device map files instruct the DAS translator how associate vector signals with specific DAS generation and acquisition probes. A sample device map file and a sample portion of an Swave file for the H2S test are included. This file along with a vector file are then sent via FTP to the DAS.

**CADTRANS**

Once the necessary files have been transferred to the DAS, the DAS Programmatic Command Language translator CADTRANS is invoked. This translator performs the mapping between the Device Map file and the Swave vector files as indicated earlier. CADTRANS generates several files stored and used within the DAS. After CADTRANS successfully compiles both the vector file and the device map file, the DAS user must set up the clock speed and viewing format for the DAS signals. The master clock period is adjustable from 10ns to 1ms. The input and output signals have been mapped internally by CADTRANS on the DAS, but they must also be defined for viewing on the DAS display terminal. The display format (binary/decimal/hex) and the relative grouping of both pattern generators and acquisition signals is done in this manner. This ability was crucial due to the number of different physical connections for each of the specific tests. Once the functionality of the memory had been verified, acquisition signals could be remapped to different duties monitoring other data and control signals used in testing the major functional data paths.
Sample Device Map and Swave File Device Map Files

Device Map File

zeroDelayFilter = on;
bidir reference "PGCrd_" 0 pos {signal "BiGCBus" [7:0];}
bidir reference "PDTREQ" 0 neg {signal "BiHIPPI" [7:0];}
module "92S32-1"{
type = s32;
first_slot = 7;
num_cards = 1;
signal "BiGCBus"[7:0] {testchannel = 1 A [7:0];}
signal "Clock25" {testchannel = 1 B 8;}
signal "DTREQ" {testchannel = 1 C 8;}
signal "NRDEN" {testchannel = 1 D 8;}
signal "PRegSel"[4:0] {testchannel = 1 B [4:0];}
signal "PGCwr_" {testchannel = 1 B 5;}
signal "PGCrd_" {testchannel = 1 B 6;}
signal "PReset_" {testchannel = 1 B 7;}
signal "BiHIPPI"[7:0] {testchannel = 1 C [7:0];}
}
module "92A96-1"{
type = a96;
first_slot = 3;
num_cards = 1;
delay = 2ns;
setup = 0ps;
hold = 1ns;
signal "BiGCBus"[7:0] {testchannel = 1 A0 [7:0];}
signal "BiHIPPI"[7:0] {testchannel = 1 B3 [7:0];}
}

Swave Vector File

version state 0 1 0;
signal Clock25 input;
signal PReset_ input;
signal PGCrd_ input;
signal PGCwr_ input;
signal PRegSel[4:0] input;
signal BiGCBus[7:0] bidir;
signal PDTREQ input;
signal PNREDN input;
signal PDREQ output;
signal PSELB[2:0] input;
signal BiHIPPI[7:0] bidir;
0: 0 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
1: 1 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
2: 0 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
3: 1 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
4: 0 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
5: 1 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
6: 0 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
7: 1 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
8: 0 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
9: 1 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
10: 0 1 1 xxxx zzzzzzzz xxxxxxxx 0 1 0 101 zzzzzzzz xxxxxxxx;
Testing

Eight major tests were conducted. These tests checked four major data paths:

GC and Memory: GC to Memory, Memory to GC, GC Read/Write, Transfer Counter
GC and SCSI: GC to SCSI, SCSI to GC
SCSI and HIPPI: SCSI to HIPPI
HIPPI and SCSI: HIPPI to SCSI.

In order to simplify operational testing, sections of the chip were tested individually whenever possible. To test the operation of the memory daughter board (and to simplify subsequent tests) the GC and Memory interfaces were tested first. Once they had been proven functional, the SCSI I/F (working with the GC I/F) was tested. Lastly the HIPPI I/F was tested in combination with the SCSI I/F by means of HIPPI->SCSI and SCSI->HIPPI tests. Tests of GCtoHIPPI and HIPPItoGC were not conducted due to the size of the burst (256 words) which had to be sent through any HIPPI data transfer. The large number of vectors required to test this non critical path precluded further testing. The details and specifics of each test can be seen in the attached DASgen.v file.

GC / Memory Testing

The GC to Memory, Memory to GC, GC Read/Write, and Transfer Counter tests were done first in order to verify functional operation and speed limitations of the memory daughter board, the GC interface, and the memory interface. These tests write and read different data at a variety of addresses and address ranges. In addition, the operation of the status register and operation of the memory at page boundaries is tested. These tests showed that the memory and GC performed suitably at 50MHz in the following areas:

- status register operation with respect to bits indicating memory full and memory not empty,
- memory operation at page boundaries,
- memory interface operation relative to use with the GC,
- GC interface operations,*
- transfer counter operation.

The GC interface is used to setup, control, and monitor the SODR chip. The interface is a memory mapped register design. A register map, regmap.sodr, (ASIC DataSheets) is included in this report. The chip can be reset by writing a reset code to the GC mode register, or by sending the Reset pin low. Memory is written by writing four 8-bit patterns to a 32-bit MtoGC data register, three 8-bit patterns to a 20-bit address register, and then issuing a code to write the contents of the memory data register at the memory address register specified. Figures GC2M[a,c] show sample read/write operations of the GC interface.

Figure GC2M[a] shows a hardware reset (Reset_), a preliminary read of the status register (RegSel -> 0x0B), three software resets (RegSel -> 0x0C), and then a memory write of data 0x04030201 (RegSel->0x14, 0x15, 0x16, 0x17) to address 0x00000 (RegSel->0x0D, 0x0E, 0x0F).

Figure GC2M[b] shows the last part of a write to address 0x00004, and then a read of address 0x00000. The memory address registers (0x0D, 0x0E, 0x0F) are loaded with address 0x00000, then a GC interface load code for the MtoGC register is issued (RegSel->0x19), and finally the four MtoGC data registers(RegSel->0x10, 0x11, 0x12, 0x13) are read out one by one. The data bus reflects inverted data values which have been stored in memory. This inversion is due to the fact that the SODR ASIC contains inverting output pads. This is not a problem when the chip is used in one of it’s two primary configurations: HIPPI->SCSI or SCSI->HIPPI. In these two modes the memory is transparent and the inversion is not visible. When the GC is used as either a input or output path the data will appear
reversed at the memory. This feature is not a problem since the use of the GC as a data port to access memory is primarily a debugging feature of this chip.

Figure GC2M[c] shows the write of data 0x04030201 at addresses 0x00000 through 0x00004. In addition to the address changing, the memory output enable (Mem_oe) and the memory write (Mem_wr) signals can also be seen toggling during each of the five writes in this figure.

---

**Figure GC2M[a] GC/Memory test startup and memory write**

**Figure GC2M[b] GC/Memory test data readout**

**Figure GC2M[c] GC/Memory write of four addresses**

Figures GC2M[a:c]
Ringing problems were encountered intermittently during some READ operations of the GC interface’s MemtoGC registers. These oscillations appear to be related to the test stand and the DAS. Exhaustive debugging was done to find the cause of this ringing. The noise seemed to occur primarily during a read of MemtoGC address 0x13, but was also observed during READ operations at MemtoGC addresses 0x10, 0x11, and 0x12 as well. Figures NOISE[a:b] show the results of the noise as captured on the DAS during a variety of tests. In Figure NOISE[a] the noise has caused data on GC_Bus to appear to be 0x00 when it should really be 0x76. The data pattern written was 0x76543210. Figure NOISE[b] on the other hand, shows where the GC_Bus data is stable long enough to see the proper value 0x76 appear momentarily. Figures NOISE[c:f] show the noise as captured by the 200MHz digital storage scope. Figures NOISE[c:f] show the GC_RD_ signal on top and a bit of the GC_Bus on the bottom. These four low READ signals were captured during the read of the four M2GC registers (0x10-0x13). Note in Figures NOISE[c,d] how the noise occurs on both one READ (0x13) and all four READs. Figure NOISE[e] shows the oscillations as they were captured with the DAS in a static state, while Figure NOISE[f] shows four READs without any noise. Many hours of time were spent trying to resolve this problem. It was found that the chip would remain in this ringing state even with the chip and the DAS in a static mode (no inputs changing), and would continue to oscillate with practically all input and output probes removed from the teststand. Since the reading of data through the GC interface is primarily a debug feature of this chip and the data appeared to be intact within the affected registers, further detailed analysis of this phenomenon was not continued.

![Figure NOISE[a]](image_url) Incorrect data from register 0x13 (should be 0x76).

![Figure NOISE[b]](image_url) Correct data 0x76 for brief time.
Figure XFER[a] shows the WRITE and READ of the five transfer counter registers (RegSel->0x0A-0x05). The transfer counter keeps track of the number of words transferred during HIPPI->SCSI and SCSI->HIPPI data transfers. This counter was functional at speed with respect to writing, reading, and automatic incrementation.
GC / SCSI Testing

After the functional operation of the memory and GC interfaces had been verified using the three GC/Memory tests, the GCtoSCSI test was developed. The relatively simple DMA-style interface used by the SCSI interface was the next logical feature to be tested. Instead of using the special single-bit, interfacing/handshaking pod for the DAS (which was delivered late to the project), the GCtoSCSI and SCSItoGC tests were written so that the tests reflected the response capabilities of the chip. By allowing the appropriate response time for acknowledgment signals (DACKN) to read and write requests (DREQ) from outside the chip, the read and write capabilities of the SCSI interface portion of the chip were verified. (Some noise problems were noted again during GC read operations.)

The GCtoSCSI test involved resetting the chip, loading data into memory, setting the chip into GCtoSCSI mode, and then monitoring the data subsequently output from the SCSI interface. Figure GC2S[a] shows the loading of data 0x04030201 (inverted 0xFBFCFDDE) at addresses 0x00000 through 0x00004, and the resultant SCSI output data along with the DREQ, DACKN, and WRN signals used by the SCSI interface is show in Figure GC2S[b]. An oscilloscope print-out showing a detail of the DREQ and DACKN timing at 1Mhz is included as Figure GC2S[c]. The GCtoSCSI test was functional at 50MHz other than the occasional loss of a half word during the read of the last word from the SCSI I/F. This may be due to the timing associated with the DREQ and DACKN signals which were not actually handshaking. Internal SCSI I/F FIFO access is directly controlled by these signals so failure to issue a DACKN for a data request (DREQ) would trigger the appropriate response from the SCSI DMA interface. This is not believed to be a functional problem.

![Figure GC2S[a] Loading of the GC2S data into memory.](image1)

![Figure GC2S[b] Reading data out of SCSI I/F on GC2S test.](image2)
The SCSItoGC test involved resetting the chip, writing the SCSI I/F with data, setting the chip into SCSItoGC mode, and then doing GC/Memory-style read operations from the memory. The SC-SItoGC mode of operation places SCSI data in memory in anticipation of outputting the data through the HIPPI I/F. This test also displayed the same intermittent noise problems seen during the GC/Memory tests. Again it appeared that the data was successfully transferred despite the noise monitored both by the DAS and an oscilloscope during read-out of the SCSI data through the GC interface. Figure S2GC[a] shows the data (0x04030201) being written into memory through the SCSI I/F. Both the SCSI I/F signals (DREQ, DACKN, RDN_) and Memory I/F signals (Mem_oe_, Mem_wr_) can be viewed as the data travels into the SCSI I/F and out the Memory I/F. The Data signal reflects the lower half-word of the value written into memory.

Figure GC2S[c] Details of the SCSI I/F DREQ (top) and DACKN (bottom) signals (oscilloscope).

Figure S2GC[a] Loading memory during S2GC test.
HIPPI / SCSI Testing

Once the GC, Memory, and SCSI interfaces had been tested incrementally, all that remained was to implement a test of the HIPPI I/F and to integrate the tests to finally test out the two primary data paths used by the SODR ASIC (HIPPI->SCSI and SCSI->HIPPI). Both of these tests involve resetting the chip, loading the data through either the HIPPI or SCSI port and then setting the chip into the appropriate mode to read data at the other port.

The H2S test appears to be very sensitive to the shape of the two clock signals (25MHz ASIC clock and the 50MHz SCSI clock) and to the relative timing of the SELB, WRCLK, and the first HIPPI byte. These clock problems could probably be cleared up using a ground plane circuit board and a clock oscillator chip instead of the DAS clock supplied at the probes. The timing of the SELB and WRCLK signals would be provided by the actual HIPPI source and destination chips in an actual circuit. The resolution of the DAS vectors and the DAS acquisition timing may have played a role in problems encountered during this test. Finer resolution would have moved events off of clock edges. There were some successes with HIPPI->Mem and Mem->SCSI transfers, and although the first byte was occasionally dropped before getting to memory there were successful tests in which all of the data was successfully passed through the chip. Successful data transfers were obtained at clock speeds up to 1MHz. Again the clock appeared to have a significant effect upon the transfer of data. Details of the two clocks at 1MHz (clean), and 10MHz (spikes) can be seen in Figures H2S-clock[a,b].

Figure H2S[a] show the beginning of the loading of HIPPI data to memory. The HIPPI signal shows the data pattern being clocked into the HIPPI I/F while the Data signal shows the lower half of data being written to memory starting at address 0x00000. The HIPPI data are bytes whose value increase by one for each byte (ie. 0x01, 0x02, 0x03 ...). This figure also shows how the first byte of HIPPI data was dropped by the HIPPI I/F. Figure H2S[b] shows the beginning of a HIPPI->SCSI test in which the first byte was not dropped. (This can be seen were the upper bytes of memory data at address 0x00000 are 0x0403 which left 0x0201 in the lower bytes.) Figure H2S[c] shows the beginning of the data output through the SCSI I/F. The SCSI data can be seen incrementing properly (other than the first byte) in this figure. The address does not change during this portion of the test since the SCSI data is being read from the SCSI I/F FIFO.

---

Figure H2S[a] HIPPI data input and Memory WRITE.
Figures H2S(c) H2S test SCSI output.

Figures H2S(b) Proper start of SCSI output No loss of first byte.
The SCSI to HIPPI test was successful at 50MHz. This test involves writing data into the SCSI I/F and then emulating timing of the HIPPI Source/Dest chips to read data out of the HIPPI I/F. Figure S2H[a] shows the last part of data 0x04030201 being written into memory through the SCSI I/F. Figure S2H[b] shows the IFIELD value 0x49 (0xB6) on the HIPPI data bus and then the read out of HIPPI data which appears as bytes 0x01, 0x02, 0x03, 0x04. This test performed suitably at a speed of 50MHz without problems.

Figure S2H[a] Loading data into memory through SCSI I/F.

Figure S2H[b] Reading HIPPI data out during S2H test.
Results

The DAS test results have shown that all of the interfaces in the SODR MBC ASIC to be operational at speeds up to 1us (1MHz). Clock noise on the DAS probes, as well as timing, memory, and setup limitations of the DAS, prevented successful tests at 50MHz for most tests of the major data paths. Many of the problems associated with the noise due to the clocks derived from the DAS as well as that introduced by the length and number of wire-wrap connections can be reduced or eliminated with the use of a ground plane circuit board and clock oscillator circuit. The memory limitations on the DAS cards currently installed (8Kx36b) means that the results of long tests cannot be captured completely. Instead, triggers must be set so that the desired portions of test can be captured. For large tests, this may mean several runs to verify all portions of such tests. The fastest speed at which wide (32b) data can be acquired is 50MHz. Since this was the SODR ASIC’s design speed, our sampling resolution was only two samples per clock cycle. Ideally more samples should be taken every clock cycle in order to monitor the response timing of the SODR interfaces.

Despite the limitations of the DAS (and our knowledge of it), and the problems with the teststand, success was made in functionally testing these chips. Results from these tests indicate that all of the SODR ASIC’s data paths will operate at the 50MHz design speed with the use of dedicated clock circuitry and a custom printed circuit board populated with the actual HIPPI Source and Destination chips. Noise problems encountered during tests involving the GC interface are believed to be inconsequential. Noise problems encountered during tests involving the GC interface are believed to be inconsequential. A table of results is included below.

<table>
<thead>
<tr>
<th>Test</th>
<th>Best Speed</th>
<th>Problems</th>
<th>STATUS</th>
</tr>
</thead>
<tbody>
<tr>
<td>GCtoMem</td>
<td>50MHz</td>
<td>NONE</td>
<td>Functional</td>
</tr>
<tr>
<td>MtoGC</td>
<td>50MHz</td>
<td>Intermittent noise</td>
<td>Functional</td>
</tr>
<tr>
<td>GC Read/Write</td>
<td>50MHz</td>
<td>Intermittent noise</td>
<td>Functional</td>
</tr>
<tr>
<td>Xfer</td>
<td>50MHz</td>
<td>NONE</td>
<td>Functional</td>
</tr>
<tr>
<td>GCtoSCSI</td>
<td>50MHz</td>
<td>NONE</td>
<td>Functional</td>
</tr>
<tr>
<td>SCSItoGC</td>
<td>50MHz</td>
<td>Intermittent noise</td>
<td>Functional</td>
</tr>
<tr>
<td>HIPPItoSCSI</td>
<td>1 MHz</td>
<td>Lost first byte, clock noise</td>
<td>Functional</td>
</tr>
<tr>
<td>SCSItoHIPPI</td>
<td>50MHz</td>
<td>NONE</td>
<td>Functional</td>
</tr>
</tbody>
</table>
IX. Recommendations

1) The design process with the front end work provided by NASA and the layout and fabrications performed by US2 was shown to be viable. Although, two tools could be added into the design flow to provided greater confidence in the final devices. A fault coverage tool for generating test vectors and a critical timing tool for identifying critical data paths.

2) When working closely with a West coast company it is important to establish good communication early on. Phone, fax, express mail, e-mail, and ftp will all be required over the course of a design. Electronic communications are very important for information exchange, and were a problem during this project.

3) It is important to freeze the software version and operating systems version of the system unless there is a compelling reason to do otherwise. Systems upgrades are never easy with EDA tools and seem to always result in at least a week of down time.

4) Technical management must be setup before work starts on the project. It should be clear who has responsibility for what portions of the design work and who has authority over the designers for technical decisions. Technical reviews should also be regularly scheduled.

X. Conclusions

All work associated with the SODR Memory Buffer Control ASIC Research Grant has been completed. Specifically:

1) A 144 pin CMOS ASIC was designed and simulated.
2) Ten prototypes were fabricated by US2 and passed acceptance testing.
3) Independent test were run at NASA using a Textonics DAS.
4) The ASIC design process was effectively exercised using NASA tools for front end design and US2 for layout and fabrication.
5) All work was was document internally and through publication.
6) This final report was completed and submitted to NASA.

XI. Acknowledgments

This work was a collaborative effort with personnel from NASA, CNU, US2, SAIC other organizations. I would like to give special thanks to Tom Shull, Jerry Tucker, Steve Jureczk, Glenn Hines, Steve Campbell and Steve Comer for their help and support throughout this project.
Appendices

A) Schematics
   1) SODR MBC Asic (Hierarchical)
   2) HIPPI Verilog Models

B) Test Files
   1) SODR Functional Test Stimulus File
   2) SODR Acceptance Test Stimulus File (US2)
   3) SODR DAS Test File

C) Related Publications
   2) An ASIC Memory Buffer Controller for a High Speed Disk System, 5th NASA Symposium on VLSI Design, R. Hodson, S. Campbell

D) DAS Operation Overview

E) Related Data Sheets
   1) IDT 7MP4045 256Kx32 CMOS Static RAM Module
   2) AMCC S2020/S2021 HIPPI Source/Destination
   3) EMULEX FAS366 SCSI II Processor

Readers are hereby informed that appendices have been omitted due to their aggregate bulk.

Interested persons should avail themselves of a copy of the appendices, if needed, by contacting:

Office of Sponsored Programs
Christopher Newport University
50 Shoe Lane
Newport News, Virginia 23606-2998

Telephone: (804) 594-7266 Facsimile (804) 594-7713

When requesting a copy please refer to NASA GRANT NUMBER NAG-1-1439, PI Dr. Robert F. Hodson, account number 33170